# **EECS151/251A Introduction to Digital Design and ICs Lecture 2 – Design Abstraction Sophia Shao**



"Largest Chip Ever Built!"

At HotChips'19 Cerebras announced the largest wafer-scale chip in the world at 46,225 mm^2 with 1.2 trillion transistors, and 95KW of power, aimed for training of deep-learning neural networks





#### Review

- Moore's law is slowing down
  - There are continued improvements in technology, but at a slower pace
- Dennard's scaling has ended a decade ago
  - All designs are now power limited
- Specialization and customization provides added performance
  - Under power constraints and stagnant technology
- Design costs are high
  - Methodology and better reuse to rescue!

### Putting it in Perspective







EECS151 L02 DESIGN Shao Fall 2022 © UCB



- Design Abstraction
- Implementing Digital System w/ Logic Gates

### Modern System-On-Chip (SoC)

Apple A12



**TechInsights** 

- 7nm CMOS
- Up to 2.49GHz

- 2x Large CPUs
- 4x Small CPUs
- GPUs
- Neural processing unit (NPU)
- Lots of memory
- DDR memory interfaces





iPhone XS, 2018

#### **Design Abstractions**

Design through layers of abstractions



Design through layers of abstractions



Design through layers of abstractions



#### Simulators

| Name               | Links                                                   | License                                                                 | Maintainers                                                                                                                                                         |
|--------------------|---------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DBT-RISE-<br>RISCV | github                                                  | BSD-3-Clause                                                            | MINRES Technologies                                                                                                                                                 |
| FireSim            | website,<br>mailing list,<br>github, ISCA<br>2018 Paper | BSD                                                                     | Sagar Karandikar, Howard Mao, Donggyu Kim,<br>David Biancolin, Alon Amid, <b>Berkeley Architectur</b><br><b>Research</b>                                            |
| gem5               | SW-dev<br>thread,<br>repository                         | BSD-style                                                               | Alec Roelke (University of Virginia)                                                                                                                                |
| Imperas            | website                                                 | Proprietary, models<br>available under<br>Apache 2.0                    | Imperas                                                                                                                                                             |
| riscvOVPsim        | github                                                  | license                                                                 | Imperas                                                                                                                                                             |
| OVPsim             | website                                                 | Free for non<br>commercial use,<br>models available<br>under Apache 2.0 | Imperas                                                                                                                                                             |
| jor1k              | website,<br>github                                      | BSD 2-Clause                                                            | Sebastian Macke                                                                                                                                                     |
| Jupiter            | github                                                  | GPL-3.0                                                                 | Andrés Castellanos                                                                                                                                                  |
| MARSS-<br>RISCV    | github                                                  | MIT                                                                     | Gaurav N Kothari, Parikshit P Sarnaik, Gokturk<br>Yuksek (State University of New York at<br>Binghamton)                                                            |
| QEMU               | upstream                                                | GPL                                                                     | Sagar Karandikar (University of California,<br>Berkeley), Bastian Koppelmann (University of<br>Paderborn), Alex Suykov, Stefan O'Rear and<br>Michael Clark (SiFive) |

https://riscv.org/softwar
e-status/#simulators



Design through layers of abstractions



A25

Type: Cores

A25MP

Type: Cores

Ariane

Type: Cores

Design through layers of abstractions





Design through layers of abstractions





https://www.sifive.com/boards/hifive-unleashed

#### Design Abstractions in EECS151/251A

Design through layers of abstractions



### RTL → Physical Design

RTL Logic Design
(e.g. in Verilog)

Physical design
(schematic, layout; ASIC, FPGA)

Labs focus on a process of translating The RTL to physical ASIC or FPGA by using industry-standard tools.

• Explores the entire design stack.



#### Announcement

- Labs start this week.
  - Check Ed on lab logistics.
  - Fill out the FPGA lab enrollment form.
- Discussions start this Friday.
  - Check course website for details.



- Design Abstraction
- Implementing Digital System w/ Logic Gates

#### Implementing Digital Systems

• Digital systems implement a set of Boolean equations



17

# Logic Gates (From CS61C/EE16B)

Logic gates

NOT or Inverter

Boolean equation

Symbol

Out

Truth table

A\_\_\_\_\_

| Α |
|---|
| 0 |
| 1 |

Buffer

Single\_

input

Name

Out = A

Out =  $\overline{A}$ 

A Out

A Out
0 0
1 1

NAND

Out =  $\overline{A \cdot B}$ 



| Α | В | Out |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

Out

0

NOR

Out = 
$$\overline{A + B}$$

$$\overset{\mathsf{A}}{\circ} \overset{\mathsf{Out}}{\longrightarrow} \overset{\mathsf{Out}}{\circ}$$

CMOS gates are always inverting.

| Α | В | Out |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 0   |

# Logic Gates

Name

Boolean equation

Symbol

Truth table

AND

Out =
$$A \cdot B$$



| Α | В | Out |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

In CMOS

OR

Out 
$$=A + B$$



| Α | В | Out |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 1   |

In CMOS



## More Logic Gates

Name

Boolean equation

Symbol

Truth table

Exclusive OR XOR

Out = $A \oplus B$ 



| Α | В | Out |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

Exclusive NOR XNOR

Out =
$$\overline{A \oplus B}$$

| Α | В | Out |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

### Multi-Input Gates

3-Input NAND

NAND3 Boolean equation

Out = 
$$\overline{A \cdot B \cdot C}$$



And-Or-Invert

AOI21 Boolean equation

Out = 
$$\overline{A \cdot B + C}$$



 Single gate in modern CMOS usually doesn't have more than 3-4 inputs

| Α | В | С | Out |
|---|---|---|-----|
| 0 | 0 | 0 | 1   |
| 0 | 0 | 1 | 1   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 1   |
| 1 | 0 | 0 | 1   |
| 1 | 0 | 1 | 1   |
| 1 | 1 | 0 | 1   |
| 1 | 1 | 1 | 0   |

| Α | В | C | Out |
|---|---|---|-----|
| 0 | 0 | 0 | 1   |
| 0 | 0 | 1 | 0   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 0   |
| 1 | 0 | 0 | 1   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 0   |
| 1 | 1 | 1 | 0   |

#### Combinational Logic

- Output a function only of the current inputs (no history).
- Truth-table representation of function. Output is explicitly specified for each input combination.
- In general, CL blocks have more than one output signal, in which case, the truth-table will have multiple output columns.



#### **Truth Table**

| _A | В | С | D | Out        |
|----|---|---|---|------------|
| 0  | 0 | 0 | 0 | F(0,0,0,0) |
| 0  | 0 | 0 | 1 | F(0,0,0,1) |
| 0  | 0 | 1 | 0 | F(0,0,1,0) |
| 0  | 0 | 1 | 1 | F(0,0,1,1) |
| 0  | 1 | 0 | 0 | F(0,1,0,0) |
| 0  | 1 | 0 | 1 | F(0,1,0,1) |
| 0  | 1 | 1 | 0 | F(0,1,1,0) |
| 0  | 1 | 1 | 1 | F(0,1,1,1) |
| 1  | 0 | 0 | 0 | F(1,0,0,0) |
| 1  | 0 | 0 | 1 | F(1,0,0,1) |
| 1  | 0 | 1 | 0 | F(1,0,1,0) |
| 1  | 0 | 1 | 1 | F(1,0,1,1) |
| 1  | 1 | 0 | 0 | F(1,1,0,0) |
| 1  | 1 | 0 | 1 | F(1,1,0,1) |
| 1  | 1 | 1 | 0 | F(1,1,1,0) |
| 1  | 1 | 1 | 1 | F(1,1,1,1) |

#### Combinational Logic

• 2-bit adder. Takes two 2-bit integers and produces 3-bit result.



 Think about truth table for 32-bit adder. It's possible to write out, but it might take a while!

| A1 | A0 | B1 | В0 | C2 C1 C0 |
|----|----|----|----|----------|
| 0  | 0  | 0  | 0  | 0 0 0    |
| 0  | 0  | 0  | 1  | 0 0 1    |
| 0  | 0  | 1  | 0  | 0 1 0    |
| 0  | 0  | 1  | 1  | 0 1 1    |
| 0  | 1  | 0  | 0  | 0 0 1    |
| 0  | 1  | 0  | 1  | 0 1 0    |
| 0  | 1  | 1  | 0  | 0 1 1    |
| 0  | 1  | 1  | 1  | 1 0 0    |
| 1  | 0  | 0  | 0  | 0 1 0    |
| 1  | 0  | 0  | 1  | 0 1 1    |
| 1  | 0  | 1  | 0  | 1 0 0    |
| 1  | 0  | 1  | 1  | 1 0 1    |
| 1  | 1  | 0  | 0  | 0 1 1    |
| 1  | 1  | 0  | 1  | 1 0 0    |
| 1  | 1  | 1  | 0  | 1 0 1    |
| 1  | 1  | 1  | 1  | 1 1 0    |

#### **Peer Instruction**

Total number of possible **truth tables** with 4 inputs and 1 output is:

- a) 4
- b) 16
- c) 256
- d) 16,384
- e) 65,536
- f) None of the above

#### Sequential Logic

- Output is a function of both the current inputs and the state.
- State represents the memory.
- State is a function of previous inputs.
- In synchronous digital systems, state is updated on each clock tick.



#### Sequential Logic Example: Flip-Flop

 Synchronous state element transfers its input to the output on a rising (or, rarely, falling) clock edge



Rising edge



4-bit register



# Register Transfer Level Abstraction (RTL)

Any synchronous digital circuit can be represented with:

- Combinational Logic Blocks (CL), plus
- State Elements (registers or memories)
- Clock orchestrates sequencing of CL operations



 State elements are combined with CL blocks to control the flow of data.

### Summary

- The design process involves traversing the layers of specification, modeling,
   architecture, RTL design and physical implementation
- Digital systems implement a set of Boolean equations