|                                                                                          | Table PIDS1 Process Integration Difficult Challenges                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Near-Term<br>2013-2020                                                                   | Summary of Issues                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 1. Scaling Si<br>CMOS                                                                    | <ul> <li>Scaling of fully depleted SOI and multi-gate (MG) structures</li> <li>Implementation of gate-all-around (nanowire) structures</li> <li>Controlling source/drain series resistance within tolerable limits</li> <li>Further scaling of EOT with higher K materials (K &gt; 30)</li> <li>Threshold voltage tuning and control with metal gate and high-K stack</li> <li>Inducing adequate strain in advanced structures</li> </ul>                                                                                                                            |  |
| 2. Implementation of high-mobility CMOS channel materials                                | <ul> <li>Basic issues same as Si devices listed above</li> <li>High-K gate dielectrics and interface state (D<sub>it</sub>) control</li> <li>CMOS (n- and p-channel) solution with monolithic material integration</li> <li>Epitaxy of lattice-mismatched materials on Si substrate</li> <li>Process complexity and compatibility with significant thermal budget limitations</li> </ul>                                                                                                                                                                             |  |
| 3. Scaling of<br>DRAM and<br>SRAM                                                        | <ul> <li>DRAM—</li> <li>Adequate storage capacitance with reduced feature size; implementing high-κ dielectrics</li> <li>Low leakage in access transistor and storage capacitor; implementing buried gate type/saddle fin type FET</li> <li>Low resistance for bit- and word-lines to ensure desired speed</li> <li>Improve bit density and lower production cost in driving toward 4F² cell size</li> <li>SRAM—</li> <li>Maintain adequate noise margin and control key instabilities and soft-error rate</li> <li>Difficult lithography and etch issues</li> </ul> |  |
| 4. Scaling high-density non-volatile memory                                              | <ul> <li>Endurance, noise margin, and reliability requirements</li> <li>Multi-level at &lt; 20 nm nodes and 4-bit/cell MLC</li> <li>Non-scalability of tunnel dielectric and interpoly dielectric in flash memory – difficulty of maintaining high gate coupling ratio for floating-gate flash</li> <li>Few electron storage and word line breakdown voltage limitations</li> <li>Cost of multi-patterning lithography</li> <li>Implement 3-D NAND flash cost effectively</li> <li>Solve memory latency gap in systems</li> </ul>                                    |  |
| 5. Reliability due to material, process, and structural changes, and novel applications. | <ul> <li>TDDB, NBTI, PBTI, HCI, RTN in scaled and non-planar devices</li> <li>Gate to contact breakdown</li> <li>Increasing statistical variation of intrinsic failure mechanisms in scaled and non-planar devices</li> <li>3D interconnect reliability challenges</li> <li>Reduced reliability margins drive need for improved understanding of reliability at circuit level</li> <li>Reliability of embedded electronics in extreme or critical environments (medical, automotive, grid)</li> </ul>                                                                |  |

| Table PIDS1 Process Integration Difficult Challenges          |                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Long-Term 2021-2028                                           | Summary of Issues                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Implementation of advanced multi-gate structures              | <ul> <li>Fabrication of advanced non-planar multi-gate and nanowire MOSFETs to below 10 nm gate length</li> <li>Control of short-channel effects</li> <li>Source/drain engineering to control parasitic resistance</li> <li>Strain enhanced thermal velocity and quasi-ballistic transport</li> </ul>                                                                                 |  |  |
| 2. Identification and implementation of new memory structures | <ul> <li>Scaling storage capacitor for DRAM</li> <li>DRAM and SRAM replacement solutions</li> <li>Cost effective installation of high density 3-D NAND (512 Gb – 4 Tb) with high layer numbers or tight cell pitch</li> <li>Implementing non-charge-storage type of NVM cost effectively</li> <li>Low-cost, high-density, low-power, fast-latency memory for large systems</li> </ul> |  |  |
| 3. Reliability of novel devices, structures, and materials.   | <ul> <li>Understand and control the failure mechanisms associated with new materials and structures for both transistor and interconnect</li> <li>Shift to system level reliability perspective with unreliable devices</li> <li>Muon-induced soft error rate</li> </ul>                                                                                                              |  |  |
| 4. Power scaling                                              | <ul> <li>V<sub>dd</sub> scaling while supplying sufficient current drive</li> <li>Controlling subthreshold current or/and subthreshold slope</li> <li>Margin issues for low V<sub>dd</sub></li> </ul>                                                                                                                                                                                 |  |  |
| 5. Integration for functional diversification                 | <ul><li>Integration of multiple functions onto Si CMOS platform</li><li>3-D integration</li></ul>                                                                                                                                                                                                                                                                                     |  |  |

## **LINK TO ITRS 2013 FULL EDITION DETAILS**