# Cpr E 281 LAB2 ELECTRICAL AND COMPUTER ENGINEERING IOWA STATE UNIVERSITY

## Lab 2 Answer Sheet

| Name and Student ID:_ | Thriambak Giriprakash ID:716358687 | _ Lab Section: 3 |
|-----------------------|------------------------------------|------------------|
| Date: 5/27/20         |                                    |                  |

### **PRELAB:**

**Q1.** Read section 3.0 and fill in the truth table below for *lab2step1*. Then use it to construct the SOP expression and draw the resulting circuit using logic gates.

| Α | В | С | F |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

SOP Logic Expression: \_A\*B\*C'=F

Circuit Diagram:



# Cpr E 281 LAB2 ELECTRICAL AND COMPUTER ENGINEERING IOWA STATE UNIVERSITY

### Lab 2 Answer Sheet

**Q2.** Read section 4.0 and fill in the truth table below for *lab2step2*. Then use it to construct the SOP expression and draw the resulting circuit using logic gates.

| Cabbage | Goat | Wolf | Alarm |
|---------|------|------|-------|
| 0       | 0    | 0    | 0     |
| 0       | 0    | 1    | 0     |
| 0       | 1    | 0    | 0     |
| 0       | 1    | 1    | 1     |
| 1       | 0    | 0    | 00    |
| 1       | 0    | 1    |       |
| 1       | 1    | 0    | 1     |
| 1       | 1    | 1    | 1     |

 $SOP\ Logic\ Expression:\ \underline{((CG)+(WG))=Logic1,\ ((CG)+(WG))=Log}ic0,\ Logic0+Logic1=Alarm$ 

Circuit Diagram:



#### LAB:

**3.0** ModelSim results demonstrate a correct circuit.

# Cpr E 281 LAB2 ELECTRICAL AND COMPUTER ENGINEERING IOWA STATE UNIVERSITY

## Lab 2 Answer Sheet

**4.0** ModelSim results demonstrate a correct circuit.