Jin-Soo Kim (jinsoo.kim@snu.ac.kr)

Systems Software & Architecture Lab.

Seoul National University

Fall 2022

### Pipelining

Chap. 4.6



## Sequential Processing



## Parallel Processing (Multi-core)



# **Pipelining**



### Laundry Example

Sequential processing: Wash-Dry-Fold-Store



### Pipelined Laundry Example

- Overlapping execution
- Parallelism improves performance



### A RISC-V Pipeline

Five stages, one step per stage

- IF: Instruction fetch from memory
- ID: Instruction decode & register read
- EX: Execute operation or calculate address
- MEM: Access memory operand
- WB: Write result back to register

### Pipelined Instruction Execution

Sequential execution



Pipelined execution



add x10, x11, x12
sub x13, x14, x15
and x5, x6, x7

### Pipeline Performance

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare piplined datapath with single-cycle datapath

| Inst.  | Inst.<br>fetch | Register<br>read | ALU op. | Memory<br>access | Register<br>write | Total<br>time |
|--------|----------------|------------------|---------|------------------|-------------------|---------------|
| lw     | 200ps          | 100ps            | 200ps   | 200ps            | 100ps             | 800ps         |
| SW     | 200ps          | 100ps            | 200ps   | 200ps            |                   | 700ps         |
| R-type | 200ps          | 100ps            | 200ps   |                  | 100ps             | 600ps         |
| beq    | 200ps          | 100ps            | 200ps   |                  |                   | 500ps         |

### Pipeline Performance (cont'd)

Single-cycle  $(T_c = 800ps)$ 



Pipelined  $(T_c = 200ps)$ 



### Pipeline Speedup

- If all stages are balanced
  - i.e., all take the same time

$$Time\ between\ instructions_{pipelined}\ = \frac{Time\ between\ instructions_{nonpipelined}}{Number\ of\ stages}$$

- If not balanced, speedup is less
- Speedup due to increased throughput
- Latency (time for each instruction) does not decrease

### Pipelining and ISA Design

RISC-V ISA designed for pipelining

- All instructions are 32-bits
  - Easier to fetch and decode in one cycle
  - (cf.) x86: I- to I7-byte instructions
- Few and regular instruction formats
  - Source and destination register fields located in the same place
  - Can decode and read registers in one step
- Load/store addressing
  - Can calculate address in 3<sup>rd</sup> EX stage, access memory in 4<sup>th</sup> MEM stage

# Pipelined Datapath and Control

Chap. 4.7

### RISC-V Pipelined Datapath



### Pipeline Registers

- Need registers between stages
  - To hold information produced in previous cycle



#### IF for Load

lw Instruction fetch



### ID for Load





### EX for Load





#### MEM for Load



lw

#### WB for Load





### Corrected Datapath for Load



#### IF for Store

Instruction fetch



#### **ID** for Store





### **EX** for Store





### **MEM** for Store



SW

### WB for Store





### Multi-Cycle Pipeline Diagram

Form showing resource usage





### Multi-Cycle Pipeline Diagram

#### Traditional form



### Single-Cycle Pipeline Diagram

State of pipeline in a given cycle





# Pipelined Control (Simplified)



## Generating Control Signals

| Instruction | Execution/address calculation stage control lines |        | Memory access stage control lines |              |               | Write-back stage control lines |               |
|-------------|---------------------------------------------------|--------|-----------------------------------|--------------|---------------|--------------------------------|---------------|
|             | ALUOp                                             | ALUSrc | Branch                            | Mem-<br>Read | Mem-<br>Write | Reg-<br>Write                  | Memto-<br>Reg |
| R-type      | 10                                                | 0      | 0                                 | 0            | 0             | 1                              | 0             |
| lw          | 00                                                | 1      | 0                                 | 1            | 0             | 1                              | 1             |
| SW          | 00                                                | 1      | 0                                 | 0            | 1             | 0                              | X             |
| beq         | 01                                                | 0      | 1                                 | 0            | 0             | 0                              | X             |

### Pipelined Control

- Control signals derived from instruction
  - As in single-cycle implementation



## Pipelined Control

