# Lab 5: Verilog Language

- 1/ Read the following structures from Exercises carefully
- 2/ Using Verilog to implement all Exercises
- 3/ Compose testbench as unit tests to cover main functions for every Exercise
  - → Note: At least 20 test cases for every structures
  - → Note: Exercise 06 and 07 only need one test case → Endeavor presenting waveform

4/ Students can refer three examples firstly to master how to compose source code, testbench as well as simulated environment

1. Requirement: Develop the following hardware (for every figure) with Verilog HDL



a) Circuit





Figure 1.1 Multiplexer 5-1



Figure 1.2 Ex\_01 Design

1. **Requirement**: Develop the following hardware with Verilog HDL



Figure 2.1 Ex\_02 Design

1. **Requirement**: Develop the following hardware with Verilog HDL



Figure 3.1 Ex\_03 Design

Input: ena, clk, rst\_n

Output: trigger

1. **Requirement**: Develop the following hardware (4 bit Addition) with Verilog HDL



Figure 4.1 Ex\_04 Design

1. **Requirement**: Develop the following hardware (4 bit Multiplier) with Verilog HDL



Figure 5.1 Ex\_05 Design

1. **Requirement**: Develop the following hardware (Simple State Machine) with Verilog HDL



Figure 6.1 Ex\_06 Design

1. **Requirement**: Develop the following hardware (Complicated State Machine) with Verilog HDL



Figure 7.1 Ex\_07 Design