

### ĐẠI HỌC QUỐC GIA TP.HÒ CHÍ MINH ĐẠI HỌC BÁCH KHOA NGÀNH KỸ THUẬT ĐIỆN TỬ

# **Chapter 4 Logic Synthesis**

PGS.TS. HOÀNG TRANG Bộ môn Kỹ Thuật Điện Tử

hoangtrang@hcmut.edu.vn



# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- Performance of Design
- Synthesis step



- ❖Timing analysis is integral part of ASIC/VLSI design flow. Anything else can be compromised but not timing! Timing analysis can be static or dynamic.
- **❖Dynamic timing analysis verifies functionality** of the design by applying input vectors and checking for correct output vectors whereas **Static Timing Analysis** checks **static delay requirements** of the circuit without any input or output vectors.
- **❖Dynamic timing analysis(DTA)** has to be accomplished and functionality of the design must be cleared **before** the design is subjected to **Static Timing Analysis (STA)**.
- **❖Dynamic Timing Analysis (DTA)** and **Static Timing Analysis (STA)** are **not alternatives** to each other.
- ❖Quality of the Dynamic Timing Analysis (DTA) increases with the increase of input test vectors. Increased test vectors increase simulation time. Dynamic timing analysis can be used for synchronous as well as asynchronous designs. Dynamic Timing Analysis (DTA) is also best suitable for designs having clocks crossing multiple domains
- ❖Static Timing Analysis (STA) can't run on asynchronous deigns and hence Dynamic Timing Analysis (DTA) is the best way to analyze asynchronous designs.



- ❖In Static Timing Analysis (STA) static delays such as gate delay and net delays are considered in each path and these delays are compared against their required maximum and minimum values.
- ❖ Circuit to be analyzed is broken into different timing paths constituting of gates, flip flops and their interconnections. Each timing path has to process the data within a clock period which is determined by the maximum frequency of operation.
- **❖Cell delays are available in the corresponding technology libraries.** Cell delay values are tabulated based on input transition and fanout load which are characterized by simulation tools.
- ❖ Net delays are calculated based on the Wire Load Models(WLM) or extracted resistance R and capacitance C. Wire Load Models(WLM) are available in the Technology File. These values are Table Look Up(TLU) values calculated based on the net fanout length.



### **Advantages of STA:**

- ❖All timing paths are considered for the timing analysis. This is not the case in simulation.
- ❖ Analysis times are relatively short when compared with event and circuit simulation.
- ❖Timing can be analyzed for worst case, best case simultaneously. This type of analysis is not possible in dynamic timing analysis.
- ❖Static Timing Analysis (STA) works with timing models. STA has more pessimism and thus gives maximum delay of the design. DTA performs full timing simulation. The problem associated with DTA is the computational complexity involved in finding the input patterns (vectors) that produce maximum delay at the output and hence it is slow.



### **Disadvantages of STA:**

- ❖All paths in the design may not run always in worst case delay. Hence the analysis is pessimistic.
- ❖Clock related all information has to be fed to the design in the form of constraints.
- Inconsistency or incorrectness or under constraining of these constraints may lead to disastrous timing analysis.
- ❖STA does not check for logical correctness of the design.
- ❖STA is not suitable for asynchronous circuits.



















# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- **❖Performance of Design**
- Synthesis step





- Q1. Why the gates have different performances?
- Q2. How to get the best performance?



### Q1. Why same gates have different performances?



→ The different layouts make the different performances



#### Q1. Why the gates have different performances?



→ The different layouts make the different performances



### Q1. Why the gates have different performances?



→ The different parasitic C, L, R



### Q2. How to get the best performance?

# **Static Timing Analysis**



Area, Fanout, Trainsition, Path, Constrain, Clock skew, Setup Time ...



# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- Performance of Design
- ❖Synthesis step



# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
  - Synthesize RTL to gate level netlist
- **♦** Synthesis Step
- Estimate performance of design approximately

- Analysis
- **Constraint**
- Violation
- Using DC Tool in Command/GUI mode













Q1. WHICH FEATURES ARE CONSTRAINED IN CIRCUIT?
Q2. HOW TO COMPOSE THE CONSTRAINS?



# **Static Timing Analysis**

- **❖Library** file.lib
- **❖Wire load model**















Library







```
nom_process
                                                                 : 1;
                    process:
                                    1.0;
                                                  nom_temperature : 25;
                    temperature: 125;
Worst case
                                                  nom_voltage
                                                                 : 1.2;
                    voltage:
                                     0.7;
                                                  operating_conditions(tt_1p2v_25c) {
                                                    process: 1;
                     process:
                                     1.0;
                                                    temperature : 25;
                     temperature: 25;
Typical case
                                                    voltage: 1.2;
                    voltage :
                                    1.2;
                                                    tree_type : balanced_tree;
                                                    power_rail (VDD, 1.2);
                                      1.0;
                     process:
                                                    power_rail (VSS, 0.0);
Best case
                     temperature: - 40;
                    ≥voltage :
                                      1.32;
```



```
process: 1.0;
                 temperature: 125;
Worst case
                 voltage:
                               0.7;
                  process: 1.0;
                 temperature: 25;
Typical case
                 voltage:
                               1.2;
                  process: 1.0;
Best case
                 temperature: - 40;
                 ≥voltage :
                                1.32;
```





#### **Process**

This variation accounts for deviations in the semiconductor fabrication process. Usually process variation is treated **as a percentage variation in the performance calculation**. Variations in the process parameters can be impurity concentration densities, oxide thicknesses and diffusion depths. These are caused bye non uniform conditions during depositions and/or during diffusions of the impurities. This introduces variations in the sheet resistance and transistor parameters such as threshold voltage. Variations are in the dimensions of the devices, mainly resulting from the limited resolution of the photolithographic process. This causes (W/L) variations in MOS transistors.

**Process variations** are due to variations in the manufacture conditions such as temperature, pressure and dopant concentrations. The ICs are produced in lots of 50 to 200 wafers with approximately 100 dice per wafer. The electrical properties in different lots can be very different. There are also slighter differences in each lot, even in a single manufactured chip. There are variations in the process parameter throughout a whole chip. As a consequence, the transistors have different transistor lengths throughout the chip. This makes the propagation delay to be different everywhere in a chip, because a smaller transistor is faster and therefore the propagation delay is smaller.



```
process: 1.0;
                 temperature: 125;
Worst case
                voltage:
                              0.7;
                 process: 1.0;
                 temperature: 25;
Typical case
                 voltage: 1.2;
                 process: 1.0;
Best case
                 temperature: - 40;
                ≥voltage : 1.32;
```



The design's supply voltage can vary from the established ideal value during day-to-day operation. Often a complex calculation (using a shift in threshold voltages) is employed, but a simple linear scaling factor is also used for logic-level performance calculations.

The saturation current of a cell depends on the power supply. The delay of a cell is dependent on the saturation current. In this way, the power supply inflects the propagation delay of a cell. Throughout a chip, the power supply is not constant and hence the propagation delay varies in a chip. The voltage drop is due to nonzero resistance in the supply wires. A higher voltage makes a cell faster and hence the propagation delay is reduced. The decrease is exponential for a wide voltage range. The self-inductance of a supply line contributes also to a voltage drop. For example, when a transistor is switching to high, it takes a current to charge up the output load. This time varying current (for a short period of time) causes an opposite self-induced electromotive force. The amplitude of the voltage drop is given by .V=L\*dl/dt, where L is the self inductance and I is the current through the line.



```
process:
                              1.0;
                 temperature: 125;
Worst case
                 voltage:
                              0.7;
                 process: 1.0;
                 temperature: 25;
Typical case
                 voltage :
                              1.2;
                 process: 1.0;
Best case
                 temperature: - 40;
                 ≥voltage : 1.32;
```

Library



### Temperature

**Temperature variation** is unavoidable in the everyday operation of a design. Effects on performance caused by temperature fluctuations are most often handled as linear scaling effects, but some submicron silicon processes require nonlinear calculations.

When a chip is operating, the temperature can vary throughout the chip. This is due to the power dissipation in the MOS-transistors. The power consumption is mainly due to switching, short-circuit and leakage power consumption. The average switching power dissipation (approximately given by Paverage = Cload\*Vpower supply 2\*fclock) is due to the required energy to charge up the parasitic and load capacitances. The shortcircuit power dissipation is due to the finite rise and fall times. The nMOS and pMOS transistors may conduct for a short time during switching, forming a direct current from the power supply to the ground. The leakage power consumption is due to the nonzero reverse leakage and sub-threshold currents. The biggest contribution to the power consumption is the switching. The dissipated power will increase the surrounding temperature. The electron and hole mobility depend on the temperature. The mobility (in Si) decreases with increased temperature for temperatures above -50 °C. The temperature, when the mobility starts to decrease, depends on the doping concentration. A starting temperature at -50 °C is true for doping concentrations below 1019 atoms/cm3. For higher doping concentrations, the starting temperature is higher. When the electrons and holes move slower, then the propagation delay increases. Hence, the propagation delay increases with increased temperature. There is also a temperature effect, which has not been considered. The threshold voltage of a transistor depends on the temperature. A higher temperature will decrease the threshold voltage. A lower threshold voltage means a higher current and therefore a better delay performance. This effect depends extremely on power supply, threshold voltage, load and input slope of a cell. There is a competition between the two effects and generally the mobility effect wins





### **Operation Condition**





<file>.lib



### Library – file.lib

```
library(scadv12_cln65lp_hvt_tt_1p2v_25c) {
```

```
From <file>.lib
/* general attributes */
delay model : table lookup;
in place swap mode : match footprint;
library features (report delay calculation);
/* documentation attributes */
revision: 1.0;
date: "Sat Nov 10 08:37:07 2006";
comment: "Copyright (c) 1993 - 2006 ARM Physical IP, Inc. All Rights Reserved.";
/* unit attributes */
time unit : "lns";
voltage unit : "1V";
current unit : "1mA";
pulling resistance unit : "1kohm";
leakage power unit : "1pW";
capacitive load unit (1.0,pf);
/* operation conditions */
power supply() {
  default power rail : VDD;
  power_rail (VDD, 1.2);
  power rail (VSS, 0.0);
```



### Library – file.lib

```
nom process : 1;
nom temperature : 25;
nom voltage : 1.2;
operating conditions(tt 1p2v 25c) {
  process : 1; // 0 → 100
  temperature: 25;
  voltage: 1.2;
  tree type : balanced tree;
  power rail (VDD, 1.2);
  power rail (VSS, 0.0);
default operating conditions : tt 1p2v 25c;
/* threshold definitions */
slew lower threshold pct fall: 30.0;
slew upper threshold pct fall: 70.0;
slew lower threshold pct rise : 30.0;
slew upper threshold pct rise: 70.0;
input threshold pct fall : 50.0;
input threshold pct rise : 50.0;
output threshold pct fall : 50.0;
output threshold pct rise : 50.0;
slew derate from library
                             : 0.5:
```

```
/* default attributes */
default_leakage_power_density : 0.0;
default_cell_leakage_power : 0.0;
default fanout load : 1.0;
default_output_pin_cap : 0.0; Technology
default inout pin cap: 0.00235483;
default_input_pin_cap : 0.00235483;
default max transition : 0.6586;
/* templates */
lu_table_template(delay_template_7x1) {
 variable 1 : input net transition;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
power lut template (energy template 7x1) {
  variable 1 : input transition time;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
lu table template(delay template 7x7) {
  variable 1 : input net transition;
 variable 2 : total_output_net_capacitance;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
  index 2 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
power lut template (energy template 7x7) {
  variable 1 : input transition time;
  variable 2 : total output net capacitance;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
  index_2 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
```





## Library – file.lib

#### Syntax:

slew\_lower\_threshold\_pct\_rise : trip\_point; slew\_upper\_threshold\_pct\_rise : trip\_point; slew\_lower\_threshold\_pct\_fall : trip\_point; slew\_upper\_threshold\_pct\_fall : trip\_point;

#### Example:

slew\_lower\_threshold\_pct\_rise: 10.00; slew\_upper\_threshold\_pct\_rise: 90.00; slew\_lower\_threshold\_pct\_fall: 10.00; slew\_upper\_threshold\_pct\_fall: 90.00;









```
power lut template(energy template 1x7)
  variable 1 : total output net capacitance;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006")
power lut template(energy template 7x3x3) {
  variable 1 : input transition time;
  variable 2 : total output net capacitance;
  variable 3 : equal or opposite output net capacitance;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
  index 2 ("1000, 1001, 1002");
  index 3 ("1000, 1001, 1002");
power lut template (passive energy template 1x7) {
  variable 1 : input transition time;
  index 1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
lu table template(setup template 3x3) {
  variable 1 : constrained pin transition;
  variable 2 : related pin transition;
  index 1 ("1000, 1001, 1002");
  index 2 ("1000, 1001, 1002");
lu table template(hold template 3x3) {
  variable 1 : constrained pin transition;
  variable 2 : related pin transition;
  index 1 ("1000, 1001, 1002");
  index 2 ("1000, 1001, 1002");
```

```
lu_table_template(removal_template_3x3) {
  variable_1 : constrained_pin_transition;
  variable_2 : related_pin_transition;
  index_1 ("1000, 1001, 1002");
  index_2 ("1000, 1001, 1002");
}
lu_table_template(minpw-active_template_1x7) {
  variable_1 : related_pin_transition;
  index_1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
}
lu_table_template(minpw-inactive_template_1x7) {
  variable_1 : related_pin_transition;
  index_1 ("1000, 1001, 1002, 1003, 1004, 1005, 1006");
}
```



```
Syntax:
```

```
lu table template(name){
               variable 1 : value;
               variable 2 : value;
               variable 3 : value;
               index 1("float, ..., float");
               index 2("float, ..., float");
               index 3("float, ..., float");
Description:
       Defines templates for information(timings, power) to use in lookup tables.
       Values for variable 1, 2, 3 are input net transition,
       total output net capacitance, .etc.
Example:
       lu table template(output by cap and trans) {
          variable 1: input net transition;
          variable 2: total output net capacitance;
          index 1("10.0,21.0,34.0,70.0,150.0,200.0");
          index 2("10.0,20.0,40.0,75.0,150.0,300.0,500.0");
```

This example means that clock rates for characterization are 10.0 ps, 21.0 ps, 34.0 ps, 70.0 ps, 150.0 ps and 200.0 ps (suppose that time unit is "ps") and output loading for characterization are 10.0 fF, 20.0 fF, 40.0 fF, 75.0 fF, 150.0 fF, 300.0 fF and 500.0 fF (suppose *capacitive load unit* (1,fF);). There are 6x7 = 42 pairs of (clock rate, output load).



```
/* k-factors */
k process cell leakage power : 0;
k temp cell leakage power: 0;
k volt cell leakage power: 0;
k process internal power : 0;
k temp internal power: 0;
k volt internal power : 0;
k process rise transition : 1;
k_temp_rise_transition : 0;
k volt rise transition : 0;
k_process_fall_transition : 1;
k_temp_fall_transition : 0;
k volt fall transition : 0;
k process setup rise : 1;
k temp setup rise : 0;
k volt setup rise : 0;
k process setup fall : 1;
k temp setup fall: 0;
k volt setup fall: 0;
k process hold rise : 1;
k temp hold rise : 0;
k volt hold rise : 0;
k process hold fall : 1;
k temp hold fall : 0;
k volt hold fall : 0;
k_process_min_pulse_width_high : 1;
k_temp_min_pulse_width_high : 0;
k_volt_min_pulse_width_high : 0;
k process min pulse width low : 1;
k temp min pulse width low
                             : 0;
```

```
k volt min pulse width low : 0;
k process recovery rise : 1;
k temp recovery rise : 0;
k volt recovery rise : 0;
k process recovery fall : 1;
k temp recovery fall : 0;
k volt recovery fall : 0;
k process cell rise : 1;
k temp cell rise : 0;
k volt cell rise : 0;
k process cell fall : 1;
k temp cell fall : 0;
k volt cell fall : 0;
k process wire cap : 0;
k temp wire cap : 0;
k_volt_wire_cap : 0;
k process wire res : 0;
k_temp_wire_res : 0;
k volt wire res : 0;
k process pin cap: 0;
k temp pin cap : 0;
                                For Scale
k volt pin cap : 0;
```

k\_process\_cell\_fall : 0.3702;

→ average of 210 max=0.5230 min=0.2803



```
output voltage (GENERAL)
  vol : 0.4;
  yoh : VDD - 0.4;
  yomin : -0.5;
 vomax : VDD + 0.5;
input voltage(CMOS) {
  vil : 0.3 * VDD;
  yih : 0.7 * VDD;
  vimin : -0.5;
  vimax : VDD + 0.5;
input voltage(TTL)
  vil: 0.8;
 yih : 2;
  vimin : -0.5;
  vimax : VDD + 0.5;
/* wire-loads */
wire load("tsmc65 wl10") {
 resistance : 8.5e-8;
  capacitance : 1.5e-4;
  area : 0.7;
  slope : 66.667;
  fanout length (1,66.667);
```

```
wire load("tsmc65 w140") {
  resistance : 8.5e-8:
  capacitance: 1.5e-4;
  area : 0.7:
  slope : 266.668;
  fanout length (1,266.668);
wire load("tsmc65 w150") {
  resistance : 8.5e-8;
  capacitance : 1.5e-4;
  area : 0.7;
  slope : 333.335;
  fanout length (1,333.335);
wire load("zero-wire-load-model") {
  resistance : 0.0:
  capacitance : 0.0;
  area : 0.0;
  slope : 0.0;
  fanout length (1,999999.999975);
```

<file>.lib



```
cell (AND2X0P5MA12TH
 cell footprint : and2;
 area : 2.880000;
  pin(A) {
   direction : input;
   capacitance: 0.000972;
   internal power() {
     rise power (passive energy template 1x7) {
        index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
       values ("0.000458, 0.000459, 0.000459, 0.000460, 0.000460, 0.000460, 0.000460");
      fall power(passive energy template 1x7) {
        index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
       values ("0.000571, 0.000571, 0.000572, 0.000573, 0.000573, 0.000573, 0.000574");
 pin(B) {
   direction : input;
   capacitance: 0.000936;
   internal power() {
     rise power (passive energy template 1x7) {
        index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
       values ("0.000463, 0.000463, 0.000463, 0.000464, 0.000464, 0.000465, 0.000465");
      fall power(passive energy template 1x7) {
        index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
       values ("0.000475, 0.000471, 0.000469, 0.000468, 0.000468, 0.000467, 0.000466");
```

<file>.lib



```
pin(Y) {
  direction : output;
 capacitance : 0.0;
  function : "(A B)";
  internal power() {
   related pin : "A";
   rise power (energy template 7x7)
     index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
      index 2 ("0.000588708, 0.00165662, 0.00379363, 0.00806529, 0.0166133, 0.0337035, 0.0678897");
      values ( \
        "0.001627, 0.001701, 0.001789, 0.001895, 0.002038, 0.002291, 0.002772", \
        "0.001615. 0.001686. 0.001777. 0.001882. 0.002032. 0.002280. 0.002759". \
        "0.001595, 0.001664, 0.001753, 0.001858, 0.002005, 0.002263, 0.002734", \
        "0.001563, 0.001630, 0.001713, 0.001819, 0.001968, 0.002235, 0.002696", \
        "0.001515, 0.001578, 0.001656, 0.001763, 0.001921, 0.002182, 0.002676", \
        "0.001475, 0.001534, 0.001607, 0.001707, 0.001867, 0.002145, 0.002625", \
        "0.001507, 0.001559, 0.001635, 0.001676, 0.001831, 0.002115, 0.002600");
   fall power (energy template 7x7) {
      index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
      index 2 ("0.000588708, 0.00165662, 0.00379363, 0.00806529, 0.0166133, 0.0337035, 0.0678897");
      values ( \
        "0.002907, 0.003016, 0.003108, 0.003160, 0.003183, 0.003191, 0.003194", \
        "0.002889, 0.002998, 0.003090, 0.003143, 0.003167, 0.003175, 0.003178", \
        "0.002859, 0.002966, 0.003057, 0.003112, 0.003138, 0.003146, 0.003150", \
        "0.002814, 0.002916, 0.003005, 0.003062, 0.003094, 0.003108, 0.003112", \
        "0.002756, 0.002853, 0.002940, 0.003002, 0.003042, 0.003063, 0.003073", \
        "0.002701, 0.002800, 0.002886, 0.002950, 0.002996, 0.003027, 0.003045", \
        "0.002822, 0.002847, 0.002879, 0.002907, 0.002957, 0.002995, 0.003022");
```



```
timing() {
  related pin : "A";
 timing sense : positive unate;
  cell rise(delay template 7x7) {
    index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
    index 2 ("0.000588708, 0.00165662, 0.00379363, 0.00806529, 0.0166133, 0.0337035, 0.0678897");
    values ( \
      "0.087129, 0.097274, 0.114857, 0.146936, 0.208982, 0.332124, 0.578079", \
      "0.255034, 0.267117, 0.286151, 0.318946, 0.381285, 0.504530, 0.750353");
  rise transition(delay template 7x7) {
    index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
    index 2 ("0.000588708, 0.00165662, 0.00379363, 0.00806529, 0.0166133, 0.0337035, 0.0678897");
    values ( \
      "0.036180, 0.048856, 0.074428, 0.127614, 0.237810, 0.460566, 0.905416", \
      "0.053975, 0.063334, 0.084411, 0.133168, 0.240776, 0.461000, 0.905488");
  cell fall(delay template 7x7) {
    index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
    index 2 ("0.000588708, 0.00165662, 0.00379363, 0.00806529, 0.0166133, 0.0337035, 0.0678897");
    values ( \
      "0.079281, 0.086919, 0.099649, 0.121818, 0.163394, 0.245395, 0.409164", \
      "0.273719, 0.283894, 0.299151, 0.323264, 0.365685, 0.447616, 0.610937");
  fall transition(delay template 7x7) {
    index 1 ("0.01645, 0.02664, 0.047028, 0.088, 0.17, 0.33242, 0.6586");
    index 2 ("0.000588708, 0.00165662, 0.00379363, 0.00806529, 0.0166133, 0.0337035, 0.0678897");
    values ( \
      "0.029807, 0.038268, 0.055169, 0.089881, 0.162821, 0.312244, 0.612448", \
      "0.050689, 0.057152, 0.070205, 0.099766, 0.167400, 0.313346, 0.612410");
```

<file>.lib



## Library – file.lib

Because path delay from clock to output is a function of clock rate and output load, we get 42 values of delays. See example following:

```
bus(mdo){
       bus_type
                     : data_b5tc_512x144;
       direction
                    : output;
       capacitance
                      : 32.0000:
       max capacitance: 500.0000;
       timing(){ /* tchmdov */
              related pin: "clk";
               timing type: "rising edge";
               timing label: rising edge clk mdo;
               cell rise(output by cap and trans){values (\
               "500.0, 501.0, 503.0, 506.6, 514.2, 529.5, 550.0",\
               "511.5, 512.5, 514.6, 518.2, 525.8, 541.1, 561.5",\
               "525.2, 526.2, 528.3, 531.8, 539.5, 554.8, 575.2",\
               "563.1, 564.1, 566.2, 569.7, 577.4, 592.7, 613.1",\
               "647.3, 648.3, 650.4, 654.0, 661.6, 676.9, 697.3",\
               "700.0, 701.0, 703.0, 706.6, 714.2, 729.5, 750.0");}
               cell fall(output by cap and trans){values (\
               "500.0, 501.0, 503.0, 506.6, 514.2, 529.5, 550.0",\
               "511.5, 512.5, 514.6, 518.2, 525.8, 541.1, 561.5",\
               "525.2, 526.2, 528.3, 531.8, 539.5, 554.8, 575.2",\
               "563.1, 564.1, 566.2, 569.7, 577.4, 592.7, 613.1",\
               "647.3, 648.3, 650.4, 654.0, 661.6, 676.9, 697.3",\
               "700.0, 701.0, 703.0, 706.6, 714.2, 729.5, 750.0");}
```



```
Syntax:
        timing() {
                related_pin : string ; // name of related signal
                timing_type : string; // setup_rising | hold_rising | ...
                timing_label: string;
                // For inputs
                rise_constraint(){
                fall_constraint(){
                // For outputs
                cell_rise(){
                cell_fall(){
                rise_transition(){...}
                fall_transition(){...}
```



#### **Cell Description**

The NAND2 cell provides the logical NAND of two inputs (A,B). The output (Y) is represented by the logic equation:

$$Y = \overline{(A \bullet B)}$$

#### **Function Table**

| Α | В | Υ |
|---|---|---|
| 0 | х | 1 |
| х | 0 | 1 |
| 1 | 1 | 0 |

From <file>.doc/pdf



#### Cell Size

| Drive Strength  | Height (um) | Width (um) |
|-----------------|-------------|------------|
| NAND2X0P5AA12TH | 2.40        | 0.80       |
| NAND2X0P5BA12TH | 2.40        | 0.80       |
| NAND2X0P5MA12TH | 2.40        | 0.80       |
| NAND2X0P7AA12TH | 2.40        | 0.80       |
| NAND2X0P7BA12TH | 2.40        | 0.80       |
| NAND2X0P7MA12TH | 2.40        | 0.80       |
| NAND2X1AA12TH   | 2.40        | 0.80       |
| NAND2X1BA12TH   | 2.40        | 0.80       |
| NAND2X1MA12TH   | 2.40        | 0.80       |
| NAND2X1P4AA12TH | 2.40        | 1.40       |
| NAND2X1P4BA12TH | 2.40        | 1.40       |
| NAND2X1P4MA12TH | 2.40        | 1.20       |
| NAND2X2AA12TH   | 2.40        | 1.40       |
| NAND2X2BA12TH   | 2.40        | 1.40       |
| NAND2X2MA12TH   | 2.40        | 1.40       |
| NAND2X3AA12TH   | 2.40        | 2.00       |
| NAND2X3BA12TH   | 2.40        | 2.00       |
| NAND2X3MA12TH   | 2.40        | 2.00       |
| NAND2X4AA12TH   | 2.40        | 2.40       |
| NAND2X4BA12TH   | 2.40        | 2.40       |



#### **AC Power**

| Pin   | Power (uW/MHz)                                  |        |        |        |        |        |        |        |  |
|-------|-------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|
| F 111 | X0P5M X0P7M X1P0M X1P4M X2P0M X3P0M X4P0M X6P0M |        |        |        |        |        |        |        |  |
| Α     | 0.0006                                          | 0.0006 | 0.0008 | 0.0010 | 0.0012 | 0.0018 | 0.0024 | 0.0034 |  |
| В     | 0.0005                                          | 0.0005 | 0.0006 | 0.0008 | 0.0010 | 0.0014 | 0.0020 | 0.0027 |  |

#### Pin Capacitance

| Pin | Capacitance (pF) |        |        |        |        |        |        |        |  |
|-----|------------------|--------|--------|--------|--------|--------|--------|--------|--|
| -   | X0P5M            |        |        |        |        |        |        |        |  |
| Α   | 0.0010           | 0.0011 | 0.0013 | 0.0016 | 0.0019 | 0.0029 | 0.0037 | 0.0054 |  |
| В   | 0.0009           | 0.0010 | 0.0012 | 0.0015 | 0.0019 | 0.0029 | 0.0038 | 0.0053 |  |

#### Delays at 25°C,1.2V, Typical Process

| D | escr          | iptic | n            | Intrinsic Delay (ns) |        |        |        |        |        |        |        |
|---|---------------|-------|--------------|----------------------|--------|--------|--------|--------|--------|--------|--------|
|   |               |       |              | X0P5M                | X0P7M  | X1P0M  | X1P4M  | X2P0M  | X3P0M  | X4P0M  | X6P0M  |
| Α | $\rightarrow$ | Υ     | 1            | 0.0864               | 0.0829 | 0.0754 | 0.0721 | 0.0664 | 0.0622 | 0.0610 | 0.0603 |
| Α | $\rightarrow$ | Υ     | $\downarrow$ | 0.0803               | 0.0803 | 0.0782 | 0.0792 | 0.0748 | 0.0724 | 0.0681 | 0.0703 |
| В | $\rightarrow$ | Υ     | 1            | 0.0905               | 0.0869 | 0.0787 | 0.0754 | 0.0697 | 0.0656 | 0.0643 | 0.0636 |
| В | $\rightarrow$ | Υ     | $\downarrow$ | 0.0839               | 0.0838 | 0.0812 | 0.0831 | 0.0789 | 0.0771 | 0.0735 | 0.0756 |



```
output voltage (GENERAL) {
 vol : 0.4;
 yoh : VDD - 0.4;
 yomin : -0.5;
 vomax : VDD + 0.5;
input voltage(CMOS) {
 vil : 0.3 * VDD;
 yih : 0.7 * VDD;
 vimin : -0.5;
 vimax : VDD + 0.5;
input voltage(TTL) {
 vil: 0.8;
 yih : 2;
 vimin : -0.5;
 vimax: VDD + 0.5;
/* wire-loads */
wire load("tsmc65 wl10") {
 resistance : 8.5e-8;
 capacitance : 1.5e-4;
 area : 0.7;
 slope : 66.667;
 fanout length (1,66.667);
```

```
wire load("tsmc65 w140") {
 resistance : 8.5e-8;
 capacitance: 1.5e-4;
 area : 0.7:
 slope : 266.668;
 fanout length (1,266.668);
wire load("tsmc65 w150") {
 resistance : 8.5e-8;
 capacitance: 1.5e-4;
 area : 0.7:
 slope : 333.335;
 fanout length (1,333.335);
wire load("zero-wire-load-model") {
 resistance : 0.0:
 capacitance : 0.0;
 area : 0.0;
 slope : 0.0;
 fanout length (1,999999.999975);
```



Q1. Before P&R step, which timing/power ... information for net delay?













- ☐ Used to estimate the interconnect wire delay during pre-layout in a design cycle.
- ☐ Wire load information is based on statistics from physical layout parasitic
  - ✓ Information from the statistics is used in both conservative and aggressive tables.
  - ✓ The conservative tables are based on "mean value" plus 3-sigma; the aggressive tables on "mean value" plus 1-sigma.
- ☐ Different for different technology.
  - ✓ Wire load models are approximated from one technology to another based on scaling factors. Due to these approximations, the accuracy of these models diminish over multiple technology nodes
- ☐ Describes effect of wire length and fanout on
  - ✓ Resistance
  - ✓ Capacitance
  - ✓ Area of the nets.
- ☐ All attributes (R, C and Area) are given per unit length wire.
- ☐ Slope value is used to characterize linear fanout.
- Basically a set of tables
  - ✓ Net fanout vs load
  - ✓ Net fanout vs resistance
  - ✓ Net fanout vs area



| Net    | Resistance | Capacitance |
|--------|------------|-------------|
| Fanout | ΚΩ         | pF          |
| 1      | 0.00498    | 0.00312     |
| 2      | 0.01295    | 0.00812     |
| 3      | 0.02092    | 0.01312     |
| 4      | 0.02888    | 0.01811     |







```
wire_load("WLM1") {
resistance: 0.0006 ;---->R per unit length
capacitance: 0.0001 ;----> C per unit length
      0.1 ;----> Area per unit length
area:
slope : 1.5 ;----> Used for linear extrapolation
fanout_length(1, 0.002); -----> at fanout "1" length of the wire is 0.002
fanout_length(2, 0.006);
fanout_length(3, 0.009);
fanout_length(4, 0.015);
fanout_length(5, 0.020);
fanout_length(7, 0.028);
                            -----> at fanout "7" length of the wire is 0.028
fanout_length(8, 0.030);
fanout_length(9, 0.035);
fanout_length(10, 0.040);
```



In general, not all fan outs are mentioned in a given WLM lookup table. For example, in above WLM1 and WLM2 lookup table, capacitance and resistance values for fan outs 1, 2, 3, 4, 5, 7, 8, 9, 10 is given. If we want to estimate the values at fan outs in the gaps (e.g. from 6) or outside the fanout range specified in the table (e.g Fan out 20), we have to calculated those value using (linear) interpolation and extrapolation.

- □ For WLM1 → For Fanout = 20 : Since its more than the max value of Fanout available in table (i.e 10), so we have to perform extrapolation.
  - ✓ Net length = <length of net at fanout 10> + (20-10) x Slope
  - ✓ Resistance = <new calculated Net length at fanout 6> x Resistance or Capacitance value per unit length
  - ✓ Capacitance = <new calculated Net length at fanout 6> x Capacitance value per unit length
  - ✓ Net length =  $0.040 + 10 \times 1.5$  (slope) =  $15.04 \rightarrow$  length of net with fanout of 20
  - $\checkmark$  Resistance = 15.04 x 0.0006 = 0.009024 units
  - ✓ Capacitance =  $15.04 \times 0.0001 = 0.001504$  units



- ☐ For Fan out=6: Since it's between 5 and 7 and corresponding fanout Vs length is available, we can do the interpolation.
  - ✓ Net length = ( (net length at fanout 5) + (net length at fanout 7) ) / 2
  - ✓ Resistance = <new calculated Net length at fanout 20> x Resistance value per unit length
  - ✓ Capacitance = <new calculated Net length at fanout 20> x Capacitance value per unit length
  - ✓ Net length = (0.0020 + 0.0028)/2=0.0048/2=0.0024 -----> length of net with fanout of 6
  - $\checkmark$  Resistance = 0.0024 x 0.0006 = 0.00000144 units
  - $\checkmark$  Capacitance = 0.0024 x 0.0001 = 0.00000024 units



**WLM Types**: For flows that run timing-based logic optimization before placement, there are three basic types of WLMs that can be used:

- 1. Statistical WLMs: Are based on averages over many similar designs using the same or similar physical libraries.
- 2. Structural WLMs: Use information about neighboring nets, rather than just fanout and module size information.
- 3. Custom WLMs: Are based on the current design after placement and routing, but before the current iteration of pre\_placement synthesis.

Normally the semiconductor vendors will develop the models. ASIC vendors typically develop wireload models based on statistical information taken from a variety of example designs. For all the nets with a particular fanout, the number of nets with a given capacitance is plotted as a histogram. A single capacitance value is picked to represent this fanout value in the wireload model. If a very conservative wireload model is desired, the 90% decile might be picked (i.e. 90% of the nets in the sample have a capacitance smaller than that value). Similar statistics are gathered for resistance and net area. Usually the vendor supplies a family of wireload models, each to be used for a different size design. This is called area-based wireload selection



**WLM Types**: For flows that run timing-based logic optimization before placement, there are three basic types of WLMs that can be used:

- 1. Statistical WLMs: Are based on averages over many similar designs using the same or similar physical libraries.
- 2. Structural WLMs: Use information about neighboring nets, rather than just fanout and module size information.
- 3. Custom WLMs: Are based on the current design after placement and routing, but before the current iteration of pre\_placement synthesis.

Normally the semiconductor vendors will develop the models. ASIC vendors typically develop wireload models based on statistical information taken from a variety of example designs. For all the nets with a particular fanout, the number of nets with a given capacitance is plotted as a histogram. A single capacitance value is picked to represent this fanout value in the wireload model. If a very conservative wireload model is desired, the 90% decile might be picked (i.e. 90% of the nets in the sample have a capacitance smaller than that value). Similar statistics are gathered for resistance and net area. Usually the vendor supplies a family of wireload models, each to be used for a different size design. This is called area-based wireload selection





**Few Advance concepts:** Till now we have discussed that for a particular Net you can estimate the RC value as per the WLM.

Let me ask you one question. What if your design is hierarchical? Do you think even in that case you can use the same WLM for a particular net which is crossing the hierarchical boundaries?

**Short ANS is:** you can use it but you will lose the accuracy. Just to solve this problem, Vendors usually supplies multiple WLMs. There are different Modes for WLM analysis- few important are: WLM analysis has three modes:

- 1. Top: Consider the design as it has no hierocracy and use the WLM for the top module to calculate delays for all modules. Any low level WLM is ignored.
- 2. Enclosed: Use the WLM of the module which completely encloses the net to compute delay for that net.
- 3. Segmented: If a net goes across several WLM, use the WLM that corresponds to that portion of the net which it encloses only.



























# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- Synthesis Step
- **❖**Analysis
- **Constraint**
- Violation
- Using DC Tool in Command/GUI mode



## **Timing Analysis – Data Path**



❖Start point: Data input, clock port of DFF
❖End point: Data output, Data input of DFF



# Timing Analysis – Clock paths



#### **Clock gating path**



**Asynchronous path** 



**Clock path** 



## Timing Analysis – Clock latency





## **Timing Analysis – Propagation Delay**



There is NO delay from D to Q!!! The clock input is what triggers the change, not the D input!!!

BR 8/99 5



## Timing Analysis – Clock skew



The \$skew system task specifies the maximum delay allowable between two signals.



# Timing Analysis – Clock jitter





# Timing Analysis – Cell delay



| Library             |      | Output load (pF) |      |  |
|---------------------|------|------------------|------|--|
|                     |      | 0.05             | 0.1  |  |
| Input Trans<br>(ns) | 0.5  | 0.1              | 0.05 |  |
| (ns)                | 0.25 | 0.25             | 0.3  |  |



## Timing Analysis – Cell delay



The input transition and output load effect the cell delay → increase the cell transition





## Timing Analysis – Cell delay











#### **Power Analysis**





## **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- Synthesis Step
- Analysis
- **<b>⇔**Constraint
- Timing Violation
- Using DC Tool in Command/GUI mode









В

С

Α





С

Α



С

A









→ Need enough time for the static output





**❖The \$hold** system task determines whether a data signal remains stable for a minimum specified time after a transition in an enabling signal.

**❖The \$setup** system task determines whether a data signal remains stable before a transition in an enabling signal.







## **Timing Constraint - Recovery & Removal**



- ❖The \$removal system task specifies a time constraint between an asynchronous control signal and a clock signal
- ❖The \$recovery system task specifies a time constraint between an asynchronous control signal and a clock signal



# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- Synthesis Step
- Analysis
- **Constraint**
- **❖ Violation**
- Using DC Tool in Command/GUI mode



## **Timing Violation**





#### **Clock Width Violation**

**Clock Width Violation** 



**Clock Skew Violation** 

**Clock Period Violation** 



## **Timing Violation**



**Hold Time Violation** 



**Setup Time Violation** 



**Setup/Hold time violation** 



**Removal/Recovery Violation** 



# **Static Timing Analysis**

- Dynamic vs. Static Timing Analysis
- Synthesis Step
- Analysis
- Constraint
- Violation
- Using DC Tool in Command/GUI mode















- ❖ Target Library: Design Compiler uses the target library to build a circuit. During mapping, Design Compiler selects functionally correct gates from the targetlibrary. It also calculates the timing of the circuit, using the vendor-supplied timing data for these gates. Use the target\_libraryvariable to specify the target library.
- ❖ Link Library: Design Compiler uses the link library to resolve references. For a design to be complete, it must connect to all the library components and designs it references. This process is called linking the design or resolving references. During the linking process, Design Compiler uses the link\_library system variable, the local\_link\_library attribute, and the search\_pathsystem variable to resolve references
- ❖ Symbol libraries: Contain definitions of the graphic symbols that represent library cells in the design schematics. Semiconductor vendors maintain and distribute the symbol librariesThe symbol library defines the symbols for schematic viewing of the design. You need this library if you intend to use the Design Vision GUI.
- ❖ **DesignWare Library**: A DesignWare library is a collection of reusable circuit-design building blocks (components) that are tightly integrated into the Synopsys synthesis environment. During synthesis, Design Compiler selects the right component with the best speed and area optimization from the DesignWare Library. For more information, see the DesignWare Library documentation.



```
set target_library lsi_10k.db
set symbol_library lsi_10k.sdb
set synthetic_library dw_foundation.sldb
set link_library "* $target_library $synthetic library"
set search_path [concat $search_path ./src]
set designer "test.v"
```

| Library type       | Variable          | Default                  | File<br>extension |
|--------------------|-------------------|--------------------------|-------------------|
| Target library     | target_library    | {"your_library.db"}      | .db               |
| Link library       | link_library      | {"*", "your_library.db"} | .db               |
| Symbol library     | symbol_library    | {"your_library.sdb"}     | .sdb              |
| DesignWare library | synthetic_library | <b>{</b> }               | .sldb             |







#### The **analyze** command does the following:

- Reads an HDL source file
- Checks it for errors (without building generic logic for the design)
- Creates HDL library objects in an HDL-independent intermediate format
- Stores the intermediate files in a location you define

| To do this                                                     | Use this                                                                        |  |
|----------------------------------------------------------------|---------------------------------------------------------------------------------|--|
| Store design elements in a library other than the work library | -library By default, the analyze command stores all output in the work library. |  |
| Specify the format of the files to be analyzed                 | -vhdl Or -verilog                                                               |  |
| Specify a list of files to be analyzed                         | file_list                                                                       |  |



#### The **elaborate** command does the following:

- Translates the design into a technology-independent design (GTECH) from the intermediate files produced during analysis
- Allows changing of parameter values defined in the source code
- Allows VHDL architecture selection
- Replaces the HDL arithmetic operators in the code with DesignWare components
- Automatically executes the link command, which resolves design references

| To do this                                                                                                              | Use this      |
|-------------------------------------------------------------------------------------------------------------------------|---------------|
| Specify the name of the design to be built (the design can be a Verilog module, a VHDL entity, or a VHDL configuration) | -design_name  |
| Find the design in a library other than the work library (the default)                                                  | -library      |
| Specify the name of the architecture                                                                                    | -architecture |
| Automatically reanalyze out-of-date intermediate files if the source can be found                                       | -update       |
| Specify a list of design parameters                                                                                     | -parameters   |



#### The **read\_file** command does the following:

- Reads several different formats
- Performs the same operations as analyzeand elaboratein a single step
- Creates .mr and .st intermediate files for VHDL
- Does not execute the linkcommand automatically (see "Linking Designs" on page 5-13)
- Does not create any intermediate files for Verilog

#### The following **formats** are supported:

- ddc format: Uses the .ddc extension
- db format: Uses the .db, .sldb, .sdb, .db.gz, .sldb.gz, and .sdb.gz extensions
- Verilog format: Uses the .v, .verilog, .v.gz, and .verilog.gz extensions
- SystemVerilog: Uses the .sv, .sverilog, .sv.gz, and .sverilog.gz extensions
- VHDL: Uses the .vhd, .vhdl, vhd.gz, and .vhdl.gz extensions

| To do this                                                                                                         | Use this                                    |
|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Specify a list of files to be read                                                                                 | file_list                                   |
| Specify the format in which a design is read<br>You can specify any input format listed in Table 5-1.              | -format                                     |
| Store design elements in a library other than the work library (the default) when reading VHDL design descriptions | -library                                    |
| Read a Milkyway ILM view                                                                                           | -ilm                                        |
| Specify that the design being read is a structural or gate-level design when reading Verilog or VHDL designs       | -netlist -format\ verilog vhdl <sup>1</sup> |
| Specify that the design being read is an RTL design when reading<br>Verilog or VHDL designs                        | -rtl -format\ verilog vhdl <sup>2</sup>     |











#### Operating temperature variation

Temperature variation is unavoidable in the everyday operation of a design. Effects on performance caused by temperature fluctuations are most often handled as linear scaling effects, but some submicron silicon processes require nonlinear calculations.

#### Supply voltage variation

The design's supply voltage can vary from the established ideal value during day-to-day operation. Often a complex calculation (using a shift in threshold voltages) is employed, but a simple linear scaling factor is also used for logic-level performance calculations.

#### Process variation

This variation accounts for deviations in the semiconductor fabrication process. Usually process variation is treated as a percentage variation in the performance calculation.

```
dc_shell> read_file my_lib.db
dc shell> report lib my lib
```



# Using read\_lib command to clarify the chosen operating condition

Operating Conditions:

| Name  | Library | Process | Temp   | Volt | Interconnect Model |
|-------|---------|---------|--------|------|--------------------|
| WCCOM | my_lib  | 1.50    | 70.00  | 4.75 | worst_case_tree    |
| WCIND | my_lib  | 1.50    | 85.00  | 4.75 | worst_case_tree    |
| WCMIL | my_lib  | 1.50    | 125.00 | 4.50 | worst_case_tree    |

For example, to set the operating conditions for the current design to worst-case commercial, enter

dc\_shell> set\_operating\_conditions WCCOM -lib my\_lib



#### Top

Design Compiler models nets as if the design has no hierarchy and uses the wire load model specified for the top level of the design hierarchy for all nets in a design and its subdesigns. The tool ignores any wire load models set on subdesigns with the set\_wire\_load\_model command.

Use top mode if you plan to flatten the design at a higher level of hierarchy before layout.

#### Enclosed

Design Compiler uses the wire load model of the smallest design that fully encloses the net. If the design enclosing the net has no wire load model, the tool traverses the design hierarchy upward until it finds a wire load model. Enclosed mode is more accurate than top mode when cells in the same design are placed in a contiguous region during layout.

Use enclosed mode if the design has similar logical and physical hierarchies.

#### Segmented

Design Compiler determines the wire load model of each segment of a net by the design encompassing the segment. Nets crossing hierarchical boundaries are divided into segments. For each net segment, Design Compiler uses the wire load model of the design containing the segment. If the design contains a segment that has no wire load model, the tool traverses the design hierarchy upward until it finds a wire load model.

Use segmented mode if the wire load models in your technology have been characterized with net segments.





You can turn off automatic selection of the wire load model by setting the auto\_wire\_load\_selection variable to false. For example, enter the following commands: For example, to select the 10x10 wire load model, enter

dc\_shell> set\_wire\_load\_model "10x10"

To select the 10x10 wire load model and specify enclosed mode, enter

dc\_shell> set\_wire\_load\_mode enclosed



Design Compiler uses drive strength information to buffer nets appropriately in the case of a weak driver.

By default, Design Compiler assumes zero drive resistance on input ports, meaning infinite drive strength. There are three commands for overriding this unrealistic assumption:

- set\_driving\_cell
- set\_drive
- set\_input\_transition

Both the set\_driving\_cell and set\_input\_transition commands affect the port transition delay, but they do not place design rule requirements, such as max\_fanout and max\_transition, on input ports. However, the set\_driving\_cell command does place design rules on input ports if the driving cell has design rule constraints.

Use the set\_driving\_cell command to specify drive characteristics on ports that are driven by cells in the technology library. This command is compatible with all the delay models, including the nonlinear delay model and piecewise linear delay model. The set\_driving\_cell command associates a library pin with an input port so that delay calculators can accurately model the drive capability of an external driver.

Use the set\_drive or set\_input\_transition command to set the drive resistance on the top-level ports of the design when the input port drive capability cannot be characterized with a cell in the technology library.



top\_level\_design



To set the drive characteristics for this example, follow these steps:

 Because ports I1 and I2 are not driven by library cells, use the set\_drive command to define the drive resistance. Enter

```
dc_shell> current_design top_level_design
dc_shell> set_drive 1.5 {I1 I2}
```

To describe the drive capability for the ports on design sub\_design2, change the current design to sub\_design2. Enter

```
dc_shell> current_design sub_design2
dc_shell> set_driving_cell -lib_cell AN2 -pin Z -from_pin B {I4}
```



By default, Design Compiler assumes zero capacitive load on input and output ports. Use the set\_load command to set a capacitive load value on input and output ports of the design. This information helps Design Compiler select the appropriate cell drive strength of an output pad and helps model the transition delay on input pads.

For example, to set a load of 30 on output pin out1, enter

```
dc_shell> set_load 30 {out1}
```

You can model the external fanout effects by specifying the expected fanout load values on output ports with the set\_fanout\_load command.

For example, enter

```
dc_shell> set_fanout_load 4 {out1}
```















#### The design rule constraints comprise

- **Maximum transition time**
- **Maximum fanout**
- **Minimum and maximum capacitance**
- Cell degradation

| Command              | Object                 |
|----------------------|------------------------|
| set_max_fanout       | Input ports or designs |
| set_fanout_load      | Output ports           |
| set_load             | Ports or nets          |
| set_max_transition   | Ports or designs       |
| set_cell_degradation | Input ports            |
| set_min_capacitance  | Input ports            |

#### **Maximum transition time**

- To set a maximum transition time of 3.2 for the design adder, enter the following command: dc\_shell> set\_max\_transition 3.2 [get\_designs adder]
- To undo a set\_max\_transitioncommand, use remove\_attribute. Enter the following command:

dc\_shell> remove\_attribute [get\_designs adder] max\_transition

• For example the following command sets a max\_transitionvalue of 5 on all pins belonging to the Clk clo group:

dc shell> set max transition 5[get clocks Clk]



Design Compiler models fanout restrictions by associating a fanout\_load attribute with each input pin and a max\_fanoutattribute with each output (driving) pin on a cell. show these fanout attributes.



To evaluate the fanout for a driving pin, Design Compiler calculates the sum of all the fanout\_load attributes for inputs driven by pin X and compares that number with the number of max\_fanout attributes stored at the driving pin X.

- If the sum of the fanout loads is not more than the max\_fanout value, the net driven by X is valid.
- If the net driven by X is not valid, Design Compiler tries to make that net valid, perhaps by choosing a higher-drive component.





You can set a maximum fanout constraint on every driving pin and input port as follows:

To check whether the maximum fanout constraint is met for driving pin Z, Design Compiler compares the specified max\_fanout attribute against the fanout load.

In this case, the design meets the constraints.



To undo a maximum fanout value set on an input port or design, use the remove\_attribute command. For example,

```
dc_shell> remove_attribute [get_ports port_name] max_fanout
dc_shell> remove_attribute [get_designs design_name]max_fanout
```

Design Compiler adds the fanout value to all other loads on the pin driving each port in port\_list and tries to make the total load less than the maximum fanout load of the pin.

To undo a set\_fanout\_load command set on an output port, use the remove\_attribute command. For example,

```
dc_shell> remove_attribute port_name fanout_load
```

To determine the fanout load, use the get\_attribute command.

#### Examples

To find the fanout load on the input pin of library cell AND2 in library libA, enter

```
dc_shell> get_attribute "libA/AND2/i" fanout_load
```

To find the default fanout load set on technology library libA, enter

```
dc_shell> get_attribute libA default_fanout_load
```



- The **set\_max\_capacitance** command sets a maximum capacitance for the nets attached to named ports or to all the nets in a design. This command allows you to control capacitance directly and places a **max\_capacitance** attribute on the listed objects.
- Design Compiler calculates the capacitance on a net by adding the wire capacitance of the net to the capacitance of the pins attached to the net. To determine whether a net meets the capacitance constraint, Design Compiler compares the calculated capacitance value with the max\_capacitancevalue of the pin driving the net.
- To set a maximum capacitance of 3 for the design adder, enter one the following command:

dc\_shell> set\_max\_capacitance 3 [get\_designs adder]

• To undo a set\_max\_capacitancecommand, use remove\_attribute. For example, enter the following command:

dc\_shell> remove\_attribute [get\_designs adder] max\_capicitance



- Cell Degradation: Cell degradation is a design rule constraint. Some technology libraries contain cell degradation tables. The tables list the maximum capacitance that can be driven by a cell as a function of the transition times at the inputs of the cell.
- The cell\_degradation design rule specifies that the capacitance value for a net is less than the cell degradation value.
- This command sets a maximum capacitance value of 2.0 units on the port named late\_riser:

dc\_shell> set\_cell\_degradation 2.0 late\_riser







# **Static Timing Analysis**

- **♦** STA step
- Concepts
- **❖STA Report Analysis**
- **❖Using DC Tool in Command/GUI mode**















**Design flow** Q1. Why do two steps need to estimate? **Specifications** System Level Design NG RTL Design Performance **Estimate Steps** NG **RTL Verification Synthesis** NG **Netlist Verification** Insert more than hardware into the netlist for self test + LBIST for functional test **DFT** + MBIST for memory test STA → It make the the timing estimation at again Synthesis step Is not correct Place&Route







#### **Concepts**

#### ❖Type of checking

- + Timing contrains : Setup time, Hold time, removal and recovery
- + data-to-data timing constrains
- + Clock gating setup & hold constrains
- + Minimum period/pulse width of clock
- + Design rule (minimum/maximum transition time, capacitance and fanout ...)

#### ❖ Analysis features

- + Multiple clock
- + Multicycle part timing
- + False path timing
- + Min/max delay (setup/hold time)
- + On chip variation of process/voltage/Temperature
- + Mode analysis
- + Bottleneck analysis
- + ECO analysis
- + Crosstalk effect

#### **❖**Backanotation extracted file

- + <file>.SDF: Standard Parasitic Format
- + <file>.RSPF: Reduced Standard Parasitic Format
- + <file>.DSPF: Detailed Standard Parasitic Format
- + <file>.SPEF: Standard Parasitic Exchange Format
- + <file>.SBPF: Synopsis Binary Parasitic Format



Library



























Design to reuse



































Library



Library



- □ LEF: Library Exchange Format: LEF is used to define an ICprocess and a logic cell library. For example, you would use LEF to describe a gate array: the base cells, the logic macros with their size and connectivity information, the interconnect layers and other information to set up the database that the physical design tools need.
- □ DEF: Design Exchange format: DEF is used to describe all the physical aspects of a particular chip design including the netlist and physical location of cells on the chip. For example, if you had a complete placement from a floorplanning tool and wanted to exchange this information with another tool, you would use DEF.
- ☐ GDSII: Generic Data Structures Library: This file is used by foundry for fabricating the ASIC.
- □ SPF: Standard Parasitic Format: This file is generated by the Parasitic Extraction Tool. It contains all the parasitic information of the design such as capacitance, resistance etc. This file is generated after the layout. It is back annotated and the timing analysis of the design is performed again to get the exact timing information.
- □ **<file>.lib: Liberty Format** This library format is from Synopsys (Transfer to <file>.db berore repairing the library to physical environment)

# **Q & A**