NTU GIEE

Computer-Alded VLSI System Design, Fall 13

### 1. <General Concept> (18%)

A. Briefly explain the following terms using a few sentences.

- (a) (3pts) What is Combinational Loop?
- (b) (3pts) What is Boundary Optimization?
- (c) (3pts) What is Fault Coverage?
- (d) (3pts) Explain how to reduce timing on critical path by pipelining technique?

#### (a) (20131009\_CVSD\_L6\_Synthesizable\_Coding.pdf 第 37 頁)

A combinational loop is a feedback loop without being synchronized by a register.



#### (b) (20131009\_CVSD\_L6\_Synthesizable\_Coding pdf \$ 9 (9)

Optimize across boundaries

- 1. Remove logic driving unconnected outputs
  - 2 Remove redundant inverters
  - 3. Propagates constants to reduce logic



(c) (20131030\_CVSD\_LA\_Testing.pdf \$\ 28 8)

number of detectable faults

Fault coverage = total number of possible faults

(d) (20131009\_CVSD\_L5\_Design\_Guideline.pdf 第 15 頁)



NTU GIEE Computer-Aided VLSI System Design, Fall 13

#### B. Setup time and hold time:

Assume that the timing characteristics of the two flip-flops in the circuit are the same. Their timing diagrams can be described as follows:



 $T_1=0.5ns$   $T_2=0.5ns$ 

If the circuit in the below operates at the clock frequency of 125MHz without any timing violation:



- (a) (3pts) Write the timing inequality for setup time.
- (b) (3pts) Write the timing inequality for hold time.

$$T_{clock} = 1000/125 = 8.0$$
ns  $T_{logic} = 4.0$ ns  $T_{clock} = 6.0$ ns  $T_{clock} = T_1 + T_2 = 1.0$ ns

$$\rightarrow T_{setup} < 8.0 \text{ns} - 1.0 \text{ns} - 6.0 \text{ns} = 1.0 \text{ns}$$

$$T_{logic,cd} = 3.0$$
ns + 2.0ns = 5.0ns  $T_{cq,cd} = T_1 = 0.5$ ns

## 2. <Verilog HDL -Code Debugging> (15%)

A. (10pts) Identify syntax errors, correct them and explain: 1pt for each. Identify inappropriate code (or semantics errors) correct them and explain: 1pt for each.

```
inappropriate code (or semantics errors), correct them and explain: 1pt for each module 2%shifter (out,clk, rst, in1, in2); (1.0pts) 分號結尾 (1.0pts) 命名開頭必須為大小寫字母或医線(_) input clk, rst; input [15:0] in1; input [2:0] in2; output [15:0] out; reg [15:0] out; (1.0pts) Register Output reg[15:0] shift; wire [15:0] shift; (1.0pts) Continuous Assignment 的對象必須為 Wire assign shift = in1 >> in2; /* variable shifter*/(1.0pts) 少 個星號必須補上

always @(posedge clk or posedge rst) begin (1.0pts) 少 個 begin if(irst) out = 16'd0; if(rst) out <= 16'd0; (2.0pts) (1) High Level 重量 (2) Non-blocking else out = shift; else out <= shift; (1.0pts) (1) Non-blocking end
```

B. (5pts) Finish the waveform below based on the circuit in part A. Note that you should use the decimal number representation to answer (such as 16'd0). Use "xx" to indicate values that cannot be determined from the information given.



NTU GIEE Computer-Aided VLSI System Design, Fall 13

### 3. <Verilog HDL –Simulation> (10%)

The bellow is the behavior code from a testbench. Draw the waveform before 80ns.

always@(posedge clk) begin

c <= a;

d <= #5 a^b;

#5 e <= c;

f <= @(negedge clk) a & d;

@(negedge clk) g <= a | d;

end





# 4. <Verilog HDL -Testbench Writing> (15%)

Complete the key initial/always blocks testbench to generate the following waveform and control the progress of simulation. Assume every necessary identifier has been declared, and the array of mem and exp is pre-loaded in another initial block at zero time. (Hint: Generate clk and I independently. Use different initial/always constructs for each of the rest signals: vec\_i, expect, compare, and err\_num. Remember to call system tasks at final).



```
'define Cycle = 8;
'define HCycle = 4;

initial begin
    clk = 1;
    i = 0;
    err_num = 0;
end

always begin
    #('HCycle) clk = ~clk;
    #('Cycle) i = i+1;
end
```

```
Computer-Aided VLSI System Design, Fall 13
    always@(negedge clk) beign
       vec_i = mem[i];
       if(i = 0)
           expect <= exp[i-1];
     if(i == 0 | | i == 65)
     compare <= 0;
     else
           compare <= 1;
   end
   always@(posedge clk) begin
     if( (compare == 1) && (vec_0 == expect) )
        error_num <= error_num + 1;
  end
 always@(posedge clk) begin
    if(i == 65) begin
        $display("error num: %", err_num);
        Sfinish;
    end
end
```

# 5. < Logic Synthesis + Blocking & Non-Blocking > (10%)

In the following table, the left column show some pieces of Verilog RTL code. Please draw the corresponding circuits in the right column. You can use AND, OR, NAND, NOR, XOR, XNOR, NOT, NAV.

XOR, XNOR, NOT, MUX in the circuit diagram. (a) Verilog Code (2pts) Circuit Diagram always @(posedge clk) begin A = INPUT; B<= A ^ D; C <= B: D <= C ^ D: end (b) Verilog Code (2pts) Circuit Diagram always @(posedge clk) begin A = INPUT; B = A ^ D; INPUT -C = B; D = C ^ D; BC end clk-(c) Verilog Code (3pts) Circuit Diagram always@(A or B or C ) begin if (C) D = A&B; end Circuit Diagram (d) Verilog Code (3pts) always@(posedge clk) begin if (C) D <= A&B; end



#### 6. <Synthesis Issues> (10%)

(a) (6pts) The "multiple design instance" warning message results from using the same HDL description to represent more than one design instance. How would you handle it? Explain the property of each method. (Hint: There are three methods)

Don't touch Ungroup Uniquify

(b) (2pts) If we specify the clock to be 5.0ns during synthesis, the timin that the constraints has been met. However, the gate-level simula 4.0ns with one set of test data. Is this possible? Why or why not?

有可能。因為合成時所關心的是電路中的 Critical Path、當電路台級 Constrains,所代表的是 Critical Path Delay 可以落在 5.0ms,其餘 Path 會在 5.0ms 以內。所以當我們使用的 Test Data 有某一絕差的不是 Critical Path 的 Timing 之下仍有可能 Pass。

**Uniquify Method** Create an unique design for each instance, even if it is resolved from identical reference. 聚模是同样的 reference. ❖ Hierarchy of design is preserved. আৰুn.১৯০০টি প্ৰাঞ্জিল · Hierarchy/Uniquify/Hierarchy · Pros and cons: Better performance Design Compiler Me Loaded Designs Compile-once-don't-touch method 先合 C.D. →台日時, 対 (c)(p) → dont\_toach Two steps: Attributes/Optimization Directives/Design & set the Don't Touch Less memory Shorter compile time Design Compiler I Ungroup Method 整個打骸 The same effect as uniquify method but it removes hierarchical levels \* Hierarchy of design is broken. Attributes/
Optimization Directives/
Design & set the Ungroup Pros and cons: More memory requirement than Compile-once-don't-louch Longer compile time than Compile-once-don't-touch method Better performance to optimize boundary logic Removing user-defined design hierarchy loungroup [cell\_list] 原本的 hierarchy 消失

(c) (2pts) Use a simple example to explain how retiming improves the performance of a sequential circuit.



# 7. <Timing Analysis> (15%)

Calculate the arrival time, required time, and slack at each gate output. Assume the delays of NAND gates and NOR gates are 4ns and 3ns, respectively. The arrival time at primary inputs is 0ns, and the required time at primary outputs is 12ns.



### 8. < Design for Testability> (12%)

A. Given the circuit below, please answer the following questions.



- (a) (2pts)How many stuck-at faults (SSF) are in the circuit? &X 2 = (6)
- (b) (4pts) Generate all possible test patterns for fault n./o. Ny6 (0100)(1100) (0000)
- (c) (4pts) Generate all possible test patterns for fault ng/0.
- (d) (2pts) What is the rault coverage for patterns generated for fault 13/17

(a) 8 x 2 = 16

Activation:  $n_1 = 1 \rightarrow A_1 = 0 \& A_2 = 0$ 

Propagation:  $n_3 = 1 \rightarrow (n_2, A_3) = (1.0) (0.1) (0.0) \rightarrow (A_1, A_2) = (0.0) \text{ or } (1.1) (1.0)$ 

Patterns (A<sub>0</sub>,A<sub>1</sub>,A<sub>2</sub>,A<sub>3</sub>): (0,0,0,0) (1,1,0,0) (1,0,0,0)

(c) Activation:  $n_2 = 1 \rightarrow A_1 = 0 \& A_0 = 1$ 

Propagation:  $n_1 = 1 \rightarrow A_3 = 0 \& A_2 = 0$ 

Patterns (A<sub>0</sub>, A<sub>1</sub>, A<sub>2</sub>, A<sub>3</sub>) : (1,0,0,0)

(d) Activation:  $n_3 = 0 \rightarrow n_2 = 1 \& A_0 = 1 \rightarrow A_1 = 0 \& A_2 = 1$ 

Propagation:  $n_1 = 1 \rightarrow A_2 = 0 \& A_2 = 0$ 

Patterns (A0, A1, A2, A3): (1,0,0,0)



 $n_3 = 0 \rightarrow$ , faults cannot propagate through  $n_1$ , remove {  $n_1/0$ ,  $A_2/1$ ,  $A_3/1$ } FC = 5/16 (detect 5 faults: {A<sub>0</sub>/0, A<sub>1</sub>/1, n<sub>2</sub>/0, n<sub>3</sub>/1, Y/0} out of 16 faults)