# Computer-Aided VLSI System Design Midterm Examination 2018. 5. 8

| Name       |  |  |  |
|------------|--|--|--|
|            |  |  |  |
| Student ID |  |  |  |

# **Instructions**

This is a <u>CLOSED</u> book exam. The exam is to be completed in **160** minutes. If you need scratch paper, just use the blank parts of these pages; show all of your work on these pages. Before you start writing, please check if you have all 15 pages of the exam.

# Score Board (to be filled by TAs)

|           | Points | Score |           | Points | Score |
|-----------|--------|-------|-----------|--------|-------|
| Problem 1 | 10     |       | Problem 6 | 30     |       |
| Problem 2 | 10     |       | Problem 7 | 10     |       |
| Problem 3 | 10     |       | Problem 8 | 10     |       |
| Problem 4 | 15     |       |           |        |       |
| Problem 5 | 15     |       | Total     | 110    |       |

### 1. < Code Debugging and Simulation > (10pts)

**A. (6pts)** Identify syntax error (total 12) and inappropriate code (or semantics error), correct, and explain: 0.5pts for each

```
module 2 value selector (sel_out, clk, rst, value 3:0
input clk;
input rst; /* Active High Asynchronous Reset
input [3:0] value;
output sel out;
reg selA, selB;
assign selA = (value > 4'd10 || value < 4'd4)? 1'b1: 1'b0;
assign selB = (value > 4'd0 && value < 4'd8)? 1'b1: 1'b0;
                     posedgo,
always (posedge clk or rst);
begin
   if(rst)
       sel_out€1'b0;
    else
       sel_out=selA ^ selB;
end
endmodules
```

**B.** (4pts) Draw the waveform below based on the circuit in part A. Suppose that the signal **sel\_out** has been reset to zero before the upcoming input. Use "xx" to indicate values that cannot be determined from the given information.



#### 2. < Finite State Machine and Simulation > (10pts)

Given a Finite-State-Machine (FSM) as below.

```
module FSM (clk, rst, in, out r);
parameter S0 = 2'b00, S1 = 2'b01, S2 = 2'b10, S3 = 2'b11;
                                                     ent [1:0]
input clk, rst, in;
output [1:0] out r;
reg [1:0] out r, out;
reg [1:0] current state, next state;
                                                                        S[1]
// Next State Logic
always@(*) begin
   case(current state)
   S0: next state = (in == 1'b0)? S0 : S2;
   S1: next state = (in == 1'b0)? S0 : S3;
   S2: next state = (in == 1'b0)? S1 : S3;
   S3: next state = (in == 1'b0)? S1 : S2;
   default: next state = 2'b00;
   endcase
end
// Current State Memory & Output Register
always@(posedge clk or posedge rst)
begin
   if(rst) begin
       current state <= 0;
       out r \le 0;
   end
   else begin
                                           S1
       current state <= next state;
       out r <= out;
   end
end
// Output Logic
always@(*) begin > xnor
   out[1] = in current_state[0];
   out[0] = in ^ current_state[0] ^ current_state[1];
end
endmodule
```

(a) (5pts) Please draw a state transition graph below for this FSM.



**(b) (5pts)** We have put this module in our testbench as a Design-Under-Test (DUT). After the simulation, the command window has printed response from monitor. Please finish the output results below based on this FSM and the given information.



#### **Monitor Output Response:**

| Time | clk | reset | in | out — |              |
|------|-----|-------|----|-------|--------------|
| 0    | 0   | 0     | 0  | XX    |              |
| 1    | 1   | 1     | 0  | 00    |              |
| 2    | 0   | 0     | 1  | 00    | 80           |
| 3    | 1   | 0     | 1  | 0     | Sz           |
| 4    | 0   | 0     | 1  | 0     |              |
| 5    | 1   | 0     | 1  | 0 0   | 5,           |
| 6    | 0   | 0     | 1  | 0 0   | -5           |
| 7    | 1   | 0     | 1  |       | SOI 52       |
| 8    | 0   | 0     | 0  |       |              |
| 9    | 1   | 0     | 0  |       | On C.        |
| 10   | 0   | 0     | 1  |       |              |
| 11   | 1   | 0     | 1) |       | Car          |
| 12   | 0   | 0     | 0  |       | <b>12</b> 53 |
| 13   | 1   | 0     | 0  |       | A. C.        |
| 14   | 0   | 0     | 0  |       |              |
| 15   | 1   | 0     | Q  |       | Con          |
| 16   | 0   | 0     | 0  |       | <b>20</b> 50 |

# 3. < Logic Synthesis + Blocking & Non-Blocking > (10pts)

In the following table, the left column show some pieces of Verilog RTL code. Please draw the corresponding circuits in the right column. You can use AND, OR, NAND, NOR, XOR, XNOR, NOT, MUX, D Flip-Flop, Latch in the circuit diagram.

| (a) Verilog Code (2pts) | Circuit Diagram |
|-------------------------|-----------------|
| always @(*) begin       |                 |
| X = A&B                 | A X             |
| Y = (X)? A: B;          | B — ~           |
| end                     |                 |
|                         | Mux Y           |
|                         |                 |
| (b) Verilog Code (2pts) | Circuit Diagram |
| always @(posedge clk)   |                 |
| begin                   |                 |
| A <= ~D;                |                 |
| $B \leq A^{\wedge}D;$   |                 |
| C <= B;                 |                 |
| D <= C ~^ D;            | c(k1 1 1        |
| end                     |                 |
| (c) Verilog Code (3pts) | Circuit Diagram |
| always@(A or B or C)    |                 |
| begin                   |                 |
| if (C)                  | A               |
| D = A   B;              | An              |
| end                     | BD Latch D      |
|                         |                 |
|                         |                 |
| (d) Verilog Code (3pts) | Circuit Diagram |
| always@( posedge clk)   |                 |
| begin                   |                 |
| if (!C)                 |                 |
| D <= A   B;             |                 |
| end                     | B=D-10          |
|                         | cik             |
| D <= A   B;             | A DO CIK        |

## 4. < Important Timing Parameters > (15pts)

Suppose that the timing characteristics of the flip-flops in the circuit are the same. Their timing diagrams and parameters can be described as follows:



The circuit below operates at the clock frequency of **200MHz.** Suppose that the rise, fall, and turn-off delays for each combinational element are the same.



(a) (3pts) Write the timing inequality for setup time and hold time.

Tolk > Tpcq + 
$$\begin{pmatrix} 3+2 \\ 2 \end{pmatrix}$$
 + Tsetup  $\Rightarrow$  Tsetup  $<$ 
Thold  $< 0.4 + \begin{pmatrix} 5 \\ 4 \end{pmatrix}$  Thold  $< 1.4$ 

(b) (2pts) If  $T_{\text{setup}}$  (Setup Time) = 1ns  $T_{\text{hold}}$  (Hold Time) = 1.5ns

Are there setup time and hold time violations in this circuit? Use the timing inequalities in (a) for setup/hold time at the clock frequency to check them.

(c) (5pts) Following part (b), if there are setup/hold time violations in this circuit, how to perform "retiming" to solve these issues? Suppose that all of combinational elements cannot be further separated. Please draw your circuit and write the timing inequalities of the modified circuits after retiming.



(d) (5pts) If there is clock skew in this circuit, as shown in bellow. Please write the timing inequality for setup time and hold time at the clock frequency of 200MHz without any timing violation.





### 5. <Coding for Synthesis> (15%)

## A. (8pts) Loadable, Up-Down Counter

Create a module that can count in both the up and down directions. The preset is to be set to decimal value **4**. Also, upon asserting the load signal **load**, the register value should be set to the input value **data\_in**. Both the **reset** and the **load** are **synchronous** and the module should count on the rising edge of the **clock**. The following are the ports of the module:

```
clk: 1-bit clock input, all actions performed on rising edge
rst 1-bit reset, causes reset on '1' (synchronous)
up_down 1-bit input (if '1', then count up) if '0', then count down)
load 1-bit load enable input, loads synchronized with CLK rising edge
data_in 3-bit input data for loading counter value
Q 3-bit result
```

```
module counter (clk, rst, up down, load, data in, Q);
input clk, rst, updown, load;
input [2:0] data in;
output [2:0] Q;
    always @ (posedge olk) begin
       if (rst)
           Q<=4;
       else if (load)
             Q <= data_în
        else if (up-down)
       Q <= Q + 1;
dse Q <= Q - 1;
endmodule
```

#### B. (7pts) Gray Counter

Create a three-bit gray counter with positive edge reset. The preset is to be set to value 000 Recall that a Gray Counter changes only one-bit at a time. For example, a 2-bit Gray counter has a count sequence 00, 01, 11, 10 corresponding to a decimal count values of 0, 1, 2, 3 respectively. In the Gray count sequence, only one bit changes between adjacent count values, and the right-most bit is changed as long as it does not result in a code word that has been visited earlier.

```
clk: 1-bit clock input, all actions on positive edge
```

rst: 1-bit reset, causes reset on positive edge (asynchronous)
gray\_out: 3-bit result

```
module gray_counter (clk, rst, gray_out);
input clk, rst;
output [2:0] gray_out;
reg gray-out;
  always @ (posedge clk) begin
      if(rst)
          gray-out <= 3'b000 j
       else begin
          case (gray-out)
            3'6000: gray-out <= 3'6001;
            3'b 101: gray-out <= 3'b 100j
          endcase
      ond
endmodule
```

| 6. · | < S | ynthesis | Issues > | (30) | ots) |  |
|------|-----|----------|----------|------|------|--|
|------|-----|----------|----------|------|------|--|

# A. < Important files related to Design Compiler >

Please explain the <u>meaning</u> of the following terminologies and <u>where to use</u> them:

- (a) (2pts) Technology library (e.g. slow.db/fast.db)
- (b) (2pts) Standard Delay File (e.g: CHIP\_syn.sdf)
- (c) (2pts) tsmc13.v

| (a)記錄在不同環境下的all 及timing資訊                      |
|------------------------------------------------|
| (提供能力)                                         |
| (b)、5df影绿后成级的de lay 黄铜                         |
| (c) 为 library 稳, 多成级 verilog netlist 內部 all 資訊 |
| (6) 25 library 78, 3 xx 12 volting letting     |

## B. < Synopsys Design Constraints File(SDC) >

Please explain the <u>meaning</u> of the following command and <u>why we use</u> them in Design Compiler:

(a) (2pts) set\_dont\_touch\_network [get\_clocks\_clk] set\_ideal\_network [get\_ports clk]

| <b>(b) (2pts)</b> set_clock_uncertainty | 0.1 | [get_clocks clk] |  |
|-----------------------------------------|-----|------------------|--|
|                                         |     |                  |  |
|                                         |     |                  |  |
|                                         |     |                  |  |
|                                         |     |                  |  |
|                                         |     |                  |  |
|                                         |     |                  |  |
|                                         |     |                  |  |
|                                         |     |                  |  |

## C. (3pts) < STA & Post-sim >

If we specify the clock to period be 5.0ns during synthesis, the timing report shows that the constraints has been **met**. However, the gate-level simulation passed at 4.0ns with one set of test data. Is this possible? Why or why not?

|   | 11/15                                                                        |
|---|------------------------------------------------------------------------------|
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
|   |                                                                              |
| _ | passed at 4.013 With one set of test data. Is this possible: Why of Why hot: |
|   | passed at 4.0ns with one set of test data. Is this possible? Why or why not? |

#### D. < Area Report >

The following figure is the area report after synthesis.

- (a) (2pts) It sometimes shows "undefined" in total area. Please <u>explain</u> it and describe how to fix it.
- (b) Following part(a),
  - (2pts) In cell-based IC design flow, we will focus on total cell area instead of total area, please explain why.
  - II. **(4pts)** The total cell area will be underestimated in this situation. Please briefly explain why.
- (c) (3pts) With the same RTL code, if we reduce the clock cycle, what part in the report will increase? Please briefly explain why.

| E.     | < External IP issue >                                                        |
|--------|------------------------------------------------------------------------------|
| If the | ere's a memory module in DUT, and we generate several files from Memory      |
|        | erator. Such as rom_1024x4_t13_slow_syn.db, rom_1024x4_t13.v.                |
|        | (2pts) Please explain what these files are for and what will happen if we do |
|        | not include these files.                                                     |
|        | not include these mes.                                                       |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
| (b)    | (2pts) Please modify Design Compiler setting file .synopsys_dc.setup as      |
|        |                                                                              |
|        | shown below. (JUST NEED TO POINT OUT WHERE TO MODIFY)                        |
|        | t search_path "Your_path/CBDK_TSMC013_Arm/CIC/SynopsysDC \$search_path "     |
|        | t target_library "slow.db fast.db"                                           |
| set    | t link_library " * \$target_library dw_foundation.db"                        |
| set    | t symbol library "tsmc13.sdb generic.sdb"                                    |
| set    | t synthetic_library "dw_foundation.sldb"                                     |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
| (c)    | (2pts) Should we synthesis rom_1024x4_t13.v with DUT.v ? Please explain      |
|        | why.                                                                         |
|        | vviiy.                                                                       |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |
|        |                                                                              |

# 7. < Timing Analysis > (10pts)

Calculate the arrival time, required time, and slack at each gate output, and find a critical path from primary input to primary output. Assume the delays of NAND gates and NOR gates are **5ns** and **2ns**, respectively. The arrival time at primary inputs is **0ns** and the required time at primary outputs is **16ns**.



| X1: Arrival | ; Required | ; Slack |
|-------------|------------|---------|
| X2: Arrival | ; Required | ; Slack |
| X3: Arrival | ; Required | ; Slack |
| Y1: Arrival | ; Required | ; Slack |
| Y2: Arrival | ; Required | ; Slack |
| Y3: Arrival | ; Required | ; Slack |
| Y4: Arrival | ; Required | ; Slack |
| Z1: Arrival | ; Required | ; Slack |
| Z2: Arrival | ; Required | ; Slack |
| Critica     | al path:   |         |

# 8. < Design for Testability > (10pts)

Consider the following circuit.



- Q1. How many SSF in the circuit? (2pts)
- Q2. Find the input vector (a1, a2, a3, a4, a5, a6) to test for the following stuck-atfaults. (2pts for each)
- (a) b1 stuck at 1.
- (b) b2 stuck at 0.
- (c) b3 stuck at 0.
- (d) b4 stuck at 1.

| AINO | Α | Ν | S |
|------|---|---|---|
|------|---|---|---|

| <u>ANS</u> |  |  |  |
|------------|--|--|--|
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |
|            |  |  |  |