

#### DESCRIPTION

The HY62256A is a high-speed, low power and 32,786 x 8-bits CMOS Static Random Access Memory fabricated using Hyundai's high performance CMOS process technology. The HY62256A has a data retention mode that guarantees data to remain valid at the minimum power supply voltage of 2.0 volt. Using the CMOS technology, supply voltages from 2.0 to 5.5volt has little effect on supply current in the data retention mode. The HY62256A is suitable for use in low voltage operation and battery back-up application.

#### **FEATURES**

- Fully static operation and Tri-state output
- TTL compatible inputs and outputs
- Low power consumption
- Battery backup(L/LL-part)
  - 2.0V(min.) data retention
- Standard pin configuration
  - 28 pin 600 mil PDIP
  - 28 pin 330mil SOP
  - 28 pin 8x13.4 mm TSOP-I (Standard and Reversed)

| Product  | Voltage | Speed    | Operation   | Standby Current(uA) |     | Standby Current(uA) |              |
|----------|---------|----------|-------------|---------------------|-----|---------------------|--------------|
| No.      | (V)     | (ns)     | Current(mA) |                     | L   | LL                  | (°C)         |
| HY62256A | 5.0     | 55/70/85 | 50          | 1mA                 | 100 | 25                  | 0~70(Normal) |

Note 1. Current value is max.

#### **PIN CONNECTION**



#### PIN DESCRIPTION

| Pin Name    | Pin Function      |
|-------------|-------------------|
| /CS         | Chip Select       |
| /WE         | Write Enable      |
| /OE         | Output Enable     |
| A0 ~ A14    | Address Inputs    |
| I/O1 ~ I/O8 | Data Input/Output |
| Vcc         | Power(+5.0V)      |
| Vss         | Ground            |

#### **BLOCK DIAGRAM**



www.DataSheet4U.com



### ORDERING INFORMATION

| Part No.     | Speed    | Power   | Package         |
|--------------|----------|---------|-----------------|
| HY62256AP    | 55/70/85 |         | PDIP            |
| HY62256ALP   | 55/70/85 | L-part  | PDIP            |
| HY62256ALLP  | 55/70/85 | LL-part | PDIP            |
| HY62256AJ    | 55/70/85 |         | SOP             |
| HY62256ALJ   | 55/70/85 | L-part  | SOP             |
| HY62256ALLJ  | 55/70/85 | LL-part | SOP             |
| HY62256AT1   | 55/70/85 |         | TSOP-I Standard |
| HY62256ALT1  | 55/70/85 | L-part  | TSOP-I Standard |
| HY62256ALLT1 | 55/70/85 | LL-part | TSOP-I Standard |
| HY62256AR1   | 55/70/85 |         | TSOP-I Reversed |
| HY62256ALR1  | 55/70/85 | L-part  | TSOP-I Reversed |
| HY62256ALLR1 | 55/70/85 | LL-part | TSOP-I Reversed |

# **ABSOLUTE MAXIMUM RATING (1)**

| Symbol         | Parameter                          | Rating      | Unit   |
|----------------|------------------------------------|-------------|--------|
| Vcc, Vin, Vout | Power Supply, Input/Output Voltage | -0.5 to 7.0 | V      |
| TA             | Operating Temperature              | 0 to 70     | °C     |
| Tstg           | Storage Temperature                | -65 to 150  | °C     |
| PD             | Power Dissipation                  | 1.0         | W      |
| lout           | Data Output Current                | 50          | mA     |
| TSOLDER        | Lead Soldering Temperature & Time  | 260 • 0     | °C•sec |

#### Note

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and the functional operation of the device under these or any other conditions above those indicated in the operation of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect reliability.

## RECOMMENDED DC OPERATING CONDITIONS

Ta=0°C to 70°C

| Symbol | Parameter            | Min.    | Тур. | Max.    | Unit |
|--------|----------------------|---------|------|---------|------|
| Vcc    | Power Supply Voltage | 4.5     | 5.0  | 5.5     | V    |
| VIH    | Input High Voltage   | 2.2     | -    | Vcc+0.5 | V    |
| VIL    | Input Low Voltage    | -0.5(1) | -    | 0.8     | V    |

#### Note

1. VIL = -3.0V for pulse width less than 30ns

# **TRUTH TABLE**

| /CS | /WE | /OE | MODE            | I/O OPERATION |
|-----|-----|-----|-----------------|---------------|
| Н   | Χ   | X   | Standby         | High-Z        |
| L   | Η   | Н   | Output Disabled | High-Z        |
| L   | Н   | L   | Read            | Data Out      |
| L   | L   | X   | Write           | Data In       |

Note:

1. H=VIH, L=VIL, X=Don't Care



# DC CHARACTERISTICS

 $Vcc = 5V\pm10\%$ , TA = 0°C to 70°C (Normal) unless otherwise specified

| Symbol | Parameter                        | Test Condition                                                |    | Min. | Тур. | Max. | Unit |
|--------|----------------------------------|---------------------------------------------------------------|----|------|------|------|------|
| ILI    | Input Leakage Current            | Vss ≤ VIN ≤.Vcc                                               |    | -1   | -    | 1    | uA   |
| ILO    | Output Leakage Current           | $Vss \leq Vout \leq Vcc, /CS = Vih or /OE = Vih or /WE = Vil$ |    | -1   | ı    | 1    | uA   |
| Icc    | Operating Power Supply Current   | /CS = VIL,<br>VIN = VIH or VIL, II/O = 0mA                    |    | -    | 30   | 50   | mA   |
| ICC1   | Average Operating Current        | /CS = VIL,<br>Min. Duty Cycle = 100%, II/O = 0mA              |    | -    | 40   | 70   | mA   |
| ISB    | TTL Standby Current (TTL Inputs) | /CS= VIH VIN = VIH or VIL                                     |    | -    | 0.4  | 2    | mA   |
| ISB1   | CMOS Standby Current             | /CS ≥ Vcc - 0.2V                                              |    | -    | -    | 1    | mΑ   |
|        | (CMOS Inputs)                    | VIN ≤ 0.2V or                                                 | L  | -    | 2    | 100  | uA   |
|        | •                                | VIN ≥ Vcc - 0.2V                                              | LL | -    | 1    | 25   | uA   |
| Vol    | Output Low Voltage               | IOL = 2.1mA                                                   |    | -    | -    | 0.4  | V    |
| Voн    | Output High Voltage              | IOH = -1mA                                                    |    | 2.4  | -    | -    | V    |

Note: Typical values are at Vcc =5.0V, TA = 25°C

# **AC CHARACTERISTICS**

 $Vcc = 5V\pm10\%$ , TA = 0°C to 70°C (Normal) unless otherwise specified.

| #  |        | nbol Parameter                       |    | 55   | -7   | 70   | -8  | 35   | 11:4 |
|----|--------|--------------------------------------|----|------|------|------|-----|------|------|
| #  | Symbol |                                      |    | Max. | Min. | Max. | Min | Max. | Unit |
|    | READ   | CYCLE                                |    |      |      |      |     |      |      |
| 1  | TRC    | Read Cycle Time                      | 55 | -    | 70   | -    | 85  | -    | ns   |
| 2  | TAA    | Address Access Time                  | -  | 55   | -    | 70   | -   | 85   | ns   |
| 3  | TACS   | Chip Select Access Time              | -  | 55   | -    | 70   | -   | 85   | ns   |
| 4  | TOE    | Output Enable to Output Valid        | -  | 30   | -    | 35   | -   | 45   | ns   |
| 5  | TCLZ   | Chip Select to Output in Low Z       | 5  | -    | 5    | -    | 5   | -    | ns   |
| 6  | TOLZ   | Output Enable to Output in Low Z     | 5  | -    | 5    | -    | 5   | -    | ns   |
| 7  | TCHZ   | Chip Deselection to Output in High Z | 0  | 20   | 0    | 30   | 0   | 30   | ns   |
| 8  | TOHZ   | Out Disable to Output in High Z      | 0  | 20   | 0    | 30   | 0   | 30   | ns   |
| 9  | TOH    | Output Hold from Address Change      | 5  | -    | 5    | -    | 5   | -    | ns   |
|    | WRITE  | CYCLE                                |    |      |      |      |     |      |      |
| 10 | TWC    | Write Cycle Time                     | 55 | -    | 70   | -    | 85  | -    | ns   |
| 11 | TCW    | Chip Selection to End of Write       | 50 | -    | 65   | -    | 75  | -    | ns   |
| 12 | TAW    | Address Valid to End of Write        | 50 | -    | 65   | -    | 75  | -    | ns   |
| 13 | TAS    | Address Set-up Time                  | 0  | -    | 0    | -    | 0   | -    | ns   |
| 14 | TWP    | Write Pulse Width                    | 40 | -    | 50   | -    | 55  | -    | ns   |
| 15 | TWR    | Write Recovery Time                  | 0  | -    | 0    | -    | 0   | -    | ns   |
| 16 | TWHZ   | Write to Output in High Z            | 0  | 20   | 0    | 30   | 0   | 30   | ns   |
| 17 | TDW    | Data to Write Time Overlap           | 25 | -    | 35   | -    | 40  | -    | ns   |
| 18 | TDH    | Data Hold from Write Time            | 0  | -    | 0    | -    | 0   | -    | ns   |
| 19 | TOW    | Output Active from End of Write      | 5  | -    | 5    | -    | 5   | -    | ns   |



# **AC TEST CONDITIONS**

 $TA = 0^{\circ}C$  to  $70^{\circ}C$  (Normal) unless otherwise specified.

| PARAMETE                  | R               | VALUE                  |  |  |
|---------------------------|-----------------|------------------------|--|--|
| Input Pulse Level         | 0.8V to 2.4V    |                        |  |  |
| Input Rise and Fall Time  |                 | 5ns                    |  |  |
| Input and Output Timing R | eference Levels | 1.5V                   |  |  |
| Output Load               | 70/85/100ns     | CL = 100pF + 1TTL Load |  |  |
|                           | 55ns            | CL = 50pF + 1TTL Load  |  |  |

# **AC TEST LOADS**



Note: Including jig and scope capacitance

# **CAPACITANCE**

 $TA = 25^{\circ}C$ , f = 1.0MHz

| Symbol | Parameter                 | Condition | Max. | Unit |
|--------|---------------------------|-----------|------|------|
| CIN    | Input Capacitance         | VIN = 0V  | 6    | pF   |
| CI/O   | Input /Output Capacitance | VI/O = 0V | 8    | pF   |

Note: These parameters are sampled and not 100% tested

# **TIMING DIAGRAM**

## **READ CYCLE 1**





## Note(READ CYCLE):

- 1. tCHz and tOHz are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.
- 2. At any given temperature and voltage condition, tCHZ max. is less than tCLZ min. both for a given device and from device to device.
- 3. /WE is high for the read cycle.

#### **READ CYCLE 2**



## Note(READ CYCLE):

- 1. /WE is high for the read cycle.
- 2. Device is continuously selected /CS= VIL.
- 3. /OE =VIL.

## WRITE CYCLE 1(/OE Clocked)





#### WRITE CYCLE 2 (/OE Low Fixed)



### Notes(WRITE CYCLE):

- 1. A write occurs during the overlap of a low /CS and a low /WE. A write begins at the latest transition among /CS going low and /WE going low: A write ends at the earliest transition among /CS going high and /WE going high. twp is measured from the beginning of write to the end of write.
- 2. tcw is measured from the later of /CS going low to the end of write .
- 3. tas is measured from the address valid to the beginning of write.
- 4. twR is measured from the end of write to the address change. twR is applied in case a write ends as /CS, or /WE going high.
- 5. If /OE and /WE are in the read mode during this period, and the I/O pins are in the output low-Z state, input of opposite phase of the output must not be applied because bus contention can occur.
- 6. If /CS goes low simultaneously with /WE going low, or after /WE going low, the outputs remain in high impedance state.
- 7. DOUT is the same phase of latest written data in this write cycle.
- 8. Dout is the read data of the new address.

### DATA RETENTION CHARACTERISTIC

| Symbol | Parameter               | Test Condition                      |    | Min    | Тур | Max   | Unit |
|--------|-------------------------|-------------------------------------|----|--------|-----|-------|------|
| Vdr    | Vcc for Data Retention  | /CS ≥Vcc-0.2V,Vss≤VIN≤Vcc           |    | 2      | ı   | ı     | V    |
| ICCDR  | Data Retention Current  | $Vcc = 3.0V$ , $/CS \ge Vcc -0.2V$  | L  | -      | 1   | 50    | uA   |
|        |                         | Vss <u>&lt;</u> Vin <u>&lt;</u> Vcc | LL | -      | 1   | 15(2) | uA   |
| tCDR   | Chip Disable to Data    | See Data Retention Timing           |    | 0      | -   | -     | ns   |
|        | Retention Time          | Diagram                             |    |        |     |       |      |
| tR     | Operating Recovery Time |                                     |    | tRC(3) | ı   | •     | ns   |

#### Notes

- 1. Typical values are under the condition of  $TA = 25^{\circ}C$ .
- 2. 3uA max. at TA=0°C to 40 °C.
- 3. tRC is read cycle time.



# **Data Retention Timing Diagram**



# RELIABILITY SPEC.

| TEST MODE  |     | TEST SPEC.         |
|------------|-----|--------------------|
| ESD        | HBM | ≥2000V             |
|            | MM  | ≥ 250V             |
| LATCH - UP |     | <u>&lt;</u> -100mA |
|            |     | ≥ 100mA            |

## **PACKAGE INFORMATION**

28pin 600mil Dual In-Line Package(P)











## 28pin 330mil Small Outline Package(J)



UNIT : INCH(mm) MAX





## 28pin 8x13.4mm Thin Small Outline Package Standard(T1)



 $\textbf{UNIT}: \textbf{INCH(mm)} \frac{\textbf{MAX}}{\textbf{MIN}}.$ 







# 28pin 8x13.4mm Thin Small Outline Package Reversed(R1)







