# RISC-V REFERENCE

James Zhu <jameszhu@berkeley.edu>, extended by Tim Hotfilter <hotfilter@kit.edu>

## **RISC-V Instruction Set**

#### **Core Instruction Formats**

| 31          | 27               | 26 | 25  | 24  | 20 | 19    |        | 15       | 14       | 12     | 11     | 7  | 6      |        | 0      |        |
|-------------|------------------|----|-----|-----|----|-------|--------|----------|----------|--------|--------|----|--------|--------|--------|--------|
| funct7      |                  | rs | 32  | rs1 |    |       | funct3 |          | rd       |        | opcode |    |        | R-type |        |        |
|             | imm[11:0]        |    | rs1 |     |    | fun   | ct3    |          | rd       | opcode |        |    | I-type |        |        |        |
| ir          | imm[11:5] rs2    |    | 2   | rs1 |    | fun   | ct3    | imm[4:0] |          | opcode |        |    | S-type |        |        |        |
| imı         | imm[12 10:5] rs2 |    | rs1 |     |    | fun   | ct3    | imm      | [4:1 11] | op     | code   |    | B-type |        |        |        |
| imm[31      |                  |    |     |     |    | :12]  |        |          |          |        | rd     | op | code   |        | U-type |        |
| imm[20 10:1 |                  |    |     |     |    | 11 19 | :12]   |          |          |        |        | rd | op     | code   |        | J-type |

# **RV32I Base Integer Instructions**

| Inst   | Name                    | FMT | Opcode  | funct3 | funct7         | Description (C)              | Note         |
|--------|-------------------------|-----|---------|--------|----------------|------------------------------|--------------|
| add    | ADD                     | R   | 0110011 | 0x0    | 0x00           | rd = rs1 + rs2               |              |
| sub    | SUB                     | R   | 0110011 | 0x0    | 0x20           | rd = rs1 - rs2               |              |
| xor    | XOR                     | R   | 0110011 | 0x4    | 0x00           | rd = rs1 ^ rs2               |              |
| or     | OR                      | R   | 0110011 | 0x6    | 0x00           | rd = rs1   rs2               |              |
| and    | AND                     | R   | 0110011 | 0x7    | 0x00           | rd = rs1 & rs2               |              |
| sll    | Shift Left Logical      | R   | 0110011 | 0x1    | 0x00           | rd = rs1 << rs2              |              |
| srl    | Shift Right Logical     | R   | 0110011 | 0x5    | 0x00           | rd = rs1 >> rs2              |              |
| sra    | Shift Right Arith*      | R   | 0110011 | 0x5    | 0x20           | rd = rs1 >> rs2              | msb-extends  |
| slt    | Set Less Than           | R   | 0110011 | 0x2    | 0x00           | rd = (rs1 < rs2)?1:0         |              |
| sltu   | Set Less Than (U)       | R   | 0110011 | 0x3    | 0x00           | rd = (rs1 < rs2)?1:0         | zero-extends |
| addi   | ADD Immediate           | I   | 0010011 | 0x0    |                | rd = rs1 + imm               |              |
| xori   | XOR Immediate           | I   | 0010011 | 0x4    |                | rd = rs1 ^ imm               |              |
| ori    | OR Immediate            | I   | 0010011 | 0x6    |                | rd = rs1   imm               |              |
| andi   | AND Immediate           | I   | 0010011 | 0x7    |                | rd = rs1 & imm               |              |
| slli   | Shift Left Logical Imm  | I   | 0010011 | 0x1    | imm[5:11]=0x00 | rd = rs1 << imm[0:4]         |              |
| srli   | Shift Right Logical Imm | I   | 0010011 | 0x5    | imm[5:11]=0x00 | rd = rs1 >> imm[0:4]         |              |
| srai   | Shift Right Arith Imm   | I   | 0010011 | 0x5    | imm[5:11]=0x20 | rd = rs1 >> imm[0:4]         | msb-extends  |
| slti   | Set Less Than Imm       | I   | 0010011 | 0x2    |                | rd = (rs1 < imm)?1:0         |              |
| sltiu  | Set Less Than Imm (U)   | I   | 0010011 | 0x3    |                | rd = (rs1 < imm)?1:0         | zero-extends |
| lb     | Load Byte               | I   | 0000011 | 0x0    |                | rd = M[rs1+imm][0:7]         |              |
| lh     | Load Half               | I   | 0000011 | 0x1    |                | rd = M[rs1+imm][0:15]        |              |
| lw     | Load Word               | I   | 0000011 | 0x2    |                | rd = M[rs1+imm][0:31]        |              |
| lbu    | Load Byte (U)           | I   | 0000011 | 0x4    |                | rd = M[rs1+imm][0:7]         | zero-extends |
| lhu    | Load Half (U)           | I   | 0000011 | 0x5    |                | rd = M[rs1+imm][0:15]        | zero-extends |
| sb     | Store Byte              | S   | 0100011 | 0x0    |                | M[rs1+imm][0:7] = rs2[0:7]   |              |
| sh     | Store Half              | S   | 0100011 | 0x1    |                | M[rs1+imm][0:15] = rs2[0:15] |              |
| SW     | Store Word              | S   | 0100011 | 0x2    |                | M[rs1+imm][0:31] = rs2[0:31] |              |
| beq    | Branch ==               | В   | 1100011 | 0x0    |                | if(rs1 == rs2) PC += imm     |              |
| bne    | Branch !=               | В   | 1100011 | 0x1    |                | if(rs1 != rs2) PC += imm     |              |
| blt    | Branch <                | В   | 1100011 | 0x4    |                | if(rs1 < rs2) PC += imm      |              |
| bge    | Branch ≥                | В   | 1100011 | 0x5    |                | if(rs1 >= rs2) PC += imm     |              |
| bltu   | Branch < (U)            | В   | 1100011 | 0x6    |                | if(rs1 < rs2) PC += imm      | zero-extends |
| bgeu   | Branch $\geq$ (U)       | В   | 1100011 | 0x7    |                | if(rs1 >= rs2) PC += imm     | zero-extends |
| jal    | Jump And Link           | J   | 1101111 |        |                | rd = PC+4; PC += imm         |              |
| jalr   | Jump And Link Reg       | I   | 1100111 | 0x0    |                | rd = PC+4; PC = rs1 + imm    |              |
| lui    | Load Upper Imm          | U   | 0110111 |        |                | rd = imm << 12               |              |
| auipc  | Add Upper Imm to PC     | U   | 0010111 |        |                | rd = PC + (imm << 12)        |              |
| ecall  | Environment Call        | I   | 1110011 | 0x0    | imm=0x0        | Transfer control to OS       |              |
| ebreak | Environment Break       | I   | 1110011 | 0x0    | imm=0x1        | Transfer control to debugger |              |

RISC-V Reference Card V0.2

## **Standard Extensions**

### **RV32C Compressed Extension**

| 15 14 13 | 12        | 11    | 10       | 9        | 8      | 7     | 6 | 5      | 4     | 3    | 2       | 1 | 0       |          |
|----------|-----------|-------|----------|----------|--------|-------|---|--------|-------|------|---------|---|---------|----------|
| funct    | rd/rs1 5  |       |          |          |        | rs2 5 |   |        |       |      | О       | p | CR-type |          |
| funct3   | imm       |       | rd       | /rs1     | . 5    |       |   | iı     | nm    | 5    |         | О | p       | CI-type  |
| funct3   |           | imm 6 |          |          |        |       |   | rs2 5  |       |      |         |   | p       | CSS-type |
| funct3   |           | imm 8 |          |          |        |       |   |        | rd' 3 |      |         | 0 | p       | CIW-type |
| funct3   | im        | imm 3 |          |          | rs1' 3 |       |   | m      | 1     | rď 3 |         | 0 | p       | CL-type  |
| funct3   | im 3      |       |          | rd'/rs1' |        | im    | m | rs2' 3 |       | 3    | О       | p | CS-type |          |
| funct3   | imm 3     |       | n 3 rs1' |          | imm 5  |       |   |        | 0     | p    | CB-type |   |         |          |
| funct3   | offset 11 |       |          |          |        |       |   |        |       |      |         | 0 | p       | CJ-type  |

| Inst       | Name                        | FMT      | OP     | Funct       | Description            |
|------------|-----------------------------|----------|--------|-------------|------------------------|
| c.lwsp     | Load Word from SP           | CI       | 10     | 010         | lw rd, (4*imm)(sp)     |
| c.swsp     | Store Word to SP            | CSS      | 10     | 110         | sw rs2, (4*imm)(sp)    |
| c.lw       | Load Word                   | CL       | 00     | 010         | lw rd', (4*imm)(rs1')  |
| C.SW       | Store Word                  | CS       | 00     | 110         | sw rs1', (4*imm)(rs2') |
| For eac    | ch load and store: Double v | vord wit | h Fund | t = x11, Qu | ad with Funct = x01    |
| c.j        | Jump                        | CJ       | 01     | 101         | jal x0, 2*offset       |
| c.jal      | Jump And Link               | CJ       | 01     | 001         | jal ra, 2*offset       |
| c.jr       | Jump Reg                    | CR       | 10     | 1000        | jalr x0, rs1, 0        |
| c.jalr     | Jump And Link Reg           | CR       | 10     | 1001        | jalr ra, rs1, 0        |
| c.beqz     | Branch $== 0$               | CB       | 01     | 110         | beq rs', x0, 2*imm     |
| c.bnez     | Branch != 0                 | CB       | 01     | 111         | bne rs', x0, 2*imm     |
| c.li       | Load Immediate              | CI       | 01     | 010         | addi rd, x0, imm       |
| c.lui      | Load Upper Imm              | CI       | 01     | 011         | lui rd, imm            |
| c.addi     | ADD Immediate               | CI       | 01     | 000         | addi rd, rd, imm       |
| c.addiw    | ADD Immediate Word          | CI       | 01     | 001         | addiw rd, rd, imm      |
| c.addi16sp | ADD Imm * 16 to SP          | CI       | 01     | 011         | addi sp, sp, 16*imm    |
| c.addi4spn | ADD Imm * 4 + SP            | CIW      | 00     | 000         | addi rd', sp, 4*imm    |
| c.slli     | Shift Left Logical Imm      | CI       | 10     | 000         | slli rd, rd, imm       |
| c.srli     | Shift Right Logical Imm     | CB       | 01     | 100x00      | srli rd', rd', imm     |
| c.srai     | Shift Right Arith Imm       | CB       | 01     | 100x01      | srai rd', rd', imm     |
| c.andi     | AND Imm                     | CB       | 01     | 100x10      | andi rd', rd', imm     |
| c.mv       | MoVe                        | CR       | 10     | 1000        | add rd, x0, rs2        |
| c.add      | ADD                         | CR       | 10     | 1001        | add rd, rd, rs2        |
| c.and      | AND                         | CS       | 01     | 10001111    | and rd', rd', rs2'     |
| c.or       | OR                          | CS       | 01     | 10001110    | or rd', rd', rs2'      |
| c.xor      | XOR                         | CS       | 01     | 10001101    | xor rd', rd', rs2'     |
| c.sub      | SUB                         | CS       | 01     | 10001100    | sub rd', rd', rs2'     |
| c.addw     | ADD Word                    | CS       | 01     | 10011101    | addw rd', rd', rs2'    |
| c.subw     | SUB Word                    | CS       | 01     | 10011100    | subw rd', rd', rs2'    |
| c.nop      | No OPeration                | CI       | 01     | 000         | addi x0, x0, 0         |
| c.ebreak   | Environment BREAK           | CR       | 10     | 1001        | ebreak                 |

RVC Register Number Integer Register Number Integer Register ABI Name Floating-Point Register Number Floating-Point Register ABI Name

| 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
|-----|-----|-----|-----|-----|-----|-----|-----|
| x8  | x9  | x10 | x11 | x12 | x13 | x14 | x15 |
| s0  | s1  | a0  | a1  | a2  | a3  | a4  | a5  |
| f8  | f9  | f10 | f11 | f12 | f13 | f14 | f15 |
| fs0 | fs1 | fa0 | fa1 | fa2 | fa3 | fa4 | fa5 |

Table 1: Registers shortcuts for rs1', rs2' and rd'