



# TSMC PDK RF Flow Guide (IC61):

A Low-Noise Amplifier (LNA) Design Flow Example of TSMC CRN65LP Process Design Kits (PDK) Copyright 2007, Taiwan Semiconductor Manufacturing Company, Ltd. All Rights

Reserved. No part of this publication may be reproduced in whole or in part by any means without prior written consent.

#### **DISCLAIMER**

The information contained herein is provided by TSMC on an "AS IS" basis without any warranty, and TSMC has no obligation to support or otherwise maintain the information. TSMC disclaims any representation that the information does not infringe any intellectual property rights or proprietary rights of any third parties. There are no other warranties given by TSMC, whether express, implied or statutory, including, without limitation, implied warranties of merchantability and fitness for a particular purpose.

#### STATEMENT OF USE

This information contains confidential and proprietary information of TSMC. No part of this information may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any human or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual, or otherwise, without the prior written permission of TSMC. This information was prepared for informational purpose and is for use by TSMC's customers only. TSMC reserves the right to make changes in the information at any time and without notice.



### **Contents**

- □ Chapter 1 Introduction
- ☐ Chapter 2 Schematic Capture
- □ Chapter 3 Pre-layout Simulation
- □ Chapter 4 Layout Creation
- □ Chapter 5 Physical Verification
- □ Chapter 6 Post-layout Simulation



## **Contents**

- □ Chapter 1 Introduction
- □ Chapter 2 Schematic Capture
- ☐ Chapter 3 Pre-layout Simulation
- ☐ Chapter 4 Layout Creation
- □ Chapter 5 Physical Verification
- □ Chapter 6 Post-layout Simulation

#### Introduction



Confidential Security C

The major purpose of this user guide is to introduce the basic usage of a TSMC's PDK for t hose users who are completely new to TSMC PDK or never use TSMC's PDKs before as a reference. To ease the overall introduction, we use a simple LNA design as an example to go through the whole design flow: starting from the schematic capture and ending at the physical verification and post-layout simulation. We divide the whole flow into several phases below:

#### **Schematic Capture**

- > Environment setup
- > Creating a library, design, symbol and test fixture

#### **Pre-layout Simulation**

- ➤ Using Spectre simulator
- > LNA performance

#### **Layout Creation**

- > Schematic-driven-layout
- > Components placement
- Manual routing

#### **Physical Verification**

>Assura flow

#### **Post-layout Simulation**

>Assura flow



### **Contents**

- ☐ Chapter 1 Introduction
- ☐ Chapter 2 Schematic Capture
- □ Chapter 3 Pre-layout Simulation
- □ Chapter 4 Layout Creation
- ☐ Chapter 5 Physical Verification
- □ Chapter 6 Post-layout Simulation



### **Schematic Capture**

After you have finished the installation of the TSMC's PDK, we will start to create a new design based on the installed PDK.

- Environment setup
- Creating a library
- Creating a design
- Creating a symbol
- Creating a test fixture

#### **Environment setup**



Before we start to create a new design, some environment setups should be done. First, we have to set the environment variable of "CDS\_Netlisting\_Mode" to "Analog". This can be archived by the following UNIX command:

setenv CDS\_Netlisting\_Mode "Analog"

Then, go to the demo directory and enter Cadence environment by:

%cd <pdk\_install\_directory>/RF\_flow

%virtuoso &

#### Note:

- 1) The installation procedures of the TSMC's PDK can be found in the document of "TSMC PDK reference manual" released along with the corresponding PDK.
- 2) The <pdk\_install\_directory> is referred to the path where the TSMC's PDK was installed.

# **Creating a library**



After completing the environment setup, we can start to create a new library.

- 1) In the CIW, select "File->New->Library
- 2) In the Attach Design Library to Technology File form, select "tsmcN90rf", then click OK.

New Library Technology File Library **Enter the new library**  Compile an ASCII technology file Name lna lib n65 name into the Name Reference existing technology libraries Directory (non-library directories) field. Attach to an existing technology library Do not need process information Select "Attach to an No DM Design Manager existing techfile" 012 k1 v10a/0A/PDK doc/RF flow OK (Cancel)(Defaults)( Apply Attach Library to Technology Library New Library test





#### **Creating a Schematic Cellview**

- 1) In the CIW or Library Manager, select File->New->Cellview
- 2) Set up the Create New File as follows:
- 3) Click OK when done.





# Adding Components to a Schematic Build the Ina\_raw schematic shown below:

- In the LNA\_raw schematic window, click the Instance fixed menu icon to display the Add Instance form.
- Make sure that the View Name field in the form is set to symbol. You will update the Library Name, Cell Name, and the property values given in the table as you place each component.
- 3. After you complete the Add Instance form, move your cursor to the schematic window and click left to place a component.

Another way to fill in the Add Instance form is to click on the Browse button. This button opens up a Library Browser from which you can select components to place your left mouse button.





| Component | Library<br>Name | Cell Name       | Model Name       | Properties                                                                          |
|-----------|-----------------|-----------------|------------------|-------------------------------------------------------------------------------------|
| MO        | tsmcN65         | nmos_rf         | nmos_rf          | Width_per_Finger=2.5um Length_per_Finger=60nm Number_of_Fingers=32                  |
| M1        | tsmcN65         | nmos_rf         | nmos_rf          | Width_per_Finger=2.5um Length_per_Finger=60nm Number_of_Fingers=32                  |
| Ls        | tsmcN65         | spiral_std_MU_Z | spiral_std_Mu_z  | Inductor_Width=6um Inner_Radius=15um Number_of_Turns=1.5 Guard_Ring_Distances=50um  |
| Lg        | tsmcN65         | spiral_std_MU_Z | spiral_std_Mu_z  | Inductor_Width=6um Inner_Radius=58um Number_of_Turns=4.5 Guard_Ring_Distances=50um  |
| Ld        | tsmcN65         | spiral_std_MU_Z | spiral_std_Mu_z  | Inductor_Width=6um Inner_Radius=58um Number_of_Turns=3.75 Guard_Ring_Distances=50um |
| Cd        | tsmcN65         | mimcap_um_rf    | mimcap_um_sin_rf | Length=10um<br>Width=10um                                                           |
| Cbypass   | tsmcN65         | mimcap_um_rf    | mimcap_um_sin_rf | Length=80um<br>Width=80um<br>Multiplier=4                                           |



If you place a component with wrong parameter values, you can do the following steps to change urity components. Edit->Properties->Objects .The properties of M0,M1,Cd,Cbypass,Ls,Lg and Ld should be made sure the same as follows:

| Edit Object Properties                                |                   |         |  |  |
|-------------------------------------------------------|-------------------|---------|--|--|
| Apply To only current  instance                       |                   |         |  |  |
| Show <u></u> system <u></u> user <u></u> CDF          |                   |         |  |  |
| Browse Reset Instance Labels Display                  |                   |         |  |  |
| Property                                              | Value             | Display |  |  |
| Library Name                                          | tsmcN65           | off 🔽   |  |  |
| Cell Name                                             | nmos_rf           | value 🔽 |  |  |
| View Name                                             | symbol            | off 🔽   |  |  |
| Instance Name                                         | MO                | off 🔽   |  |  |
|                                                       | Add Delete Modify |         |  |  |
| CDF Parameter                                         | Value             | Display |  |  |
| Model name                                            | nmos_rf           | off 🔽   |  |  |
| Total width(M)                                        | 80u M             | off     |  |  |
| Width_per_Finger(M)                                   | 2.5u M            | value 🔽 |  |  |
| Length_per_Finger(M)                                  | 60n M             | value 🔽 |  |  |
| Number_of_Fingers                                     | 32                | value 🔽 |  |  |
| Create_Dummy_Poly                                     | <u>₩</u>          | off     |  |  |
| Create_Guard_Ring                                     | <u>₩</u>          | off 🔽   |  |  |
| Enable_outter_Ring                                    | <u>₩</u>          | off 🔽   |  |  |
| multiplier                                            | 1                 | off     |  |  |
| Adding_DMEXCL_Layer                                   | <u>₩</u>          | off     |  |  |
| Hard_constrain                                        | <u>₩</u>          | off     |  |  |
| With Mismatch Effect                                  | ш                 | off     |  |  |
| Mismatch_Sigma                                        | 1                 | off 🔽   |  |  |
| OK (Cance) (Apply (Defaults) (Previous) (Next ) (Help |                   |         |  |  |

| Edit Object Properties                                |                   |         |  |  |
|-------------------------------------------------------|-------------------|---------|--|--|
| Apply To Only current 🔽 [instance 🔽                   |                   |         |  |  |
| Show system <u>v</u> user <u>v</u> CDF                |                   |         |  |  |
| Browse Reset Instance Labels Display                  |                   |         |  |  |
| Property                                              | Value             | Display |  |  |
| Library Name                                          | tsmcN65           | off     |  |  |
| Cell Name                                             | nmos_rf           | value 🔽 |  |  |
| View Name                                             | symbol            | off 🔽   |  |  |
| Instance Name                                         | м1                | off 🔽   |  |  |
|                                                       | Add Delete Modify |         |  |  |
| CDF Parameter                                         | Value             | Display |  |  |
| Model name                                            | nmos_rf           | off     |  |  |
| Total width(M)                                        | 80u M             | off     |  |  |
| Width_per_Finger(M)                                   | 2.5u M            | off     |  |  |
| Length_per_Finger(M)                                  | 60n M             | off     |  |  |
| Number_of_Fingers                                     | 32                | off     |  |  |
| Create_Dummy_Poly                                     | <u>✓</u>          | off     |  |  |
| Create_Guard_Ring                                     | <u>✓</u>          | off     |  |  |
| Enable_outter_Ring                                    | ⊻                 | off     |  |  |
| multiplier                                            | 1                 | off     |  |  |
| Adding_DMEXCL_Layer                                   | ⊻                 | off     |  |  |
| Hard_constrain                                        | ⊻                 | off     |  |  |
| With Mismatch Effect                                  |                   | off     |  |  |
| Mismatch_Sigma                                        | 1                 | off 🔽   |  |  |
| OK (Cancel) (Apply (Defaults) (Previous) (Next (Help) |                   |         |  |  |







<u>Cd</u>

**Cbypass** 







| Edit Object Properties                      |                   |         |  |  |
|---------------------------------------------|-------------------|---------|--|--|
| Apply To only current [ instance ]          |                   |         |  |  |
| Show system <u>✔</u> user <u>✔</u> CDF      |                   |         |  |  |
| Browse Reset Instance Labels Display        |                   |         |  |  |
| Property                                    | Display           |         |  |  |
| Library Name                                | tsmcN65           | off 🔽   |  |  |
| Cell Name                                   | spiral_std_MU_Z   | value 🔽 |  |  |
| View Name                                   | symbol            | off 🔽   |  |  |
| Instance Name                               | Ld                | off 🔽   |  |  |
|                                             | Add Delete Modify |         |  |  |
| CDF Parameter                               | Value             | Display |  |  |
| Model name                                  | spiral_std_Mu_z   | off 🔽   |  |  |
| Inductor_Width_(M)                          | 6u 🔽              | off 🔽   |  |  |
| Inner_Radius(M)                             | 58.0u M           | off 🔽   |  |  |
| Number_Of_Turns                             | 3.75              | off     |  |  |
| Guard_Ring_Distances_(M)                    | 50u M             | off     |  |  |
| temp(C)                                     | 27 C              | off     |  |  |
| freq(Hz)                                    | 5.60 Hz           | off 🔽   |  |  |
| F                                           | Finder            |         |  |  |
| Plot_start_freq(Hz)                         | 1G Hz             | off 🔽   |  |  |
| Plot_stop_freq(Hz)                          | 10G Hz            | off     |  |  |
| Plot_step_freq(Hz)                          | 16 Hz             | off     |  |  |
| Plot(L_Q)                                   |                   |         |  |  |
| Approx. inductance(H)                       | 4.02311n H        | off 🔽   |  |  |
| Q_factor                                    | 8.44657           | off     |  |  |
| Inductor_area_width(M)                      | 306.000000u M     | off     |  |  |
| Inductor_area_length(M)                     | 310.5u M          | off 🔽   |  |  |
| TopMetal                                    | 9                 | off     |  |  |
| multiplier                                  | multiplier 1 off  |         |  |  |
| OK Cancel Annly Defaults Previous Next Heln |                   |         |  |  |



After placing this components mentioned above, finally add vdd and gnd from "analogLib" and do c wires and pins. Your schematic should be like this.



#### **Creating a symbol**



After completing the creation of schematic-capture, we need to create a corresponding symbol of or the subsequent simulation steps.

- In the LNA\_raw schematic window, select Create-> Cellview->From Cellview
- 2. Setup the Cellview From Cellview window as follows:



3. Edit the Pins according to the following figure.



4. Click "OK" and then the symbol view is created.





### **Creating a test fixture**



The final step before we start the simulation is to create a test fixture for our design. The creation of test fixture is similar to the creation of a design. Furthermore, you also have to prepare the component table shown below to build the test fixture schematic. Generally, a test fixture will consist of the following components: a core design (the LNA\_raw in our case), DC voltage source, ground, vdd, port, DC blocking capacitor and RF choke inductor. The test fixture that we used for our design namely "LNA\_test\_bench" is shown below.

| Library<br>Name | Cell<br>Name | Properties/comments          |
|-----------------|--------------|------------------------------|
| analogLib       | vdd          |                              |
| analogLib       | gnd          |                              |
| analogLib       | vdc          | For vin: DC voltage=0.68v    |
| analogLib       | vdc          | For vdd:DC voltage=1.2v      |
| analogLib       | Port         | For PORT0: Resistance=50 ohm |
| analogLib       | port         | For PORT1: Resistance=50 ohm |
| analogLib       | ind          | For L2: L=1m H               |
| analogLib       | cap          | For C1: C=1u F               |
| lna_lib_n65     | LNA_raw      | Core design                  |

Component table



LNA Test bench



### **Contents**

- ☐ Chapter 1 Introduction
- □ Chapter 2 Schematic Capture
- ☐ Chapter 3 Pre-layout Simulation
- □ Chapter 4 Layout Creation
- ☐ Chapter 5 Physical Verification
- □ Chapter 6 Post-layout Simulation



### **Pre-layout Simulation**

After completing the creation of test fixture schematic-capture, we need to run simulation to check its function and performance. In this chapter, we will use Spectre as the simulator.

- Using Spectre simulator
- LNA Performance
- Corner simulation

### **Using Spectre Simulator**



In the section, we will start to run simulation. We use "Spectre" as our simulator in ADE (analog design environment). And the following is our steps.

1) In the schematic window, select "Launch->ADEL". And then, the ADE window will pop up.



2) Select simulator
Setup->simulator/Director/Host and set simulator to "spectre" and specify the "Project Directory" to "./simulation".



#### **Using Spectre Simulator**

Confidential Security C

3) Model library setup In the ADEL menu bar, to pull down "Setup" and choose "Model Libraries".



4) Select analysis type and fill in parameters for simulation In the Analog Design Environment (ADE), there are many analysis options that you can choose. Since we want to **analysis the S-parameter** of our design, we choose the sp analysis for our design. Some designers may want to see the OP point and they can also include **the DC op point** analysis.

#### **Using Spectre Simulator (cont.)**





### **Using Spectre Simulator (cont.)**



Choosing Analyses -- Virtuoso® Analog Design E pofidentia 6) Setup of sp analysis ecurity C Analysis 🔘 tran 🔘 dc 🖊 🔘 ac noise 🔘 sens 🔘 dcmatch 🤍 stb In the Analysis section, select sp. pstb pnoise pxf O gpss O gpac apnoise qpxf
 qpsp In the S-parameter section, click on the S-Parameter Analysis Select button, and select the ports of Ports Select Clear interest in schematic: PORT0 and /PORTO /PORT1 PORT1 are selected in this case. Sweep Variable Frequency Set the Sweep Variable to Frequency Design Variable Temperature Component Parameter Model Parameter Sweep Range Set Start to 1G and stop to 10G Start-Stop Start 16 10g Stop Center-Span Sweep Type Set the sweep type to Linear with Step Size 0.16Linear Number of Steps Step Size set to 0.1G Add Specific Points 📃 Set yes to do noise simulation and Do Noise Output port /PORT1 Select ves select PORT1 as output port and Input port /PORTO Select \_\_ no PORT0 as input port in this case 💌 Single-Ended 📃 Mixed In/Out 📃 Other Turn on the Enabled field Enabled 🐱 Options. OK (Cancel) (Defaults) (Apply ) (Help

### **Using Spectre Simulator (cont.)**

7) Run simulation

To start the simulation, you can click "simulation-> netlist and run" from the Analog Design **Environment (ADE) menu bar.** 









#### **LNA Performance**



Confidential Security C

After running simulation, we can see the result and performance of our design from

**Results->Direct Plot->Main Form...:** 



| Direct Plot Form                         |  |  |  |
|------------------------------------------|--|--|--|
| Plotting Mode New SubWin                 |  |  |  |
| Analysis                                 |  |  |  |
| ● sp                                     |  |  |  |
| Function                                 |  |  |  |
| ● SP U ZP U YP U HP                      |  |  |  |
| ○ GD ○ VSWR ○ NFmin ○ Gmin               |  |  |  |
| ⊝Rn ⊝m ⊝NF ⊝Kf                           |  |  |  |
| ⊕B1f ⊕GT ⊕GA ⊕GP                         |  |  |  |
| ⊖ Gmax ⊖ Gmsg ⊖ Gumx ⊖ ZM                |  |  |  |
| ÜNC ÜGAC ÜGPC ÜLSB                       |  |  |  |
| ⊖ SSB                                    |  |  |  |
| Description: S-Parameter                 |  |  |  |
| Plot Type                                |  |  |  |
| ● Rectangular ◯ Z-Smith ◯ Y-Smith        |  |  |  |
| O Polar                                  |  |  |  |
|                                          |  |  |  |
| Modifier                                 |  |  |  |
|                                          |  |  |  |
| © Real © Imaginary                       |  |  |  |
|                                          |  |  |  |
|                                          |  |  |  |
| S11 S12                                  |  |  |  |
| S21 (S22)                                |  |  |  |
|                                          |  |  |  |
| Add To Outputs 🗆                         |  |  |  |
| > To plot, press Sij-button on this form |  |  |  |
| OK (Cancel) (Help                        |  |  |  |

#### **LNA Performance**

By setting Direct Plot Form shown below, we can see the dB format S-parameter of our LNA design. Click on "S11/S12/S21/S22" to analyze S-parameter. And then, you can choose "trace->Delta cursor" to find out the 3dB Gain bandwidth. Finally, select "session->save state (state1) -> ok"





S11=-21.32 dB@5.6GHz; S12=-31.64 dB@5.6GHz S21=20.37 dB@5.6GHz; S22=-22.02 dB@5.6GHz

#### **LNA Performance**



By setting Direct Plot Form shown below, we can see the S-parameter of our LNA design.

Confidential Security C



In this plot, "Plot type" is set to "Polar" on S21and S12

#### **LNA Performance (cont.)**



By setting Direct Plot Form shown below, we can see the source stability circles (SSB) Security C

Confidential





### **LNA Performance (cont.)**



Confidential Security C

By setting Direct Plot Form shown below, we can see the load stability circles (LSB) of our LNA design.





#### **LNA Performance (cont.)**



By setting Direct Plot Form shown below, we can see the Noise Figure (NF) of our LNA design. Finally, select "session->save state (state2) -> ok"

Confidential Security C





NF=3.107dB@5.6GHz

### **LNA Performance (3)**



Confidential Security C

Choosing Analyses - Virtuoso® Analog Design Environment (3) Analysis 🔘 tran 🔘 dc o sens o dcmatch o stb pstb pnoise O apss O apac qpnoise Periodic Steady State Analysis Engine Shooting Flexible Balance Fundamental Tones Signal SrcId Large PORT0 Large Clear/Add Delete Update From Schematic Beat Frequency Auto Calculate 💌 Beat Period Output harmonics Number of harmonics Accuracy Defaults (errpreset) 📃 conservative 👱 moderate 🔲 liberal Additional Time for Stabilization (tstab) Save Initial Transient Results (saveinit) Oscillator \_ Sweep 👱 Frequency Variable? • no 😊 yes Variable Variable Name prf Select Design Variable Sweep Range Start-Stop Start -40 -10 Center-Span Sweep Type Linear Step Size Logarithmic Number of Steps Add Specific Points =

Options..

Enabled 🗸

Run simulation, you can click "simulation-> netlist and run" from the Analog Design Environment (ADE) menu bar.

After finishing simulation, we can review the performance of LNA from Results->Direct Plot->Main Form...:

| - Analysis                                        |                                         |
|---------------------------------------------------|-----------------------------------------|
| • pss                                             |                                         |
| Function                                          |                                         |
| ○ Voltage                                         | ○ Current                               |
| O Power                                           | Voltage Gain                            |
| Current Gain                                      | O Power Gain                            |
| Transconductance                                  | <ul> <li>Transimpedance</li> </ul>      |
| <ul><li>Compression Point</li></ul>               | UPN Curves                              |
| Power Contours                                    | <ul> <li>Reflection Contours</li> </ul> |
| <ul> <li>Harmonic Frequency</li> </ul>            | O Power Added Eff.                      |
| Power Gain Vs Pout                                | Comp. Vs Pout                           |
| Node Complex Imp.                                 | ○ THD                                   |
| Select Port (fixed R(port)                        | )                                       |
| Format Output Power                               | J                                       |
| Gain Compression (dB)                             | 1                                       |
| "prf" ranges from -4<br>Input Power Extrapolation |                                         |
| Output Referred 1dB Cor                           | npression 🔽                             |
| 1st Order Harmonic                                |                                         |
| 0 0                                               |                                         |
| 1 5.6G<br>2 11.2G                                 |                                         |
| 3 16.8G                                           |                                         |

### **LNA Performance (3)**





### **LNA Performance (4)**



Confidential Security C

Choosing Analyses - Virtuoso® Analog Design Environment (3) Analysis ◯ tran ◯ dc ⊃ ac noise 🔘 sens 🔘 dcmatch 🔘 stb sp = envlp pss 🖲 pac 🤍 pstb 🔘 pnoise i pxf psp qpss qpac qpnoise qpxfqpsp Periodic AC Analysis PSS Beat Frequency (Hz) Sweeptype default Sweep is Currently Absolute Input Frequency Sweep Range (Hz) Single-Point Freq 5.61G Add Specific Points 📃 Sidebands 3 Maximum sideband Specialized Analyses None

Enabled 👱

Options...

Run simulation, you can click "simulation-> netlist and run" from the Analog Design Environment (ADE) menu bar.

After finishing simulation, we can review the performance of LNA from Results->Direct Plot->Main Form...:

| ✔ Direct Plot Form           |                        |  |  |
|------------------------------|------------------------|--|--|
| Plotting Mode App            | end 🔽                  |  |  |
| - Analysis                   |                        |  |  |
| ⇒ pss  ● pac                 |                        |  |  |
| Function                     |                        |  |  |
| ○ Voltage ○ Voltag           | ge Gain                |  |  |
| Current • IPN C              | Curves                 |  |  |
| Select Port ( fixed R(p      | port) )                |  |  |
| Circuit Input Power          |                        |  |  |
|                              | Variable Sweep ("prf") |  |  |
| "prf" ranges from -50 to -10 |                        |  |  |
| Input Power Extrapola        | ation Point (dBm) -5 0 |  |  |
| Input Referred IP3           | Order 3rd              |  |  |
| 3rd Order Harmonic           | 1st Order Harmonic     |  |  |
| -3 11.196<br>-2 5.596        | -3 11.196<br>-2 5.596  |  |  |
| -1 10M                       | 1 10M _                |  |  |
| 0 5.61G<br>1 11.21G          | 0 5.61G<br>1 11.21G    |  |  |
| 2 16.810                     | 2 16.81G V             |  |  |
| Add To Outputs               | Replot                 |  |  |
| freqaxis = absout            |                        |  |  |
| > Select Port on sche        | matic                  |  |  |
| ·                            | OK Cancel Help         |  |  |

#### **LNA Performance (4)**





Input Referred IP3 = -12 dBm.



# **LNA Performance summary**

| Specification      | Simulation value | Unit |
|--------------------|------------------|------|
| Center frequency   | 5.6              | GHz  |
| Gain               | 20.37            | dB   |
| Input return loss  | -21.32           | dB   |
| Output return loss | -22.02           | dB   |
| Noise Figure       | 3.1              | dB   |
| 3dB bandwidth      | ~1.5             | GHz  |
| Supply voltage     | 1.2              | V    |
| Supply current     | 7.05             | mA   |
| Output P1dB        | -3.40            | dBm  |
| IP3                | -12.0            | dBm  |

#### **Corner simulation**



In addition to cover this typical case, we may sometimes want to simulate our design to cover the process variations in different corners. This can let us know whether the circuit performance specifications will still meet even when the process variation sift to different corner. Furthermore, this can also improve the product yield of our design. In our case, we simulate our design in three different corners: the typical case (tt\_rfmos), the fast-best case (all devices in FF) and slow-worst (all devices in SS) case. By loading the well-defined PCF file released along with TSMC's PDK, you can find the corner analysis window shown below:

- 1) In schematic window, Launch->ADEXL
- 2) Right click on the "Ina\_lib:LNA\_test\_bench:1" in the "Tests and Analyses" assistant window and select "Load" to load "state1".
- 3) Click on "Corners" in the "Parameters, Sweeps, and Corner" assistant window.
- 4) Click on "import PCF/DCF" and select "./models/spectre/tsmcN65.PCF.sdb"
- 5) Turn off "Nominal corner" and click "Run" button in the "Run mode" assistant window.





**Import PCF file** 



Confidential Security C

#### **Loading PCF file for corner analysis**



#### **Corner simulation result**



Confidential Security C





## **Contents**

- ☐ Chapter 1 Introduction
- □ Chapter 2 Schematic Capture
- □ Chapter 3 Pre-layout Simulation
- □ Chapter 4 Layout Creation
- □ Chapter 5 Physical Verification
- □ Chapter 6 Post-layout Simulation



## **Layout Creation**

After completed the pre-layout simulation and make sure the functionality and the circuit performance are all correct and in the design specifications, we can now start to create the corresponding layout for our design. The layout creation procedures are partitioned into three parts: "Schematic-Driven-Layout", "Components Placement" and "Manual route".

- Schematic-driven-layout
- Components placement
- Manual routing

## **Schematic-driven-layout**

Confidential Security C

Steps for Schematic-Driven-Layout method:

- 1. Open the schematic view of our design (lna\_raw).
- 2. From the schematic menu select "Launch -> Layout XL (or Layout GXL)".
- 3. After selecting this option, a small dialog box will first open to let users select the cell name and view name for the layout. Upon finished the selection of the cell name and view name, a Virtuoso XL layout window popup for layout generation.







## **Schematic-driven-layout**



4. From the Virtuoso XL layout menu, select "Connectivity -> Generate -> All from source ..."



## **Schematic-driven-layout**



Confidential Security C

- 5. A layout generation options window appeared and prompts users to setup the pin layers, pin width, pin height, boundary layer ...and so on for layout generation.
- 6. After finished the selection of above information, some rectangles that represent the components (transistor, inductor, capacitor and I/O pins will show up in the bottom of the layout window.



#### **Components placement**



ntial C

The next step is to do the device placement. The only one thing that you need to do is to place all the components and I/O pins in the layout window into the design area (cell boundary). In IC61, use (Connectivity -> Generate -> Place As In Schematic) as your first placement reference. By selecting devices/IO pins and dragging them to proper locations inside the design area, we can complete the component placement. During the device movement and placement, the lines represent the connections of select object to other objects will show up. This can help you to decide where to properly locate the selected object.







#### **Manual routing**



Confidential Security C

For RFIC design, most designer prefer manual routing by themselves because the performance is layout-dependant. Different routing may cause different parasitic. Below is an layout example of the LNA\_raw design.





## **Contents**

- ☐ Chapter 1 Introduction
- □ Chapter 2 Schematic Capture
- ☐ Chapter 3 Pre-layout Simulation
- ☐ Chapter 4 Layout Creation
- □ Chapter 5 Physical Verification
- □ Chapter 6 Post-layout Simulation



## **Physical Verification**

After the layout creation is completed, we have to start the physical verification to make sure this layout is DRC free and each device in the layout is completely match to its corresponding component in original schematic. After that, the parasitic extraction is necessary for post-layout simulation to make sure our design still work well after taking the parasitic R&C effects into account. Generally, the physical verification procedures can be divided into three parts: the design rule check (DRC), layout V.S. schematic check (LVS) and parasitic extraction (RCX).

Assura DFII Flow

**\_DRC** 

\_LVS

\_RCX



#### **Assura DRC Flow**

Currently TSMC has not supported Assura RF DRC deck yet. You can refer the procedure of Calibre drc flow.

#### **Assura LVS Flow**



Confidential Security C

After the layout has no DRC violations (DRC free), the next step is to run the LVS check to make sure the layout is totally match to the schematic.

- Click "Assura-> Technology" to load the file, "assura\_tech.lib" in the PDK install directory.
- 2. Click "Assura-> Run LVS.." in layout window to invoke Assura LVS graphic user interface.
- 3. Fill in the "Assura run directory" and select the "Technology" field to "assura" in Assura LVS window.
- 4. Click "OK" to run the Assura LVS and see the result. If the layout isn't matched to schematic, you have to manually re-edit the layout and re-run the LVS check to make the LVS result matched.



#### **Assura LVS Flow (con't)**





#### At this case, after running LVS, the result shows "Schematic and Layout Match"



| LVS Debug – LNA_raw      |                     | -                    |
|--------------------------|---------------------|----------------------|
| File View Options Tools  | <u>H</u> elp        | cādence              |
| Cell List (sch    lay)   | © Extract ● Compare | Summary (Sch    Lay) |
| *** Schematic and Layout | : Match             |                      |
| Open Schematic Cell      | Open Layout Cell    | Open Tool            |

#### **Assura RCX Flow**



Confidential Security C

When the layout is DRC free and LVS clean, the next step is to perform the RC extraction. This step is to prepare the layout extracted netlist for post-layout simulation.

- Click "Assura-> Run RCX..." in layout window to invoke Assura RCX graphic user interface.
- 2. Select "Output" to "Extracted View" in "setup" folder of Assura RCX window to output extract result to "av\_extracted" view.



## **Assura RCX Flow (cont.)**



- 3. In the "Extraction" folder of Assura RCX window, select the "extraction mode" to "C only " (if you want to extract only C), set the "Name space" to "Schematic Names" and fill in the "Ref Node" (here we use "gnd!").
- 4. Click "OK" to start the Assura RC extraction. After the RC extraction is completed, a new view ("av\_extracted" view) which contains not only the original components but also the parasitic devices will be generated and then can be used for post-layout simulation.



## **Assura RCX Flow (cont.)**



#### The av-extracted view by C-only mode is showed below:





**Original layout** 

**Av-extracted view by C-mode only** 



## **Contents**

- ☐ Chapter 1 Introduction
- □ Chapter 2 Schematic Capture
- ☐ Chapter 3 Pre-layout Simulation
- ☐ Chapter 4 Layout Creation
- □ Chapter 5 Physical Verification
- ☐ Chapter 6 Post-layout Simulation



## **Post-layout Simulation**

When you accomplished the physical verification, the last step to tape-out is to perform the post-layout simulation on the extracted netlist/view. During the post-layout simulation, not only the original components but also the parasitic R&C (depends on what you have extracted in RCX stage) of the interconnections are taken into consideration. Therefore, we can say that the post-layout simulation result is much closer to the real silicon measurement data than the original pre-layout simulation result.

• Assura RCX extracted view \_C-only mode

## **Post-layout Simulation**



- Creating a Configuration file for Post-layout simulation
- 1. In the CIW or Library Manager, select File-> New->Cellview
- 2. Set up the Create New File form as follows:

Enter the new view name into the Name field Select "Hierarchy-Editor"



#### **Post-layout Simulation**



3. At the top the form enter the view to "schematic", and at the bottom, click on the "Use Template...".



4. The Use Template form opens; cycle the Name to spectre and click OK then the "New Configuration" form is like below:





## **Post-layout Simulation (cont.)**



5. Edit the hierarchy for the design:

Change the "View to Use" to which you want at "LNA\_raw " cell and save the file.



You can change the view that you have created by extraction tool.

## **Post-layout Simulation (cont.)**



#### •Run post-layout simulation with extracted view

Now, you can run post-layout simulation by changing design setup to configuration created previously. You can output the netlist to make sure a correct view is used for post-layout simulation.



```
/home/lhtung/lab/temp/IC61/PDK_doc/RF_flow/sii
                                                                 cädence
// Generated for: spectre
  Generated on: Jan 4 08:26:16 2007
// Design library name: lna lib
// Design cell name: LNA test bench
// Design view name: config
simulator lang=spectre
global 0 vdd!
include "/home/lhtung/lab/temp/IC61/models/spectre/CRN9OLP_3d3_lk_v1d2p1.so
include "/home/lhtung/lab/temp/IC61/models/spectre/CRN90LP 3d3 lk v1d2p1.sc
include "/home/lhtung/lab/temp/IC61/models/spectre/CRN90LP_3d3_lk_v1d2p1.sc
// Library name: lna lib
// Cell name: LNA_raw
  View name: av extracted
// Inherited view list: spectre cmos_sch cmos.sch schematic veriloga ahdl
subckt LNA raw in out vgc
   c1 (vdd! 0) capacitor c=1.544e-13
   c2 (in 0) capacitor c=1.572e-13
   c3 (out 0) capacitor c=1.626e-13
   c4 (vqc 0) capacitor c=2.27e-13
   c5 (net1 0) capacitor c=5.609e-14
   c6 (net015 0) capacitor c=1.023e-14
   c7 (net023 0) capacitor c=1.301e-14
   c8 (net012 0) capacitor c=1.703e-14
   c9 (avS285 0) capacitor c=1.37e-13
   c10 (avS286 0) capacitor c=1.374e-13
   c11 (avS287 0) capacitor c=1.375e-13
   c12 (avS288 0) capacitor c=1.372e-13
   c13 (\#7cL4\|avS851 0) capacitor c=1.482e-15
   c14 (\#7cL4\|avS852 0) capacitor c=1.482e-15
   c15 (\#7cL4\|avS853 0) capacitor c=1.482e-15
   c16 (\#7cL4\|avS854 0) capacitor c=2.008e-15
   c17 (\#7cL4\|avS855 0) capacitor c=2.008e-15
   c18 (\#7cL4\|avS856 0) capacitor c=2.006e-15
   c19 (\#7cL4\|avS857 0) capacitor c=1.449e-15
   c20 (\#7cL4\|avS858 0) capacitor c=1.451e-15
   c21 (\#7cL4\|avS859 0) capacitor c=1.449e-15
   c22 (\#7cL4\|avS860 0) capacitor c=1.451e-15
   c23 (\#7cL4\|avS861 0) capacitor c=1.449e-15
   c24 (\#7cL4\|avS862 0) capacitor c=1.451e-15
   c25 (\#7cL4\|avS863 0) capacitor c=1.362e-15
   c26 (\#7cL4\|avS864 0) capacitor c=1.361e-15
   c27 (\#7cL4\|avS865 0) capacitor c=1.361e-15
```

## **Post-layout Simulation Result**



After completing the post-layout simulation. We will check the result between different RC extraction methods.

- •Assura RCX extracted view
- Assura C-only mode v.s. Pre-layout simulation

## Assura C-only mode v.s. Pre-layout simulation Security C





Solid line: pre-layout

**Dash line: C-only mode** 



# Assura C-only mode v.s. Pre-layout simulation S-parameter



Red line: pre-layout

**Brown line: C-only mode** 





#### **Noise Figure**



Solid line: pre-layout

Dash line: RC mode



#### This slide is intentionally left blank