# **Application Note for Customized Device in** TSMC PDK 4/21/2004 v0.1

# Introduction

This document is an application note for TSMC PDK users who want to add customized devices or 3<sup>rd</sup> IP into TSMC PDK. There are three parts for users from data preparation, adding devices flow, to design flow.

# 1. Data preparation

- Layout
- Netlist or model
  - i. Simulation netlist for IP or model for device
  - LVS netlist for IP or device ii.
  - Pin order, name and position

### 2. Add customized devices into TSMC PDK

- Layout view
- Symbol view
- his marrion Simulation views (hpsiceS, spectre, ads, eldo ....)
- LVS views (auCdl, auLvs ..)

### 3. Design flow for customized devices

- Schematic entry
- Artist simulation
- VirtuosoXL layout driven flow
- Assura LVS flow
- Assura RCX flow
- Assura Extract view
- Calibre LVS flow
- Calibre RCX flow

### The limitations of this method are

- 1. Parameterized device is not includes in the document.
- 2. The black box flow will skip the parasitic RC which over or near the customized cells.

# 1. Data Preparation

### ■ Layout

After the layouts ready, user needs to stream them into TSMC PDK library by using TSMC virtuoso tech file. And the cell name must be assigned to a corresponding name. There are two important steps need to be added in the layout.

- 1. Create shape pin, the pin layer number must be the same as input/output layer. To add the pin layer is essential for Virtuoso XL and Assura LVS.
- 2. Create label pin, the labels are used for Hercules/Calibre/Assura LVS recognized. User needs to follow TSMC layer definition to add corresponding label layer. For example, metal1's label layer is ("METAL1" "pin"). Those names must be all the same as symbol.



#### ■ Netlist or model

If the customized cell is a primitive device, it is necessary to prepare corresponding simulation model and LVS sub-circuit. The following is an example for a customized device

# a. model for my\_ind cell

subckt my\_ind PLUS MINUS
R1 (PLUS MINUS) resistor r=1000
ends my\_ind

# **b.** LVS sub-circuit

.SUBCKT my\_ind PLUS MINUS .ENDS

**NOTE**: The cell name, pin names and order of pin name must be all the same at any place.

# 2. Add customized devices into TSMC PDK

### ■ Layout view

Stream into TSMC PDK library as a cell, then and add shape pin and label. Please refer to layout of data preparation section.

### ■ Symbol view

Use Virtuoso Symbol Editor to edit a symbol view, the pins must be correctly assigned. And the pin name must be the same with others.



■ Other views (spectre, hspiceS, auLVS, auCdl ....)

User needs to copy symbol view to other views, then loading a corresponding CDF (component description file). The sample CDF file is attached below. The red ink means they need to be modified case by case.

 $CELL = "my\_ind"$ 

```
let( ( libId cellId cdfId )
    unless( cellId = ddGetObj( LIBRARY CELL )
         error( "Could not get cell %s." CELL)
    when( cdfId = cdfGetBaseCellCDF( cellId )
         cdfDeleteCDF( cdfId )
           = cdfCreateBaseCellCDF( cellId )
    ;;; Parameters
    cdfCreateParam( cdfId
                            "model"
         ?name
         ?prompt
                           "Model name"
                          "my_ind"
         ?defValue
                           "string
         ?type
                                          ?display
         ?editable
                          "nil"
         ?parseAsCEL
                            "yes"
    cdfCreateParam( cdfId
         ?name
                            "macro"
         ?prompt
                           "Hspice S model name"
         ?defValue
                          "my_ind"
                          "string"
         ?type
                          "nil"
         ?display
         ?editable
                          "nil"
         ?parseAsCEL
                            "yes"
    cdfCreateParam( cdfId
         ?name
                            "macroArgumentStyle"
                           "macroStyles"
         ?prompt
         ?defValue
                          "hspiceS"
         ?type
                          "string"
                          "nil"
         ?display
                          "nil"
         ?editable
```

?parseAsCEL

"yes"

/\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

```
;;; Simulator Information
  cdfId->simInfo = list(nil)
  cdfId->simInfo->Cdl = '( nil
      netlistProcedure
                       tsmcCdlSubcktCall
      componentName
                          my_ind
      termOrder
                         (PLUS MINUS)
                         "X"
      namePrefix
      modelName
                           "model"
  cdfId->simInfo->auCdl = '( nil
      netlistProcedure
                       tsmcCdlSubcktCall
      componentName
                          my_ind
      termOrder
                         (PLUS MINUS)
                         "X"
      namePrefix
                           "model"
      modelName
  cdfId->simInfo->auLvs = '( nil
      netlistProcedure
                      tsmcCdlSubcktCall
                                           Information
      componentName
                           my_ind
      termOrder
                          (PLUS MINUS
                         "X"
      namePrefix
      modelName
                           "model"
  cdfId->simInfo->hspiceS = '( nil
      otherParameters
                        (macro)
                         (PLUS MINUS)
      termOrder
      netlistProcedure
                       ansHspiceSsubcktCall
      componentName
                          subcircuit
      macroArguments
                          nil
                         "X"
      namePrefix
  cdfId->simInfo->spectre = '( nil
      otherParametes
                         (model)
      termOrder
                         (PLUS MINUS)
                          (nil PLUS ":1" MINUS ":2")
      termMapping
```

```
;;; Properties
cdfId->formInitProc
cdfId->doneProc
cdfId	ext{-}>buttonFieldWidth
                                 = 340
                                 = 35
cdfId->fieldHeight
cdfId->fieldWidth
                                 = 350
                                  = 175
cdfId->promptWidth
                                  = "-model n r widthW
cdfId->paramLabelSet
cdfId->opPointLabelSet
                                 = "cap
                                  = "c
cdfId->modelLabelSet
cdfSaveCDF( cdfId )
```

)

# 3. **Design flow**

### ■ Schematic Entry

Just use the customized cells as normal device. Instance customized cells then connect them with other cells in a schematic. The following schematic is a simple example. It will be used as a demo case for explaining design flow.



■ Artist simulation (analog design environment)

Include the customized model when doing simulation. The following spectre and spice netlists are generated from Cadence Analog Environment, it shows us the connectivity are all correct.

### **Spectre netlist**

. . . .

include "/export/home/jwchen/PDK/project/IP\_solution/data/my\_ind.scs"

```
// Library name: test
// Cell name: test_my_ind
// View name: schematic
II (net6 net9) my_ind
```

```
R1 (net9 OUT) rnpo1w l=9.36u w=420.0n mf=(1)
R0 (IN net6) rnpo1rpo l=8.92u w=2u mf=(1)
```

### **Spice netlist**

XI1 NET6 NET9 MY\_IND XR1 NET9 OUT RNPO1W W=420E-9 L=9.36E-6 MF=1 XR0 IN NET6 RNPO1RPO W=2E-6 L=8.92E-6 MF=1

### VirtuosoXL layout driven flow

The layout driven flow can work well. One important thing needs to take care is, the interconnect must connect to pin shape. The following layout is modified to let interconnect connect to pin shape after auto-router.



### ■ Assura LVS flow for DFII flow and batch mode

- i. Need to assign "blackBoxCell" to let LVS deck know it should not be extracted inside of the customized cell.
- ii. If the LVS deck has not defined pinLayer before, users have to modify it. The pinLayer is essential for black box. (Please refer Cadence manual for the detail)



### extract.rul

```
layerDefs( "df2"
metal2_player
               = pinLayer( "METAL2")
metal3_player
              = pinLayer( "METAL3")
...
)
layerDefs( "gds2"
metal2 \ player = pinLayer(18)
metal3_player
               = pinLayer(28)
)
M2=geomOr(M2 metal2_player)
M3=geomOr(M3 metal3_player)
```

In batch model, the LVS.rsf need to be modified as following

### LVS.rsf

```
avParameters(
..
?blackBoxCell ("my_ind")
..
?textPriOnly nil
..
```

■ Assura RCX flow

Use the same setup method as Assura LVS

Extracted view

The Assura extracted view will use layout view as symbol. The following picture is extracted view and extracted simulation netlist.



### ■ Calibre LVS flow

- i. Output a CDL netlist then include LVS sub-circuit. The complete LVS is as below "test\_my\_ind.cdl".
- ii. Insert a line "LVS BOX cell\_name" into LVS deck
- **iii.** Different pins should not be shorted inside of blackbox, user can use

### RMDUMMY to let LVS avoid the pin short problem.

# Test\_my\_ind.cdl

```
.SUBCKT test_my_ind IN OUT
*.PININFO IN:I OUT:I
XII net6 net9 my_ind
RR1 net9 OUT 164.914 $[NS]
RR0 IN net6 1.30232K $[NR]
.ENDS
.SUBCKT my_ind PLUS MINUS
.ENDS
```

### LVS deck

```
LVS BOX my_ind
```

#### Calibre RCX flow

- i. Insert a line "LVS BOX cell\_name" into RCX deck
- ii. Prepare PEX X-Cells file
- iii. Change extract type to gate level extraction

The Calire RCX extracted netlist is as below, customized cell has been extracted as a sub-circuit.

```
.subckt test_my_ind IN OUT
xRR0 IN net6 rnpo1rpo $w=2e-06 $l=8.92e-06
xRR1 net9 OUT rnpo1w $w=4.2e-07 $l=9.36e-06
xI1 net6 net9 MY_IND
c 3 IN 0 2.46362f
c_6 net6 0 2.04346f
c_7 net9 0 0.674213f
c_10 OUT 0 2.94089f
```

Tone Confidential Information