# UESTC\_00 ASC 2018 Proposal

#### **Abstract**

This paper presents the corresponding scheme and test results for the four topics of the ASC-2018 contest.

First of all, this paper presents the efforts and achievements made by the University of Electronic Science and Technology in supercomputers, and the basic conditions of the participating teams. Then, we presented the HPC platform we designed under the 3000 watt power consumption limit. And we have already Hardware-based HPL and HPCG-based performance tuning. Next, this paper presents optimized parameters and code adjustments for Relion and gives the heaviest results. Finally, we give the neural network we designed for Answer Prediction for Search Query's Models and results.

ASC 2018 Page 1 of 26

# **Contents**

| I | Sup  | ercomputing Activities in UESIC                                      | 3  |  |
|---|------|----------------------------------------------------------------------|----|--|
|   | 1.1  | Background                                                           | 3  |  |
|   | 1.2  | Supercomputing-Related Hardware and Software Platforms               | 3  |  |
|   |      | 1.2.1 Hardware Platforms                                             | 3  |  |
|   |      | 1.2.2 Software Platforms                                             | 4  |  |
|   | 1.3  | Supercomputing-Related Courses, Trainings, and Interest Groups       | 4  |  |
|   | 1.4  | Supercomputing-Related Research and Applications                     | 5  |  |
|   |      | 1.4.1 High-level Laboratory planning and construction                | 5  |  |
|   |      | 1.4.2 Supercomputing Laboratory Service College Sudent Competition . | 5  |  |
|   |      | 1.4.3 Teaching and Scientific Research Promote Each Other            | 5  |  |
|   | 1.5  | The Key Achievements on Supercomputing Education                     | 5  |  |
|   |      | 1.5.1 Our HPC Education Development Process                          | 5  |  |
|   |      | 1.5.2 The Status of HPC Education in Our School                      | 6  |  |
| 2 | Intr | ntroduction of Our Team                                              |    |  |
|   | 2.1  | Overview                                                             | 6  |  |
|   | 2.2  | Team Members                                                         | 7  |  |
|   | 2.3  | Group Photos                                                         | 12 |  |
|   | 2.4  | Team Slogan                                                          | 12 |  |
| 3 | HPC  | C System Design                                                      | 12 |  |
|   | 3.1  | Hardware Environment                                                 | 12 |  |
|   | 3.2  | Software Environment                                                 | 14 |  |
| 4 | HPI  | L Test                                                               | 15 |  |
|   | 4.1  | Hardware Platform and Theoretical Performance                        | 15 |  |
|   | 4.2  | Software Platform                                                    | 15 |  |
|   | 4.3  | Optimization Process                                                 | 15 |  |
|   |      | 4.3.1 Round 0                                                        | 15 |  |
|   |      | 4.3.2 Round 1                                                        | 16 |  |
|   |      | 4.3.3 Round 2                                                        | 17 |  |
|   |      | 4.3.4 Round 3                                                        | 18 |  |
|   |      |                                                                      |    |  |

ASC 2018 Page 2 of 26

|    |       | 4.3.5 Round 4                   | 18 |  |
|----|-------|---------------------------------|----|--|
|    | 4.4   | Summary                         | 18 |  |
|    | 1.1   |                                 | 10 |  |
| 5  | HPC   | CG Test                         | 20 |  |
|    | 5.1   | Hardware Platform               | 20 |  |
|    | 5.2   | Software Platform               | 20 |  |
|    | 5.3   | Summary                         | 20 |  |
| 6  | The   | e RELION Test                   |    |  |
|    | 6.1   | Hardware Platform               | 21 |  |
|    | 6.2   | Software Platform               | 21 |  |
|    | 6.3   | Parameter Tuning                | 21 |  |
|    | 6.4   | Code Optimization               | 22 |  |
|    |       | 6.4.1 First Hot Point           | 22 |  |
|    |       | 6.4.2 Second Hot Point          | 22 |  |
|    |       | 6.4.3 Third Hot Point           | 23 |  |
|    | 6.5   | Answer Summary                  | 23 |  |
|    | 0.0   | 6.5.1 Step I : Class 2D         | 23 |  |
|    |       | 6.5.2 Step II : Class 3D        | 24 |  |
|    |       | 6.5.3 Step III : Refine 3D      | 24 |  |
|    |       | 0.5.5 Step III . Refille 5D     | 4  |  |
| 7  | Ans   | wer Prediction for Search Query | 24 |  |
|    | 7.1   | Hardware Platform               | 24 |  |
|    | 7.2   | Software Platform               | 25 |  |
|    | 7.3   | Summary                         | 25 |  |
| Αį | openo | dices                           | 26 |  |

ASC 2018 Page 3 of 26

# 1 Supercomputing Activities in UESTC

# 1.1 Background

Due to chip power consumption and physical limitations, Moore's Law continues to be effective and results in higher processor performance. The traditional method of increasing the processor frequency has shifted to increasing the number of computing cores. The processor rapidly evolves from single core to multi-core and multiple cores. In fact, mainstream personal processor chips have virtually halted the production of single-core processors since 2007. Commercial CPUs currently on the market usually integrate 4 to 8 computing cores, complemented by the hyper-threading technology provided by the chip manufacturers (such as Intel HT), enabling parallel computation of 8 to 16 physical threads. The introduction of GPGPU products, making the PC's computing power to further strengthen. Computer system architecture has been fully entered the era of multi-core processors from the era of single-core processors.

In the multi-core, all-nuclear chip-led consumer market, parallel computing is no longer super-computing proprietary technology. Parallel computing has expanded from the field of supercomputing to traditional business applications and personal information services and has become the core technology to improve the energy efficiency and energy saving of computer programs.

Supercomputing is the frontier research field of current computer science and technology, which is a high-level application of parallel computing. It is of strategic importance to the national economy, national security and the progress of science and technology, and is one of the important symbols to measure the overall strength of a country. In the recent ten years, the global supercomputer jumped from ten trillion times to several petaflops, achieving a hundredfold increase in performance. It is estimated that a terabyte-scale supercomputing platform will be built around 2018, which will be 20 times faster than the fastest Tianhe II now in the world to meet the needs of many fields including astrophysics and cosmology, physics and chemistry, life sciences, earth sciences, Systems and Engineering Science in five major areas of science and engineering computing needs.

# 1.2 Supercomputing-Related Hardware and Software Platforms

## 1.2.1 Hardware Platforms

Inspur Tiansuo series HPC platform (Show in table 1).

ASC 2018 Page 4 of 26

Device Name Number
Inspur TS4220 Cabinet 1

Table 1: Hardware Platforms in UESTC

# Inspur S1000KVM Console 1 NF5280M4 Management Node 1 NF5280M4 GPGPU Compute Node 8 H3C S1224 Gigabit Ethernet Switch 2 Intel Xeon Phi 7120P Coprocessor 6 Nvidia Tesla K80 4 GForce GTX 780 6

#### 1.2.2 Software Platforms

- Operating System: RedHat Linux
- Development Kit
  - Intel C++/Fortran Compiler
  - Intel MKL Math Core Library
  - GNU series compiler
- Operating environment
  - MVAPICH2, OpenMPI and MPICH Parallel Environment
  - HPC, Hadoop and Spark Computing Environment
- Tuning Documentation
  - MVAPICH2-X/GDR/MIC, HPC-X Toolkit, OpenMPI and MPICH2 Parameter Tuning Documentation
  - ATLAS, ApenBLAS, Lapack, ScalAPACK and FFTW3 Mathematical Library Parameter Tuning Documentation

# 1.3 Supercomputing-Related Courses, Trainings, and Interest Groups

- Object-Oriented Programming Java: JavaThreads multi-threaded programming.
- Operating system, computer network programming: PThreads multi-threaded program development.
- Distributed and Parallel Computing, Numerical Analysis, Computational Math Fundamentals: MPI, OpenMP, CUDA Programming, OpenCL Heterogeneous Programming.
- CUDA programming: CUDA.

ASC 2018 Page 5 of 26

# 1.4 Supercomputing-Related Research and Applications

The supercomputing project leader Guoming Lu has more than 10 years of experience in supercomputing and cloud computing. He has led students to participate in college students' supercomputing competitions for many times, and has a deep background in scientific research and teaching in areas related to supercomputing. The other members of the team are also related to distributed computing and data mining. At the same time, the laboratory has completed several research projects and experimental projects in supercomputing and high performance computing. Therefore, the team has a good research in supercomputing. And teaching basis.

# 1.4.1 High-level Laboratory planning and construction

Project Leaders successfully applied for NSF "Parallel Distributed Computing Curriculum Innovation Project" and NVIDIA "CUDA Teaching Center" in October 2013 and October 2014, respectively, through experts in the field of supercomputing and world-class GPUs. Hardware manufacturers communicate and communicate to ensure a high level of laboratory planning and experimental design.

# 1.4.2 Supercomputing Laboratory Service College Sudent Competition

As a supercomputing laboratory, the supernumerary competition for students has been trained and occupied. The laboratory is committed to greatly improving the college students' supercomputing level, which will enable UESTC to occupy a place in the international arena of the supercomputing competition.

# 1.4.3 Teaching and Scientific Research Promote Each Other

Through the supercomputing lab, a school's own supercomputing experimental computing platform, service computer college, and other colleges' supercomputing requirements were established. During the process of in-depth scientific research, extensive application cases were collected, and the supercomputing experiment was extensively explored and enriched. Achieve mutual promotion of scientific research and teaching.

## 1.5 The Key Achievements on Supercomputing Education

# 1.5.1 Our HPC Education Development Process

Our school of computer science in the response to the trend of computer parallel professional training program to adjust in most domestic colleges and universities in front of. In 2010, the School of Computer Science and Technology of the UESTC revised the program of computer science (undergraduate) training and opened the "distributed parallel computing" course (the seventh semester) at the 2010 training program to adapt to the traditional training of multicore and parallel computing technologies Program

ASC 2018 Page 6 of 26

challenges. In October 2013, as the third university in mainland China, UESTC successfully joined the American NSF "Parallel Distributed Computing Curriculum Innovation Project", initiated the curriculum reform of computer science and technology, and began to strengthen the overall reform of professional courses. Parallel computing is taught in various courses in computer science and technology. The project initially covered four topics: Computer Architecture, Computer Network Programming, Java Programming Language Design and New Open Course Distributed and Parallel Computing, focusing on the research of distributed parallel computing knowledge points in the course group Reasonable distribution, to help students from hardware to software to establish the concept of distributed parallel computing, to help students adapt to the development trend of computer parallelism. At present, distributed parallel computing courses were first taught to seniors in the fall of 2013 and were well received by students. According to the results of the pre-course reform, the School of Computer Science put forward that the three courses of algorithm and data structure, operating system and compilation principle are also included in the teaching reform curriculum group so as to provide students with comprehensive knowledge of distributed parallel computing and establish complete knowledge of parallel computing system. In October 2014, the course reform program was once again nominated for NSF's "Parallel Distributed Computing Curriculum Innovation Project", and the University of Electronic Science and Technology became the only university to enter the program twice (Fall 2013, Fall 2014). Our school was short-listed in the curriculum reform project twice, providing professional support and guidance for the curriculum reform in computer science in our university.

#### 1.5.2 The Status of HPC Education in Our School

In April 2014, the project leader was successfully supported by NVIDIA-sponsored CUDA teaching center project and became the second CUDA teaching center (CTC) in southwest China to conduct GPGPU-based supercomputing and heterogeneous computing teaching for UESTC. And practice provides a first-rate platform. NVIDIA is the world's largest supplier of GPUs, the CUDA Teaching Center launched in 2011, which supports colleges and universities in providing CUDA teaching materials, software licenses, GPGPU donations and technical services. This project not only provides support for the construction of first-rate teaching environment in universities and colleges, but also provides practical exercises for students during CUDA learning so as to achieve the goal of teaching-learning. From 2011 Plan Implementation So far, internationally renowned universities including MIT, Carnegie Mellon University, University of California Fallon, Purdue University, Michigan State University and University of Toronto have joined the project as CUDA-based supercomputer Teaching provides a wealth of teaching support.

# 2 Introduction of Our Team

## 2.1 Overview

Through the education program of the School of Computer Science and Engineering at the University of Electronic Science and Technology, the University of Electronic Science and Technology has established a series of courses and competition training for

ASC 2018 Page 7 of 26

undergraduates. Supercomputers are one of the important directions for the development of computers in the future, and are also important tools for the development of many fields. Based on this, we formed a team to participate in the ASC Student Supercomputer Challenge competition in 2018. (Our team is one of the two teams participating in the University of Electronic Science and Technology in 2018).

#### 2.2 Team Members

# Team advisor: Wenhan Zhan

University of Electronic Science and Technology of China(UESTC)

# **Education Background**

- 2014~, Ph.D Candidates of Software Engineering, UESTC
- 2010~2013, Master of Computer System Architecture, UESTC
- 2006~2010, Bachelor of Software Engineering, UESTC

# **Work Experience**

- 2015~, Experimentalist of National Demonstration Center for Experimental Computer Education, UESTC
- 2013~, Director of Student Innovation Center of Computer Science and Engineering, UESTC
- 2013~2015, Teaching assistant of School of Computer Science and Engineering, UESTC

## Scholarship and Award

- 2015, Third Prize of Sichuan Science and Technology Progress Award, Sichuan Provincial Government
- 2015, Third Prize of University Quality Education Outstanding Brand Activities, China Higher Education Society
- 2016, First Prize of Teaching Achievement Award, UESTC
- 2006~2013, Outstanding Graduate of UESTC, Outstanding Graduate Student of Sichuan Province, National student scholarship, "Google" student scholarship, "Samsung" student scholarship, etc.

#### **Research Project**

Development of Audio and Video Big Data Identity Recognition System and Livelihood Applications. 2,000,000

ASC 2018 Page 8 of 26

• Industrial Cloud Image Recognition and Production Line Forecasting . 1,750,000

• Distribute Business Integrated Platform . 1,000,000

# Research Paper

- A high-performance distributed file system for large-scale concurrent HD video streams, Concurr. Comput. , vol. 27, no. 13, pp. 3510-3522, 2015.
- CSTORE: A desktop-oriented distributed public cloud storage system, Comput. Electr. Eng., vol. 42, pp. 60-73, 2015.
- CSTORE: A massive user-oriented file system with high scalability, J. Comput. Inf. Syst., vol. 10, no. 16, 2014.
- Three-level mapping hash method in large-scale distributed storage system, Int. J. Adv. Comput. Technol., vol. 4, no. 19, 2012.
- A scalable data distributing method supporting replication and weight, in Proceedings 2012 8th International Conference on Computing Technology and Information Management, ICCM 2012, 2012, vol. 1.

#### **Authorized Patent**

- Large scale distributed storage system with replication based on multi-mapping and its application method. No: ZL201210083042.7.
- Method for implementing distributed storage system based on load adjustment and fault-tolerant. No: ZL201210172660.9.

#### **Captain: Shengsong Tan**

School of Computer Science and Engineering, University of Electronic Science and Technology, Major in Digital Media. Specializing in Algorithm Design and Deep Learning. Some awards are as follows:

- Silver Medal, The 2017 ACM-ICPC Asia Urmuqi Regional Contest Dec. 2017
- Silver Medal, The 2017 ACM-ICPC Asia Beijing Regional Contest Nov. 2017
- First Prize, The 10th National College Student Information Security Contest Jul. 2017
- Bronze Medal, The 30th National Olympiad in Informatics (NOI) Jul. 2013
- Bronze Medal, The 29th National Olympiad in Informatics (NOI) Jul. 2012

## **Experience**

• Swarmart Co.Ltd Start-up company

ASC 2018 Page 9 of 26

- Focused on crowdsourcing annotation
- Developed algorithms on crowdsourcing platform
- Built a quality control system on crowdsourcing platform to control tasks distribution and result computation

# • A Multi-Factor Authentication System

- It mixed facial features, voiceprint, and lips action to achieve high accuracy in identification and verification
- Led the team to achieve a high accuracy of the system and won the first prize in final contest
- Employed deeplearning method to extract facial features
- Detected face liveness by tracing lips action
- Designed the GUI using Python-Qt
- Supervised the team to implemented a voiceprint module and wrote project documents
- link: https://github.com/tsstss123/faceUnionVoiceRecognition

# • Chinese CAPTCHA Recognition Tool

- Designed and trained a suitable convolutional neural network in MXNet targeting two specific types of Chinese CAPTCHA
- Dealt with other work including image preprocessing and training dataset collection
- Achieved an accuracy rate over 85% which meets the standard of our customer

# • A Simple Ray Tracing Demo May

- Ranked first among all the individual projects of the advanced computer graphics course
- Implemented collision detection methods based on bounding volume hierarchies to accelerate rendering
- link: https://github.com/tsstss123/RayTracing

# Member: Zihui Liang

Computer Science and Engineering, University of Electronic Science and Technology, Information Security, a freshman student. Specializes in algorithm analysis and design. Some awards are as follows:

- NOIP2016 first prize
- GDKOI2016 First Prize (City Election)
- GDOI2016 Second Prize (Provincial Election)
- APIO (Asia Pacific Informatics China Division) 2016 Silver

ASC 2018 Page 10 of 26

- NOI2016 silver medal
- NOI Winter Camp 2016 Gold Medal
- Tsinghua Summer Camp 2nd agreements
- Twelfth CCF CSP Certification Exam National Top 9
- 2017 Baidu Star Online top 500
- 2016 Google Code Jam Global Top 3000
- IEEE Extreme Programming Contest Top 10
- Codeforces Round #429 (Div 2) rank 1
- Codeforces candidate master

Focus on algorithm learning, design, and network security related orientation learning.

# Member: Zitong Li

University of Electronic Science and Technology, Computer Science and Engineering College of Computer Science and Technology is studying sophomore undergraduate students. Some awards are as follows:

- First prize of National Informatics Olympic League (NOIP2014)
- National Informatics Olympiad (NOI2015) Bronze Award
- 2016 ACM-ICPC Asian Regional Competition (Shenyang Station) Silver Award
- 2017 AUC-ICPC Asian Regional Competition (Qingdao Station) Bronze Award
- 2017 AUC-ICPC Asian Regional Competition (Nanning Station) Silver Award
- 2017 China College Programming Contest (CCPC) (China Collegiate Programming Contest) (Harbin Station) Silver Award
- The Gold Medal of Sichuan College Student Program Design Competition 2017
- The First Prize of the China Collegiate Computing Contest Group Programming Ladder Tournament Team in 2017 China University Computer Competition (CCCC)
  - Group Programming Ladder Tournament (China Collegiate Computing Contest
  - Group Programming Ladder Tournament)

There have also been learning experiences in mathematical modeling related courses. The research on algorithms, data structures, and other aspects is more in-depth, and it is used more often for programming languages âĂŃâĂŃsuch as C, C++, and JAVA, and the object-oriented programming ideas are understood, and a certain scale of project code can be realized. There are learning experiences of MPI, openmp and other application programming interfaces that are widely used in parallel computing, and can implement small-scale parallel programs.

ASC 2018 Page 11 of 26

# Member: Xiongyu Zhu

Major in Information Security, School of Computer Science and Engineering, UESTC. Interested in bleeding-edge security technologies. Part of the winning as follows:

- Third prize of IEEEXtreme Campus Qualifying Competition
- Third prize of ACM Campus & Southwestern Colleges Competition

# Experience

- Swarmart Co.Ltd Start-up Company
  - DevOps Engineer
  - Built the Microservice Architecture
  - Developed a Backend Service
- Multiple Commercial Projects
  - Deployment of various services
  - Load Balance
  - Continuous Integration
  - Years of experience in different Linux distributions

# Member: Yanjing Ren

Graduate of Information Security at the School of Computer Science and Engineering at the University of Electronic Science and Technology of China. Experienced in mathematical modeling and large-scale storage system development. Has a certain understanding of data structure and algorithm analysis. Learn about C++, Python, Matlab object-oriented programming. Hadoop studied systematically. With the Spark framework, it is able to achieve large-scale parallel computing program design, and is better at multi-threaded and multi-process programming. Some of the awards are as follows:

- 2017 American Undergraduate Mathematical Modeling Contest Meritorious Winner
- 2017 National University Student Mathematical Modeling Competition

# Experience

- Bucket Attack Based on FSL DataBase
  - link: https://github.com/tinoryj/BucketAttack
- Simple Web Server Based on Epoll & C++
  - link: https://github.com/tinoryj/SimpleHTTPServer\_epoll\_threadPoll

ASC 2018 Page 12 of 26

- Convergent Dispersal Deduplication Datastore
  - link: https://github.com/tinoryj/CDStore
- Rekeying-aware Encrypted Deduplication Storage
  - link: https://github.com/tinoryj/REED-system

# 2.3 Group Photos



Figure 1: Our Team Members

# 2.4 Team Slogan

If you think you can, you can.

# 3 HPC System Design

Objective: Design a system to achieve the best computing performance under 3,000-watt power consumption. Specify your systemâĂŹs software and hardware configuration and interconnection. Describe the power consumption, evaluate the performance, and analyze the advantages and disadvantages of your proposed architecture.

# 3.1 Hardware Environment

Our proposed system is based on the Inspur NF5280M5 server following instructions and recommendations. The components and power consumption estimation listed in the table below.

ASC 2018 Page 13 of 26

Table 2: Hardware Configuration In Our Design

| Item                                                                                                                                                                                                                | Name                | Configuration                                                                                                                                                                                            | Power Estimation                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| Server $CPU$ : Intel Xeon Platinum $(2.1GHz \sim 3.8GHz)$ $TDP: 165 W \times 2$ $GPU: NVIDIA TESLA V1$ $TDP: 250 W \times 4$ $Memory: 64GB, DDR4, 2$ $TDP: 6 W \times 12$ $TDP: 6 W \times 12$ $TDP: 6 W \times 12$ |                     | GPU: NVIDIA TESLA V100 $\times$ 4<br>TDP: 250 $W \times 4$<br>Memory: 64GB, DDR4, 2400 $MHz \times 12$<br>TDP: 6 $W \times 12$<br>Hard Disk: Intel SSD Pro 7600p $\times$ 24<br>(512GB, M.2, PCIe 3.0x4) | One Node : 1403.2W<br>(2 Node in System) |
| HCA<br>Card                                                                                                                                                                                                         | FDR                 | InfiniBand Mellanox ConnectX-3 HCA card, Single port, QSFP, FDR IB                                                                                                                                       | One Node : 9 <i>W</i> (2 Node in System) |
| Switch $\begin{array}{c} \text{FDR-IB} & SwitchX^{TM} \text{ FDR In} \\ \text{Switch} & \text{QSFP port} \end{array}$                                                                                               |                     | $SwitchX^{TM}$ FDR InfiniBand switch, 36 QSFP port                                                                                                                                                       | 130 W                                    |
| Cable                                                                                                                                                                                                               | InfiniBand<br>cable | InfiniBand FDR optical fiber cable, QSFP port, cooperating with the InfiniBand switch for use                                                                                                            | NaN                                      |

Within the power limitation of 3000 Watts, the configuration can be used.

Through practical experience, it is found that accommodating more computing resources as much as possible in a single node is more conducive to improving the performance/power ratio of the entire HPC platform. At the same time, the huge I/O overhead due to network transmission can be minimized to achieve Maximizing performance under 3000-watt power limitations. In addition, CUDA-based GPGPUs have far greater parallel computing power than CPUs with the same power consumption. Based on this, our design criteria is to make full use of the resources of a single node as much as possible. In the whole system, we use two NF5280M5 servers based on the configuration shown in the table 2. The theoretical power consumption of the entire platform is 2954.4 KW. When calculating the CUGPU-based GPGPU computing performance only, theoretical single-precision floating-point performance can reach 56 Tflops.

In each node, we make full use of the maximum memory capacity supported by the Intel Xeon Platinum 8176M Processors and use a single 64GB DDR4-ECC memory to increase the memory capacity as much as possible so as to use the high-speed access performance of memory to reduce system I/O bottlenecks. We use 4 blocks. On the premise of the same power consumption, the NVIDIA TESLA V100 GPU enhances the performance of the system in scenarios such as deep learning. At the same time, we use 24 NVME-based SSDs to form a RAID array to provide more than 10 GB/s of disk I/O. Throughput.

In the connection part of the two nodes in the system, we connect through 16 linked InfiniBand methods to achieve a data exchange speed of up to 8 GB/s between the two computing nodes. At the same time, the master node is accessed through the ordinary Ethernet connection for the environment configure and monitoring. The overall struc-

ASC 2018 Page 14 of 26

# ture of the system is shown in Figure 2



Figure 2: System Overall Structure

# 3.2 Software Environment

- Operating System: RedHat Linux
- Development Kit
  - Intel C++/Fortran Compiler
  - Intel MKL Math Core Library
  - GNU series compiler
  - GNU gprof
  - Intel VTUNE
- Operating environment
  - MVAPICH2, OpenMPI and MPICH Parallel Environment
  - HPC, Hadoop and Spark Computing Environment
  - NFS and RamDisk
- Cluster Monitoring and Scheduling System
  - PBS
  - OOZIE

ASC 2018 Page 15 of 26

# 4 HPL Test

# 4.1 Hardware Platform and Theoretical Performance

We use the single-node dual-circuit computing platform for HPL tuning in this question, for our hardware platform:

- CPU : Intel Xeon E5460 (2.66GHz, 8C16T)  $\times$  2
- Memory : 8GB DDR3-ECC  $1600MHz \times 18$

According to Intel official data <sup>[4]</sup>, we calculated the theoretical performance of our hardware platform to be  $2.66 \times 16 \times 2 = 85.12 Gflops$ 

# 4.2 Software Platform

For baseline, we use the intel HPL-2.1 in round 0. Then we use the recompiling version HPL-2.2 for optimization. The software platform is shown flow:

- System : Ubuntu 16.04.3 LTS
- Compiler & MKL : Intel Parallel Studio XE 2018.1
- Round 0: Intel original HPL-2.1
- Round 1-4: Recompiling version of HPL-2.2

# 4.3 Optimization Process

We first tested the calculation speed of baseline in round 0. According to Intel and HPL related documents <sup>[1,2,3]</sup> the possible optimal parameters were calculated at N=130000, NB=120, P=4, Q=4. Afterwards, we find the optimal parameters by adjusting the four different parameters.

According to the consulted documents, we conclude that the parameters that have obvious influence are N, NB, P, and Q. According to the formula 1, the theoretical maximum performance value is N=135092. The NB value ranges from  $32\sim256$ .

$$N \times N \times 8 = 80\% \times MaxMemorySize \tag{1}$$

#### 4.3.1 Round 0

In round 0, we use the default Intel HPL environment for testing. The main parameters are shown in the following table 3:

In this round, the computing power of our computing platform that we tested floats around 38 Gflops. Some of the test results are shown in the following table 4. The final log files are detailed in the appendix.

ASC 2018 Page 16 of 26

Table 3: Parameters in Round 0 for Baseline

| Parameters | Content              |
|------------|----------------------|
| Ns         | 130000 102400 150000 |
| NBs        | 110 120 130          |
| Ps         | 4                    |
| Qs         | 4                    |

Table 4: Part of Log in Round 0

| Column | Fraction | Kernel   | Mflops   |
|--------|----------|----------|----------|
| 022110 | 0.170    | 37958.81 | 38495.56 |
| 022770 | 0.175    | 38081.28 | 38479.87 |
| 023430 | 0.180    | 38564.32 | 38480.45 |
| 024090 | 0.185    | 37967.46 | 38464.89 |
| 024750 | 0.190    | 38317.15 | 38461.91 |
| 025410 | 0.195    | 38406.03 | 38459.64 |
| 026070 | 0.200    | 37941.81 | 38447.85 |

#### 4.3.2 Round 1

In the current round, we adjusted the values of N, NB, P, and Q within a certain range, and conducted tests to determine the actual performance under different parameters.

#### Influence of different NB values

We tested the computational performance of NB=2,10,20,40,80,160,320, and 640 for the two cases N=4096 and N=20480. As shown in figure 3, the performance curve for different NB values when N=4096. As shown in figure 4, the performance curve for different NB values when N=20480. Here P=2, Q=8. It can be seen that as the NB value becomes larger, the performance increases first and then decreases, and there is a peak. When NB=80 and NB=160, the calculation performance is equivalent.



Figure 3: Performance Changes with N = Figure 4: Performance Changes with N = 4096

#### Influence of different N values

ASC 2018 Page 17 of 26

We tested the computational performance of N=2048,4096,10240,20480,40960,102400 in two cases NB=20 and NB=160. As shown in figure 5,the performance curve of different N values at NB=20. As shown in figure 6, the performance curve for different N values when NB=160. Here P=2, Q=8. It can be seen that the performance increases gradually as the value of N increases.



Figure 5: Performance Changes with NB = Figure 6: Performance Changes with NB = 160

# Influence of different $P \times Q$ values

We have tested NB=20, NB=160 and N=4096, and N=20480.  $P\times Q=1\times 16, 2\times 8, 4\times 4, 2\times 4, 8\times 2$ , Computational performance of these five cases. As shown in figure 7, for NB=20 different N and  $P\times Q$  value performance changes Curve. As shown in figure 8, the performance curve of different N and  $P\times Q$  values for NB=160.



Figure 7: Performance Changes with  $P \times Q$  Figure 8: Performance Changes with  $P \times Q$  (N = 4096) (N = 20480)

The orange line represents NB=20 and the blue line represents NB=160. Through analysis, it can be seen that  $P\times Q$  can optimize performance at  $4\times 4$ .

# 4.3.3 Round 2

Through Round 1's analysis, we found that the parameter that has the greatest impact on performance is NB. When  $P \times Q = 4 \times 4$ , the best performance occured. Therefore, in this round, we selected N = 40960,  $P \times Q = 4 \times 4$ , and tested the calculations for NB = 80, 160, 320, and 640. Performance (as shown in figure 9).

ASC 2018 Page 18 of 26

## 4.3.4 Round 3

Based on the previous round of testing, we determined the range of NB's value to  $80 \le NB \le 240$ , and tested the calculation performance for NB = 80, 120, 160, 240 (as shown in figure 10).



Figure 9: Performance Changes in Round 2 Figure 10: Performance Changes in Round 3

#### 4.3.5 Round 4

Based on the previous round of testing, we set the NB's value range to  $100 \le NB \le 140$ . We tested the performance of calculations for NB = 100, 110, 120, 130, 140 (as shown in figure 11).



Figure 11: Performance Changes in Round 4

# 4.4 Summary

In the HPL optimization, we consulted the document and parameter optimization. By analys the profiling result against xhpl, we found that 75% time of the time was spent on one function of intel MKL, to be more specific, it's the code segment between 0x6c5600 and 0x6c5968 of libmkl\_mc3.so(show in figure 12, 13).

ASC 2018 Page 19 of 26



Figure 12: Profiling of HPL Start



Figure 13: Profiling of HPL End

However, we failed to optimize this segment of code because it seems like to have been optimized well. We tended to optimize it by updating the instruction set to SSE4.2

ASC 2018 Page 20 of 26

but failed to find a instruction which works. Nor did we find the source code of intel MKL so we can recompile the library.

Finally determined that the computing performance is positively correlated with the value of N (before  $N \le 102400$ ), and the theoretical optimal value is 135093. The actual optimal value is: 200000. The calculation performance is positively correlated with the value of NB (before  $NB \le 160$ ), and the performance at NB = 80 and NB = 160 is equivalent, and the resulting optimal value is 120.  $P \times Q = 4 \times 4$  is the value when the performance is optimal. The optimal performance is that it reaches the theoretical performance limit with 84.35%. On our test platform, the optimal parameters are: N = 20000, NB = 120, P = 4, Q = 4. The best performance is 71.8Gflops.

# 5 HPCG Test

#### 5.1 Hardware Platform

• CPU: Intel Xeon E5 2660v4 (2.0*GHz*, 14C28T) × 2

• Memory : 32GB DDR4-ECC 2400  $MHz \times 2$ 

• GPU: Tesla K80 × 4

• Disk: HDD Driver 1TB

## 5.2 Software Platform

• System: Ubuntu 16.04.3 LTS

• **HPCG**: HPCG 3.1 binary compiled against CUDA 8.0.61

• **MPI** : Open MPI 1.10.2

• **Complier** : GCC 4.8.5

# 5.3 Summary

HPCG is designed as a different measure of HPC from HPL.

We setup the environment for HPCG firstly. To compile OpenMPI with CUDA, we configured the source code of openmpi-1.10.2 with option "—with-cuda=/usr/local/cuda-8.0".

By comparing through results of different parameters(show in table 5), we found that the performing is best when CPU cores = GPU cores.

Since this is a binary release, optimization on the binary itself is considerably difficult. So we didn't optimize that.

ASC 2018 Page 21 of 26

Table 5: HPCG Test Log

| Process Grid          | Local Domain                | Final Performance (GF) |
|-----------------------|-----------------------------|------------------------|
| $1 \times 1 \times 1$ | $128\times128\times128$     | 26.7                   |
| $2\times1\times1$     | $128{\times}128{\times}128$ | 56.2                   |
| $2\times2\times1$     | $256 \times 256 \times 256$ | 109.3                  |
| $2\times2\times1$     | $128{\times}128{\times}128$ | 108                    |
| $2\times2\times2$     | $128{\times}128{\times}128$ | 103.4                  |
| $4 \times 2 \times 2$ | $128{\times}128{\times}128$ | 101.2                  |

# 6 The RELION Test

# 6.1 Hardware Platform

• CPU : Intel Xeon E5 2660v4 (2.0*GHz*, 14C28T) × 2

• Memory : 32GB DDR4-ECC 2400  $MHz \times 2$ 

• GPU: Tesla K80 × 4

• Disk: HDD Driver 1TB

#### **6.2** Software Platform

• Ubuntu 16.04.3 LTS

• CUDA 8.0.61

• Open MPI 1.10.2

• Relion 2.1 Stable

# 6.3 Parameter Tuning

In this question, we determine that the parameter adjustment is mainly based on the estimating initial noise spectra of STEP1 (Class2D), estimating accuracies in the orthotropy assignment and iteration1 (a total of 25 iterations), and the operating speed, CPU efficiency, and GPU efficiency.

Firstly, when assigning the GPU to the MPI process, the default settings are used. The number of MPI processes must match 4n+1, 1 is the master process that is responsible for sending and receiving, and the rest is the slave process (responsible for operations).

Secondly, we tried to adjust the number of MPI processes, the total number of threads. But through actual testing found that the effect of this adjustment is not significant. Therefore choose to use 25 MPI processes, each process corresponds to a thread, each card is responsible for 6 MPI process.

ASC 2018 Page 22 of 26

Thirdly, trying to adjust the compiler parameters. When using the default cmake (intel compiler) compilation parameters, if you use 25 processes, half of the CPU usage is too low (less than 50%), the GPU also Only reach 80 90W power. If you use 5 processes, CPU usage can be greatly improved, but the calculation speed is extremely low. After adding the O2 compiler parameters, the speed of the three steps can be increased by about one time. At the same time, the O3 compiler parameters are analyzed, and the actual results are not significant.

Finally, the intel compiler includes the parallel parameter by default, and can automatically optimize some loops that can be parallelized. After adding, the running time of estimating initial noise spectra is shortened from  $8\sim 9$  seconds to 5 seconds, and there is a significant improvement.

The final optimal operating parameters for STEP1 are as follows:

```
mpirun — 25 "which relion_refine_mpi" — gpu — o Class2D/job007/ — i particles .star — ctf — iter 25 — tau2_fudge 2 — particle_diameter 150 — K 100 — flatten_solvent — zero_mask — strict_highres_exp 8 — oversampling 1 — psi_step 12 — offset_range 5 — offset_step 2 — norm — scale
```

# 6.4 Code Optimization

#### 6.4.1 First Hot Point

Though we could hardly find a better way like -O2, we have found something ably to better by checking the codes. When we use -O2 to faster the program on Estimating initial noise spectra, we know it could be hardly better on CPU.

So we try to use OpenACC to make the for loop paralleled better running on GPU.And we find a great number of for loops in the codes:fftw.h, fftw.cpp, mask.cpp, matrix1d.h, matrix2d.h.

However, after adding the statements accompanied with their clause:

```
#pragma acc kernels
#pragma acc parallel
```

we find that we could hardly configure the corresponding environment for OpenACC (We have tried GCC5.3.0,GCC6.1.0 and GCC7.1.0). So we're sorry for no results of it.

# 6.4.2 Second Hot Point

Another point is that, the marcos in multidim\_array.h and multidim\_array.cpp contains a lot of for loops.But we can't directly add the OpenACC codes in it or add it in front of the quote of the marcos (because the format of the for loop is illegal for OpenACC's optimizing).Our scheme is to rewrite the marcos, move the variables out or to a right place.

ASC 2018 Page 23 of 26

## 6.4.3 Third Hot Point

The 3rd point we have considered to better is that: the optimizing of MPI is based on the parallel of tasks rather than the parallel of calculations. That means, there are a lot of matrixs and FFT operations working on a serial state. At the beginning, we try to use OpenMP to greater the threads and better the efficiency. However, because of our poor hardware, the optimizing isn't evident (actually, we have make all the sources run for the codes). So the next step is to rewrite the logic of MPI's scheduling. However, then we are struggling with the build for OpenACC's environment and decline the time for this way. As a result, we didn't have enough time to achieve it.

# 6.5 Answer Summary

In this question, the first step and the second step are based on the combination of CPU + GPU computing method, the third step due to the computing platform, using only the CPU to calculate.

The Baidu SkyDrive links to: https://pan.baidu.com/s/lbeTeVWpHKK1uIs\_qAUywlg. The key is: nicp.

The MD5 Code for answer's file is listing as flowing:

• **Step1.Class2D.tar.gz**: 7b64b0357f0dfec9a867438dfd3a605f

• Step2.Class3D.tar.gz: 305f41069e20232887ff2f9d8b724261

• **Step3.Refine3D.tar.gz**: 191b5ef232492a74ab346e411e2db68e

## 6.5.1 Step I : Class 2D

Open in relion\_maingui, import ".mrcs" file, node type is 2D micrograph movies (\*.mrcs), press run now, press Display to open view. Get figure 14.



Figure 14: Out Put in Step 1

ASC 2018 Page 24 of 26

# 6.5.2 Step II: Class 3D

Open in relion\_maingui, import ".mrc" file, node type is 3D reference (\*.mrc), press run now, press Display to open the view. We select some pictures from the slice of the stereo image (show in figure 15).

Figure 15: Part of Out Put in Step 2











6.5.3 Step III: Refine 3D

Use UCSF Chimera to adjust. Open the ".mrc" file, then set the step to 1 (connect the initial fractured graph), select level as 0.0272, Radius as 3.3, make the image as close as possible to the original, and then adjust the angle to get the desired image (show in figure 16).

Figure 16: Out Put in Step 3

# 7 Answer Prediction for Search Query

# 7.1 Hardware Platform

• CPU : Intel Xeon E5 2660v4 (2.0GHz, 14C28T)  $\times$  2

• Memory : 32GB DDR4-ECC 2400  $MHz \times 2$ 

• GPU: Tesla K80 × 4

• Disk: HDD Driver 1TB

ASC 2018 Page 25 of 26

# 7.2 Software Platform

- Ubuntu 16.04.3 LTS
- CUDA 8.0.61
- CNTK 2.4

# 7.3 Summary

We learned the usage of CNTK through the baseline code and its documentation, and designed a network with a variety of attention mechanisms. However, due to the constraints of our hardware, the training of the network with self-attention will be very slow so that we cannot adjust the effect of the network. We tried to run test on the MSMARCO dataset after training on the Stanford SQUAD dataset, but the results were worse than baseline. Finally, we used Bi-directional attention flow network architecture then adjust a variety of hyper-parameters and selected the best performing model on the validation set as our submission.

Part of the output is shown below (json format):

```
{"query_id": 0, "answers": ["not"]}
  {"query_id": 1, "answers": ["petroleum oil , natural gas , and coal . Fossil fuels , like coal , oil , and natural gas , provide the energy that powers
       our lifestyles and our economy ."]}
  {"query_id": 2, "answers": ["The apothem of a regular polygon is a segment
      drawn the center of the polygon ( that is , the center of the circle which
       circumscribes the polygon ) to one side , such that it is perpendicular
      to the side ."]}
4 { "query_id": 3, "answers": ["$ 600 to $ 1400"]}
  {"query_id": 4, "answers": ["Hardware is a comprehensive term for all of the
      physical parts of a computer , as distinguished from the data it contains
      or operates on , and the software that provides instructions for the
      hardware to acoomplish tasks ."]}
6 { "query_id": 5, "answers": ["a firm that provides service to its customers of
      outsourced ( or Third Party ) logistics services for part , or all of
  their supply chain management functions ."]} {"query_id": 6, "answers": ["Contrary to the beliefs of those who advocate the
      legalization of marijuana , the current balanced , restrictive , and bipartisan drug policies of the United States are working reasonably well
      and they have contributed to reductions in the rate of marijuana use in
      our nation ."]}
8 {"query_id": 7, "answers": ["spiders , scorpions , ticks , mites , harvestmen
      , and their cousins ."]}
  {"query_id": 8, "answers": ["southeastern Russia and the Jilin Province of
      northeast China ."]}
{"query_id": 9, "answers": ["$ 50 - 75"]} {"query_id": 10, "answers": ["Proteus mirabilis is part of the normal flora of
       the gastrointestinal tract, and as a result the bacteria enters the
      urinary tract or infects medical equipment by the fecal route ."]}
```

See the appendix for complete results.

ASC 2018 Page 26 of 26

# References

```
[1] https://software.intel.com/en-us/articles/
performance-tools-for-software-developers-hpl-application-note
[2] https://bytefreaks.net/programming-2/
[3] http://www.netlib.org/benchmark/hpl/faqs.html#blsize
[4] https://ark.intel.com
```

# **Appendices**

• HPL Log: (path: ./HPL)

• HPCG Log: (path: ./HPCG)

• Answer Prediction For Search Query: (path: ./AnswerPrediction)