

# EFM32 Jade Gecko Family EFM32JG12 Family Data Sheet



The EFM32 Jade Gecko MCUs are the world's most energy-friendly microcontrollers.

EFM32JG12 features a powerful 32-bit ARM® Cortex®-M3 and a wide selection of peripherals, including a unique cryptographic hardware engine and Security Management Unit, True Random Number Generator, and robust capacitive touch sense unit. These features, combined with ultra-low current active and sleep modes, make EFM32JG12 microcontrollers well suited for any battery-powered application, as well as other systems requiring high performance and low energy consumption.

#### Example applications:

- · IoT devices and sensors
- · Health and fitness
- · Smart accessories
- · Home automation and security
- · Industrial and factory automation

#### **ENERGY FRIENDLY FEATURES**

- · ARM Cortex-M3 at 40 MHz
- · Ultra low energy operation:
  - 0.39 µA EM4H Hibernate current
  - 1.5 μA EM2 Deep Sleep current (RTCC running with state and RAM retention)
  - 64 μA/MHz EM0 Active current
- Hardware cryptographic engine (AES, ECC, and SHA) and TRNG
- Security Management Unit (SMU)
- Autonomous low energy sensor interface (LESENSE)
- Rich analog features including ADC, VDAC, OPAMPs, and capacitive sense
- · Integrated DC-DC converter
- 5 V tolerant I/O



#### 1. Feature List

The EFM32JG12 highlighted features are listed below.

#### ARM Cortex-M3 CPU platform

- · High performance 32-bit processor @ up to 40 MHz
- · Memory Protection Unit
- · Wake-up Interrupt Controller

# Flexible Energy Management System

- 64 μA/MHz in Active Mode (EM0)
- 2.1 µA EM2 Deep Sleep current (256 kB RAM retention and RTCC running from LFXO)
- 1.5 μA EM2 Deep Sleep current (16 kB RAM retention and RTCC running from LFRCO)
- 1.81 µA EM3 Stop current (State and 256 kB RAM retention, CRYOTIMER running from ULFRCO)
- 0.39 µA EM4H Hibernate Mode (128 byte RAM retention)

# · Up to 1024 kB flash program memory

- · Dual-bank with read-while-write support
- Up to 256 kB RAM data memory
- · Up to 65 General Purpose I/O Pins
  - Configurable push-pull, open-drain, pull-up/down, input filter, drive strength
  - · Configurable peripheral I/O locations
  - · Asynchronous external interrupts
  - · Output state retention and wake-up from Shutoff Mode

#### · Hardware Cryptography

- AES 128/256-bit keys
- ECC B/K163, B/K233, P192, P224, P256
- SHA-1 and SHA-2 (SHA-224 and SHA-256)
- True random number generator (TRNG)

# Security Management Unit (SMU)

· Fine-grained access control for on-chip peripherals

#### · Timers/Counters

- 2 × 16-bit Timer/Counter
  - 3 or 4 Compare/Capture/PWM channels
- 2 × 32-bit Timer/Counter
  - · 3 or 4 Compare/Capture/PWM channels
- 1 × 32-bit Real Time Counter and Calendar
- 1 × 32-bit Ultra Low Energy CRYOTIMER for periodic wakeup from any Energy Mode
- · 16-bit Low Energy Timer for waveform generation
- 3 × 16-bit Pulse Counter with asynchronous operation
- 2 × Watchdog Timer with dedicated RC oscillator

#### 8 Channel DMA Controller

# 12 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling

#### · Communication Interfaces

- 4 × Universal Synchronous/Asynchronous Receiver/ Transmitter
  - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S/LIN
  - · Triple buffered full/half-duplex operation with flow control
- · Low Energy UART
  - Autonomous operation with DMA in Deep Sleep Mode
- 2 × I<sup>2</sup>C Interface with SMBus support
  - · Address recognition in EM3 Stop Mode

# Ultra Low-Power Precision Analog Peripherals

- 12-bit 1 Msps SAR Analog to Digital Converter (ADC)
- 2 × Analog Comparator (ACMP)
- 2 × 12-bit 500 ksps Digital to Analog Converter (VDAC)
- 3 × Operational Amplifier (OPAMP)
- · Digital to Analog Current Converter (IDAC)
- · Multi-channel Capacitive Sense Interface (CSEN)
- Up to 54 pins connected to analog channels (APORT) shared between analog peripherals

#### Low-Energy Sensor Interface (LESENSE)

- · Autonomous sensor monitoring in deep sleep mode
- Wide range of supported sensors, including LC sensors and capacitive touch switches
- · Up to 16 channels

# · Ultra efficient Power-on Reset and Brown-Out Detector

# Debug Interface

- · 2-pin Serial Wire Debug interface
- · 1-pin Serial Wire Viewer
- · JTAG (programming only)
- Embedded Trace Macrocell (ETM)

#### Wide Operating Range

- 1.8 V to 3.8 V single power supply
- Integrated DC-DC, down to 1.8 V output with up to 200 mA load current for system
- Standard (-40 °C to 85 °C T<sub>AMB</sub>) and Extended (-40 °C to 125 °C T<sub>J</sub>) temperature grades available

#### Packages

- 7 mm × 7 mm QFN48
- 7 mm × 7 mm BGA125

#### · Pre-Programmed UART Bootloader

# · Full Software Support

- · CMSIS register definitions
- · Low-power Hardware Abstraction Layer (HAL)
- · Portable software components
- · Third-party middleware
- · Free and available example code

# 2. Ordering Information

**Table 2.1. Ordering Information** 

| Ordering Code             | Flash<br>(kB) | RAM (kB) | DC-DC<br>Con-<br>verter | GPIO | Package | Temp Range    |
|---------------------------|---------------|----------|-------------------------|------|---------|---------------|
| EFM32JG12B500F1024GL125-C | 1024          | 256      | Yes                     | 65   | BGA125  | -40 to +85°C  |
| EFM32JG12B500F1024IL125-C | 1024          | 256      | Yes                     | 65   | BGA125  | -40 to +125°C |
| EFM32JG12B500F1024GM48-C  | 1024          | 256      | Yes                     | 33   | QFN48   | -40 to +85°C  |
| EFM32JG12B500F1024IM48-C  | 1024          | 256      | Yes                     | 33   | QFN48   | -40 to +125°C |



Figure 2.1. Ordering Code Key

# **Table of Contents**

| 1. | Feature List                                                                                                                                                                                                                                                                  | . 2                             |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 2. | Ordering Information                                                                                                                                                                                                                                                          | . 3                             |
| 3. | System Overview                                                                                                                                                                                                                                                               | . 7                             |
|    | 3.1 Introduction                                                                                                                                                                                                                                                              | . 7                             |
|    | 3.2 Power                                                                                                                                                                                                                                                                     | . 8<br>. 8                      |
|    | 3.3 General Purpose Input/Output (GPIO)                                                                                                                                                                                                                                       |                                 |
|    | 3.4 Clocking                                                                                                                                                                                                                                                                  | . 9                             |
|    | 3.5 Counters/Timers and PWM 3.5.1 Timer/Counter (TIMER) 3.5.2 Wide Timer/Counter (WTIMER) 3.5.3 Real Time Counter and Calendar (RTCC) 3.5.4 Low Energy Timer (LETIMER) 3.5.5 Ultra Low Power Wake-up Timer (CRYOTIMER) 3.5.6 Pulse Counter (PCNT) 3.5.7 Watchdog Timer (WDOG) | . 9<br>. 9<br>.10<br>.10        |
|    | 3.6 Communications and Other Digital Peripherals                                                                                                                                                                                                                              | .10<br>.10<br>.10               |
|    | 3.7 Security Features                                                                                                                                                                                                                                                         | .11<br>.11<br>.11               |
|    | 3.8 Analog                                                                                                                                                                                                                                                                    | .11<br>.11<br>.12<br>.12<br>.12 |
|    | 3.9 Reset Management Unit (RMU)                                                                                                                                                                                                                                               |                                 |
|    | 3.10 Core and Memory                                                                                                                                                                                                                                                          | .12                             |

|    | 3.10.2 Memory System Controller (MSC)                |      |
|----|------------------------------------------------------|------|
|    | 3.10.3 Linked Direct Memory Access Controller (LDMA) |      |
|    | 3.10.4 Bootloader                                    | .13  |
|    | 3.11 Memory Map                                      | .14  |
|    | 3.12 Configuration Summary                           | .15  |
| 4. | Electrical Specifications                            | . 16 |
|    | 4.1 Electrical Characteristics                       | .16  |
|    | 4.1.1 Absolute Maximum Ratings                       |      |
|    | 4.1.2 Operating Conditions                           | .17  |
|    | 4.1.3 Thermal Characteristics                        | .19  |
|    | 4.1.4 DC-DC Converter                                |      |
|    | 4.1.5 Current Consumption                            |      |
|    | 4.1.6 Wake Up Times                                  |      |
|    | 4.1.7 Brown Out Detector (BOD)                       |      |
|    | 4.1.8 Oscillators                                    |      |
|    | 4.1.9 Flash Memory Characteristics                   |      |
|    | 4.1.10 General-Purpose I/O (GPIO)                    |      |
|    | 4.1.11 Voltage Monitor (VMON)                        |      |
|    | 4.1.13 Analog Comparator (ACMP)                      |      |
|    | 4.1.14 Digital to Analog Converter (VDAC)            |      |
|    | 4.1.15 Current Digital to Analog Converter (IDAC)    |      |
|    | 4.1.16 Capacitive Sense (CSEN)                       | .47  |
|    | 4.1.17 Operational Amplifier (OPAMP)                 | .49  |
|    | 4.1.18 Pulse Counter (PCNT)                          |      |
|    | 4.1.19 Analog Port (APORT)                           |      |
|    | 4.1.20 I2C                                           |      |
|    | 4.1.21 USART SPI                                     |      |
|    | 4.2 Typical Performance Curves                       |      |
|    | 4.2.1 Supply Current                                 |      |
|    | 4.2.2 DC-DC Converter                                | .63  |
| 5. | Typical Connection Diagrams                          | . 65 |
|    | 5.1 Power                                            | .65  |
|    | 5.2 Other Connections                                | .65  |
| 6. | Pin Definitions                                      | 66   |
|    | 6.1 EFM32JG12B5xx in BGA125 Device Pinout            | .66  |
|    | 6.2 EFM32JG12B5xx in QFN48 Device Pinout             | .70  |
|    | 6.3 GPIO Functionality Table                         |      |
|    | ·                                                    |      |
|    | 6.4 Alternate Functionality Overview                 |      |
|    | 6.5 Analog Port (APORT) Client Maps                  |      |
| 7. | BGA125 Package Specifications                        | .112 |
|    | 7.1 RGA125 Package Dimensions                        | 112  |

| 9. | Revision History               |  |   |  |  |  |  |  |  |  |  |  |  | .122  |
|----|--------------------------------|--|---|--|--|--|--|--|--|--|--|--|--|-------|
|    | 8.3 QFN48 Package Marking .    |  |   |  |  |  |  |  |  |  |  |  |  | . 121 |
|    | 8.2 QFN48 PCB Land Pattern     |  |   |  |  |  |  |  |  |  |  |  |  | . 119 |
|    | 8.1 QFN48 Package Dimensions . |  |   |  |  |  |  |  |  |  |  |  |  | 117   |
| 8. | QFN48 Package Specifications.  |  |   |  |  |  |  |  |  |  |  |  |  | 117   |
|    | 7.3 BGA125 Package Marking     |  |   |  |  |  |  |  |  |  |  |  |  | 116   |
|    | 7.2 BGA125 PCB Land Pattern    |  | - |  |  |  |  |  |  |  |  |  |  | .114  |

# 3. System Overview

#### 3.1 Introduction

The EFM32JG12 product family is well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the MCU system. The detailed functional description can be found in the EFM32JG12 Reference Manual.

A block diagram of the EFM32JG12 family is shown in Figure 3.1 Detailed EFM32JG12 Block Diagram on page 7. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information.



Figure 3.1. Detailed EFM32JG12 Block Diagram

#### 3.2 Power

The EFM32JG12 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor.

The EFM32JG12 device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption.

AVDD and VREGVDD need to be 1.8 V or higher for the MCU to operate across all conditions; however the rest of the system will operate down to 1.62 V, including the digital supply and I/O. This means that the device is fully compatible with 1.8 V components. Running from a sufficiently high supply, the device can use the DC-DC to regulate voltage not only for itself, but also for other PCB components, supplying up to a total of 200 mA.

#### 3.2.1 Energy Management Unit (EMU)

The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the DC-DC regulator and the Voltage Monitor (VMON). The VMON is used to monitor multiple supply voltages. It has multiple channels which can be programmed individually by the user to determine if a sensed supply has fallen below a chosen threshold.

#### 3.2.2 DC-DC Converter

The DC-DC buck converter covers a wide range of load currents and provides up to 90% efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 200 mA to the device and surrounding PCB components. Protection features include programmable current limiting, short-circuit protection, and dead-time protection. The DC-DC converter may also enter bypass mode when the input voltage is too low for efficient operation. In bypass mode, the DC-DC input supply is internally connected directly to its output through a low resistance switch. Bypass mode also supports in-rush current limiting to prevent input supply voltage droops due to excessive output current transients.

#### 3.2.3 Power Domains

The EFM32JG12 has two peripheral power domains for operation in EM2 and lower. If all of the peripherals in a peripheral power domain are configured as unused, the power domain for that group will be powered off in the low-power mode, reducing the overall current consumption of the device.

**Table 3.1. Peripheral Power Subdomains** 

| Peripheral Power Domain 1 | Peripheral Power Domain 2 |
|---------------------------|---------------------------|
| ACMP0                     | ACMP1                     |
| PCNT0                     | PCNT1                     |
| ADC0                      | PCNT2                     |
| LETIMER0                  | CSEN                      |
| LESENSE                   | DAC0                      |
| APORT                     | LEUART0                   |
| -                         | I2C0                      |
| -                         | I2C1                      |
| -                         | IDAC                      |

# 3.3 General Purpose Input/Output (GPIO)

EFM32JG12 has up to 65 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

#### 3.4 Clocking

# 3.4.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the EFM32JG12. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

#### 3.4.2 Internal and External Oscillators

The EFM32JG12 supports two crystal oscillators and fully integrates four RC oscillators, listed below.

- A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 38 to 40 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system. The HFRCO employs fast startup at minimal
  energy consumption combined with a wide frequency range. When crystal accuracy is not required, it can be operated in free-running mode at a number of factory-calibrated frequencies. A digital phase-locked loop (DPLL) feature allows the HFRCO to achieve
  higher accuracy and stability by referencing other available clock sources such as LFXO and HFXO.
- An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire Viewer port with a wide frequency range.
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

# 3.5 Counters/Timers and PWM

# 3.5.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only.

#### 3.5.2 Wide Timer/Counter (WTIMER)

WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER 0 only.

# 3.5.3 Real Time Counter and Calendar (RTCC)

The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes down to EM4H.

#### 3.5.4 Low Energy Timer (LETIMER)

The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC.

# 3.5.5 Ultra Low Power Wake-up Timer (CRYOTIMER)

The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation.

# 3.5.6 Pulse Counter (PCNT)

The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop.

#### 3.5.7 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS.

#### 3.6 Communications and Other Digital Peripherals

# 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

# 3.6.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption.

# 3.6.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes.

# 3.6.4 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripheral to act autonomously without waking the MCU core, saving power.

#### 3.6.5 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface LESENSE<sup>TM</sup> is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators, ADC, and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable finite state machine which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

#### 3.7 Security Features

#### 3.7.1 GPCRC (General Purpose Cyclic Redundancy Check)

The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application.

# 3.7.2 Crypto Accelerator (CRYPTO)

The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. EFM32JG12 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), and SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM.

Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The CRYPTO module allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations.

#### 3.7.3 True Random Number Generator (TRNG)

The TRNG module is a non-deterministic random number generator based on a full hardware solution. The TRNG is validated with NIST800-22 and AIS-31 test suites as well as being suitable for FIPS 140-2 certification (for the purposes of cryptographic key generation).

#### 3.7.4 Security Management Unit (SMU)

The Security Management Unit (SMU) allows software to set up fine-grained security for peripheral access, which is not possible in the Memory Protection Unit (MPU). Peripherals may be secured by hardware on an individual basis, such that only priveleged accesses to the peripheral's register interface will be allowed. When an access fault occurs, the SMU reports the specific peripheral involved and can optionally generate an interrupt.

#### 3.8 Analog

# 3.8.1 Analog Port (APORT)

The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog modules on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs.

# 3.8.2 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold.

#### 3.8.3 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

# 3.8.4 Capacitive Sense (CSEN)

The CSEN module is a dedicated Capacitive Sensing block for implementing touch-sensitive user interface elements such a switches and sliders. The CSEN module uses a charge ramping measurement technique, which provides robust sensing even in adverse conditions including radiated noise and moisture. The module can be configured to take measurements on a single port pin or scan through multiple pins and store results to memory through DMA. Several channels can also be shorted together to measure the combined capacitance or implement wake-on-touch from very low energy modes. Hardware includes a digital accumulator and an averaging filter, as well as digital threshold comparators to reduce software overhead.

# 3.8.5 Digital to Analog Current Converter (IDAC)

The Digital to Analog Current Converter can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The full-scale current is programmable between 0.05  $\mu$ A and 64  $\mu$ A with several ranges consisting of various step sizes.

# 3.8.6 Digital to Analog Converter (VDAC)

The Digital to Analog Converter (VDAC) can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The opamps are used in conjunction with the VDAC, to provide output buffering. One opamp is used per single-ended channel, or two opamps are used to provide differential outputs. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3.

#### 3.8.7 Operational Amplifiers

The opamps are low power amplifiers with a high degree of flexibility targeting a wide variety of standard opamp application areas, and are available down to EM3. With flexible built-in programming for gain and interconnection they can be configured to support multiple common opamp functions. All pins are also available externally for filter configurations. Each opamp has a rail to rail input and a rail to rail output. They can be used in conjunction with the VDAC module or in stand-alone configurations. The opamps save energy, PCB space, and cost as compared with standalone opamps because they are integrated on-chip.

# 3.9 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the EFM32JG12. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

# 3.10 Core and Memory

#### 3.10.1 Processor Core

The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M3 RISC processor achieving 1.25 Dhrystone MIPS/MHz
- · Memory Protection Unit (MPU) supporting up to 8 memory segments
- Embedded Trace Macrocell (ETM) for real-time trace and debug
- Up to 1024 kB flash program memory
  - · Dual-bank memory with read-while-write support
- · Up to 256 kB RAM data memory
- · Configuration and event handling of all modules
- · 2-pin Serial-Wire or 4-pin JTAG debug interface

#### 3.10.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

# 3.10.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented.

#### 3.10.4 Bootloader

All devices come pre-programmed with a UART bootloader. This bootloader resides in flash and can be erased if it is not needed. More information about the bootloader protocol and usage can be found in *AN0003: UART Bootloader*. Application notes can be found on the Silicon Labs website (www.silabs.com/32bit-appnotes) or within Simplicity Studio in the [**Documentation**] area.

# 3.11 Memory Map

The EFM32JG12 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration.



Figure 3.2. EFM32JG12 Memory Map — Core Peripherals and Code Space



Figure 3.3. EFM32JG12 Memory Map — Peripherals

# 3.12 Configuration Summary

The features of the EFM32JG12 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

**Table 3.2. Configuration Summary** 

| Module  | Configuration                   | Pin Connections                 |
|---------|---------------------------------|---------------------------------|
| USART0  | IrDA SmartCard                  | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1  | IrDA I <sup>2</sup> S SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| USART2  | IrDA SmartCard                  | US2_TX, US2_RX, US2_CLK, US2_CS |
| USART3  | IrDA I <sup>2</sup> S SmartCard | US3_TX, US3_RX, US3_CLK, US3_CS |
| TIMER0  | with DTI                        | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1  | -                               | TIM1_CC[3:0]                    |
| WTIMER0 | with DTI                        | WTIM0_CC[2:0], WTIM0_CDTI[2:0]  |
| WTIMER1 | -                               | WTIM1_CC[3:0]                   |

# 4. Electrical Specifications

#### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on  $T_{AMB}$ =25 °C and  $V_{DD}$ = 3.3 V, by production test and/or technology characterization.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

Refer to 4.1.2.1 General Operating Conditions for more details about operational supply and temperature limits.

# 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                           | Symbol                 | Test Condition                                               | Min  | Тур | Max                            | Unit   |
|-------------------------------------|------------------------|--------------------------------------------------------------|------|-----|--------------------------------|--------|
| Storage temperature range           | T <sub>STG</sub>       |                                                              | -50  | _   | 150                            | °C     |
| Voltage on any supply pin           | $V_{\text{DDMAX}}$     |                                                              | -0.3 | _   | 3.8                            | V      |
| Voltage ramp rate on any supply pin | V <sub>DDRAMPMAX</sub> |                                                              | _    | _   | 1                              | V / µs |
| DC voltage on any GPIO pin          | V <sub>DIGPIN</sub>    | 5V tolerant GPIO pins <sup>1</sup> <sup>2</sup> <sup>3</sup> | -0.3 | _   | Min of 5.25<br>and IOVDD<br>+2 | V      |
|                                     |                        | Standard GPIO pins                                           | -0.3 | _   | IOVDD+0.3                      | V      |
| Voltage on HFXO pins                | V <sub>HFXOPIN</sub>   |                                                              | -0.3 | _   | 1.4                            | V      |
| Total current into VDD power lines  | I <sub>VDDMAX</sub>    | Source                                                       | _    | _   | 200                            | mA     |
| Total current into VSS ground lines | I <sub>VSSMAX</sub>    | Sink                                                         | _    | _   | 200                            | mA     |
| Current per I/O pin                 | I <sub>IOMAX</sub>     | Sink                                                         | _    | _   | 50                             | mA     |
|                                     |                        | Source                                                       | _    | _   | 50                             | mA     |
| Current for all I/O pins            | I <sub>IOALLMAX</sub>  | Sink                                                         | _    | _   | 200                            | mA     |
|                                     |                        | Source                                                       | _    | _   | 200                            | mA     |
| Junction temperature                | TJ                     | -G grade devices                                             | -40  | _   | 105                            | °C     |
|                                     |                        | -I grade devices                                             | -40  | _   | 125                            | °C     |

- 1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD.
- 2. Valid for IOVDD in valid operating range or when IOVDD is undriven (high-Z). If IOVDD is connected to a low-impedance source below the valid operating range (e.g. IOVDD shorted to VSS), the pin voltage maximum is IOVDD + 0.3 V, to avoid exceeding the maximum IO current specifications.
- 3. To operate above the IOVDD supply rail, over-voltage tolerance must be enabled according to the GPIO\_Px\_OVTDIS register. Pins with over-voltage tolerance disabled have the same limits as Standard GPIO.

# 4.1.2 Operating Conditions

When assigning supply sources, the following requirements must be observed:

- VREGVDD must be greater than or equal to AVDD, DVDD and all IOVDD supplies.
- VREGVDD = AVDD
- DVDD ≤ AVDD
- IOVDD ≤ AVDD

# 4.1.2.1 General Operating Conditions

**Table 4.2. General Operating Conditions** 

| Parameter                                                           | Symbol                | Test Condition                                      | Min  | Тур | Max                  | Unit |
|---------------------------------------------------------------------|-----------------------|-----------------------------------------------------|------|-----|----------------------|------|
| Operating ambient tempera-                                          | T <sub>A</sub>        | -G temperature grade                                | -40  | 25  | 85                   | °C   |
| ture range <sup>6</sup>                                             |                       | -I temperature grade                                | -40  | 25  | 125                  | °C   |
| AVDD supply voltage <sup>2</sup>                                    | V <sub>AVDD</sub>     |                                                     | 1.8  | 3.3 | 3.8                  | V    |
| VREGVDD operating supply                                            | V <sub>VREGVDD</sub>  | DCDC in regulation                                  | 2.4  | 3.3 | 3.8                  | V    |
| voltage <sup>2</sup> 1                                              |                       | DCDC in bypass, 50mA load                           | 1.8  | 3.3 | 3.8                  | V    |
|                                                                     |                       | DCDC not in use. DVDD externally shorted to VREGVDD | 1.8  | 3.3 | 3.8                  | V    |
| VREGVDD current                                                     | I <sub>VREGVDD</sub>  | DCDC in bypass, T ≤ 85 °C                           | _    | _   | 200                  | mA   |
|                                                                     |                       | DCDC in bypass, T > 85 °C                           | _    | _   | 100                  | mA   |
| DVDD operating supply voltage                                       | V <sub>DVDD</sub>     |                                                     | 1.62 | _   | V <sub>VREGVDD</sub> | V    |
| IOVDD operating supply voltage                                      | V <sub>IOVDD</sub>    | All IOVDD pins <sup>5</sup>                         | 1.62 | _   | V <sub>VREGVDD</sub> | V    |
| DECOUPLE output capacitor <sup>3 4</sup>                            | C <sub>DECOUPLE</sub> |                                                     | 0.75 | 1.0 | 2.75                 | μF   |
| Difference between AVDD and VREGVDD, ABS(AVDD-VREGVDD) <sup>2</sup> | $dV_{DD}$             |                                                     | _    | _   | 0.1                  | V    |
| HFCORECLK frequency                                                 | f <sub>CORE</sub>     | VSCALE2, MODE = WS1                                 | _    | _   | 40                   | MHz  |
|                                                                     |                       | VSCALE0, MODE = WS0                                 | _    | _   | 20                   | MHz  |
| HFCLK frequency                                                     | f <sub>HFCLK</sub>    | VSCALE2                                             | _    | _   | 40                   | MHz  |
|                                                                     |                       | VSCALE0                                             | _    | _   | 20                   | MHz  |

- 1. The minimum voltage required in bypass mode is calculated using  $R_{BYP}$  from the DCDC specification table. Requirements for other loads can be calculated as  $V_{DVDD\ min}+I_{LOAD}*R_{BYP\_max}$ .
- 2. VREGVDD must be tied to AVDD. Both VREGVDD and AVDD minimum voltages must be satisfied for the part to operate.
- 3. The system designer should consult the characteristic specs of the capacitor used on DECOUPLE to ensure its capacitance value stays within the specified bounds across temperature and DC bias.
- 4. VSCALE0 to VSCALE2 voltage change transitions occur at a rate of 10 mV / usec for approximately 20 usec. During this transition, peak currents will be dependent on the value of the DECOUPLE output capacitor, from 35 mA (with a 1  $\mu$ F capacitor) to 70 mA (with a 2.7  $\mu$ F capacitor).
- 5. When the CSEN peripheral is used with chopping enabled (CSEN\_CTRL\_CHOPEN = ENABLE), IOVDD must be equal to AVDD.
- 6. The maximum limit on  $T_A$  may be lower due to device self-heating, which depends on the power dissipation of the specific application.  $T_A$  (max) =  $T_J$  (max) (THETA<sub>JA</sub> x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for  $T_J$  and THETA<sub>JA</sub>.

# 4.1.3 Thermal Characteristics

**Table 4.3. Thermal Characteristics** 

| Parameter          | Symbol              | Test Condition                                       | Min | Тур  | Max | Unit |
|--------------------|---------------------|------------------------------------------------------|-----|------|-----|------|
| Thermal Resistance | THETA <sub>JA</sub> | QFN48 Package, 2-Layer PCB,<br>Air velocity = 0 m/s  | _   | 75.7 | _   | °C/W |
|                    |                     | QFN48 Package, 2-Layer PCB,<br>Air velocity = 1 m/s  | _   | 61.5 | _   | °C/W |
|                    |                     | QFN48 Package, 2-Layer PCB,<br>Air velocity = 2 m/s  | _   | 55.4 | _   | °C/W |
|                    |                     | QFN48 Package, 4-Layer PCB,<br>Air velocity = 0 m/s  | _   | 30.2 | _   | °C/W |
|                    |                     | QFN48 Package, 4-Layer PCB,<br>Air velocity = 1 m/s  | _   | 26.3 | _   | °C/W |
|                    |                     | QFN48 Package, 4-Layer PCB,<br>Air velocity = 2 m/s  | _   | 24.9 | _   | °C/W |
|                    |                     | BGA125 Package, 2-Layer PCB,<br>Air velocity = 0 m/s | _   | 90.7 | _   | °C/W |
|                    |                     | BGA125 Package, 2-Layer PCB,<br>Air velocity = 1 m/s | _   | 73.7 | _   | °C/W |
|                    |                     | BGA125 Package, 2-Layer PCB,<br>Air velocity = 2 m/s | _   | 66.4 | _   | °C/W |
|                    |                     | BGA125 Package, 4-Layer PCB,<br>Air velocity = 0 m/s | _   | 45   | _   | °C/W |
|                    |                     | BGA125 Package, 4-Layer PCB,<br>Air velocity = 1 m/s | _   | 39.6 | _   | °C/W |
|                    |                     | BGA125 Package, 4-Layer PCB,<br>Air velocity = 2 m/s | _   | 37.6 | _   | °C/W |

# 4.1.4 DC-DC Converter

Test conditions: L\_DCDC=4.7  $\mu$ H (Murata LQH3NPN4R7MM0L), C\_DCDC=4.7  $\mu$ F (Samsung CL10B475KQ8NQNC), V\_DCDC\_I=3.3 V, V\_DCDC\_O=1.8 V, I\_DCDC\_LOAD=50 mA, Heavy Drive configuration, F\_DCDC\_LN=7 MHz, unless otherwise indicated.

Table 4.4. DC-DC Converter

| Parameter                                           | Symbol              | Test Condition                                                                                                                           | Min  | Тур | Max                           | Unit |
|-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------------------------------|------|
| Input voltage range                                 | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA                                                                                              | 1.8  | _   | V <sub>VREGVDD</sub> _<br>MAX | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4  | _   | V <sub>VREGVDD</sub><br>MAX   | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA                                                                       | 2.6  | _   | V <sub>VREGVDD</sub> _        | V    |
| Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> |                                                                                                                                          | 1.8  | _   | V <sub>VREGVDD</sub>          | V    |
| Regulation DC accuracy                              | ACC <sub>DC</sub>   | Low Noise (LN) mode, 1.8 V target output                                                                                                 | 1.7  | _   | 1.9                           | V    |
| Regulation window <sup>4</sup>                      | WIN <sub>REG</sub>  | Low Power (LP) mode,<br>LPCMPBIASEMxx³ = 0, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 75 μA                                          | 1.63 | _   | 2.2                           | V    |
|                                                     |                     | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 10 mA                              | 1.63 | _   | 2.1                           | V    |
| Steady-state output ripple                          | V <sub>R</sub>      |                                                                                                                                          | _    | 3   | _                             | mVpp |
| Output voltage under/over-<br>shoot                 | V <sub>OV</sub>     | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA                                                             | _    | 25  | 60                            | mV   |
|                                                     |                     | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA                                                              | _    | 45  | 90                            | mV   |
|                                                     |                     | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode                                                       | _    | 200 | _                             | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode                        | _    | 40  | _                             | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode                        | _    | 100 | _                             | mV   |
| DC line regulation                                  | V <sub>REG</sub>    | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V                                                                                 | _    | 0.1 | _                             | %    |
| DC load regulation                                  | I <sub>REG</sub>    | Load changes between 0 mA and 100 mA in CCM mode                                                                                         | _    | 0.1 | _                             | %    |

| Parameter                                  | Symbol                | Test Condition                                               | Min | Тур | Max | Unit |
|--------------------------------------------|-----------------------|--------------------------------------------------------------|-----|-----|-----|------|
| Max load current                           | I <sub>LOAD_MAX</sub> | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T ≤ 85 °C | _   | _   | 200 | mA   |
|                                            |                       | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T > 85 °C | _   | _   | 100 | mA   |
|                                            |                       | Low noise (LN) mode, Medium Drive <sup>2</sup>               | _   | _   | 100 | mA   |
|                                            |                       | Low noise (LN) mode, Light Drive <sup>2</sup>                | _   | _   | 50  | mA   |
|                                            |                       | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0       | _   | _   | 75  | μA   |
|                                            |                       | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3       | _   | _   | 10  | mA   |
| DCDC nominal output capacitor <sup>5</sup> | C <sub>DCDC</sub>     | 25% tolerance                                                | 1   | 4.7 | 4.7 | μF   |
| DCDC nominal output inductor               | L <sub>DCDC</sub>     | 20% tolerance                                                | 4.7 | 4.7 | 4.7 | μH   |
| Resistance in Bypass mode                  | R <sub>BYP</sub>      |                                                              | _   | 1.2 | 2.5 | Ω    |

- 1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage,  $V_{VREGVDD}$ .
- 2. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=15.
- 3. LPCMPBIASEMxx refers to either LPCMPBIASEM234H in the EMU\_DCDCMISCCTRL register or LPCMPBIASEM01 in the EMU\_DCDCLOEM01CFG register, depending on the energy mode.
- 4. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits.
- 5. Output voltage under/over-shoot and regulation are specified with  $C_{DCDC}$  4.7  $\mu$ F. Different settings for DCDCLNCOMPCTRL must be used if  $C_{DCDC}$  is lower than 4.7  $\mu$ F. See Application Note AN0948 for details.

# 4.1.5 Current Consumption

# 4.1.5.1 Current Consumption 3.3 V without DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = 3.3 V.  $T = 25 ^{\circ}C$ . DCDC is off. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T = 25 ^{\circ}C$ .

Table 4.5. Current Consumption 3.3 V without DC-DC Converter

| Parameter                                                              | Symbol               | Test Condition                                                        | Min | Тур  | Max | Unit   |
|------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals disabled          | I <sub>ACTIVE</sub>  | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup>      | _   | 126  | _   | μA/MHz |
| abled                                                                  |                      | 38 MHz HFRCO, CPU running<br>Prime from flash                         | _   | 99   | _   | μA/MHz |
|                                                                        |                      | 38 MHz HFRCO, CPU running while loop from flash                       | _   | 99   | 105 | μΑ/MHz |
|                                                                        |                      | 38 MHz HFRCO, CPU running<br>CoreMark from flash                      | _   | 124  | _   | µA/MHz |
|                                                                        |                      | 26 MHz HFRCO, CPU running while loop from flash                       | _   | 102  | 108 | µA/MHz |
|                                                                        |                      | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 280  | 435 | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis-              |                      | 19 MHz HFRCO, CPU running while loop from flash                       | _   | 88   | _   | µA/MHz |
| abled and voltage scaling enabled                                      |                      | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 234  | _   | µA/MHz |
| Current consumption in EM1 mode with all peripherals disabled          | I <sub>EM1</sub>     | 38.4 MHz crystal <sup>1</sup>                                         | _   | 76   | _   | μΑ/MHz |
|                                                                        |                      | 38 MHz HFRCO                                                          | _   | 50   | 54  | µA/MHz |
|                                                                        |                      | 26 MHz HFRCO                                                          | _   | 52   | 58  | µA/MHz |
|                                                                        |                      | 1 MHz HFRCO                                                           | _   | 230  | 400 | µA/MHz |
| Current consumption in EM1                                             | I <sub>EM1_VS</sub>  | 19 MHz HFRCO                                                          | _   | 47   | _   | μΑ/MHz |
| mode with all peripherals dis-<br>abled and voltage scaling<br>enabled |                      | 1 MHz HFRCO                                                           | _   | 193  | _   | μA/MHz |
| Current consumption in EM2 mode, with voltage scaling                  | I <sub>EM2_VS</sub>  | Full 256 kB RAM retention and RTCC running from LFXO                  | _   | 2.9  | _   | μА     |
| enabled                                                                |                      | Full 256 kB RAM retention and RTCC running from LFRCO                 | _   | 3.2  | _   | μА     |
|                                                                        |                      | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>2</sup> | _   | 2.1  |     | μА     |
| Current consumption in EM3 mode, with voltage scaling enabled          | I <sub>EM3_VS</sub>  | Full 256 kB RAM retention and CRYOTIMER running from ULFR-CO          | _   | 2.56 | 4.8 | μА     |
| Current consumption in EM4H mode, with voltage                         | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO                        | _   | 1.0  | _   | μА     |
| scaling enabled                                                        |                      | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO            | _   | 0.45 | _   | μА     |
|                                                                        |                      | 128 byte RAM retention, no RTCC                                       | _   | 0.43 | 0.9 | μA     |
| ·                                                                      | •                    |                                                                       |     |      |     |        |

| Parameter                        | Symbol            | Test Condition            | Min | Тур  | Max | Unit |
|----------------------------------|-------------------|---------------------------|-----|------|-----|------|
| Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | _   | 0.04 | 0.1 | μA   |

- 1. CMU\_HFXOCTRL\_LOWPOWER=1.
- 2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1

# 4.1.5.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V DC-DC output. T = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T = 25 °C.

Table 4.6. Current Consumption 3.3 V using DC-DC Converter

| Parameter                                                                        | Symbol                     | Test Condition                                                   | Min | Тур  | Max | Unit   |
|----------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals disabled, DCDC in Low Noise | I <sub>ACTIVE</sub> _DCM   | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | _   | 86   | _   | μA/MHz |
| DCM mode <sup>2</sup>                                                            |                            | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 70   | _   | μA/MHz |
|                                                                                  |                            | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 70   | _   | µA/MHz |
|                                                                                  |                            | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 85   | _   | µA/MHz |
|                                                                                  |                            | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 77   | _   | µA/MHz |
|                                                                                  |                            | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 636  | _   | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis-                        | IACTIVE_CCM                | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | _   | 96   | _   | µA/MHz |
| abled, DCDC in Low Noise<br>CCM mode <sup>1</sup>                                |                            | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 81   | _   | μΑ/MHz |
|                                                                                  |                            | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 82   | _   | µA/MHz |
|                                                                                  |                            | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 95   | _   | μΑ/MHz |
|                                                                                  |                            | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 95   | _   | µA/MHz |
|                                                                                  |                            | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 1155 | _   | μΑ/MHz |
| Current consumption in EM0 mode with all peripherals dis-                        | I <sub>ACTIVE_LPM</sub>    | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | _   | 80   | _   | μΑ/MHz |
| abled, DCDC in LP mode <sup>3</sup>                                              |                            | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 64   | _   | μΑ/MHz |
|                                                                                  |                            | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 64   | _   | μΑ/MHz |
|                                                                                  |                            | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 79   | _   | µA/MHz |
|                                                                                  |                            | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 66   | _   | µA/MHz |
|                                                                                  |                            | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 224  | _   | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis-                        | I <sub>ACTIVE_CCM_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash                  | _   | 101  | _   | µA/MHz |
| abled and voltage scaling<br>enabled, DCDC in Low<br>Noise CCM mode <sup>1</sup> |                            | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 1128 | _   | μΑ/MHz |

| Parameter                                                                                                                          | Symbol                     | Test Condition                                                        | Min | Тур  | Max | Unit   |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals dis-                                                                          | I <sub>ACTIVE_LPM_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash                       | _   | 58   | _   | μA/MHz |
| abled and voltage scaling enabled, DCDC in LP mode <sup>3</sup>                                                                    |                            | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 196  | _   | µA/MHz |
| Current consumption in EM1                                                                                                         | I <sub>EM1_DCM</sub>       | 38.4 MHz crystal <sup>4</sup>                                         | _   | 56   | _   | μΑ/MHz |
| mode with all peripherals disabled, DCDC in Low Noise                                                                              |                            | 38 MHz HFRCO                                                          | _   | 41   | _   | μΑ/MHz |
| DCM mode <sup>2</sup>                                                                                                              |                            | 26 MHz HFRCO                                                          | _   | 48   | _   | μΑ/MHz |
|                                                                                                                                    |                            | 1 MHz HFRCO                                                           | _   | 610  | _   | μΑ/MHz |
| Current consumption in EM1                                                                                                         | I <sub>EM1_LPM</sub>       | 38.4 MHz crystal <sup>4</sup>                                         | _   | 49   | _   | μΑ/MHz |
| mode with all peripherals disabled, DCDC in Low Power                                                                              |                            | 38 MHz HFRCO                                                          | _   | 33   | _   | µA/MHz |
| mode <sup>3</sup>                                                                                                                  |                            | 26 MHz HFRCO                                                          | _   | 35   | _   | µA/MHz |
|                                                                                                                                    |                            | 1 MHz HFRCO                                                           | _   | 194  | _   | µA/MHz |
| Current consumption in EM1 mode with all peripherals disabled and voltage scaling enabled, DCDC in Low Noise DCM mode <sup>2</sup> | I <sub>EM1_DCM_VS</sub>    | 19 MHz HFRCO                                                          | _   | 52   | _   | µA/MHz |
|                                                                                                                                    |                            | 1 MHz HFRCO                                                           | _   | 587  | _   | μA/MHz |
| Current consumption in EM1                                                                                                         | I <sub>EM1_LPM_VS</sub>    | 19 MHz HFRCO                                                          | _   | 32   | _   | µA/MHz |
| mode with all peripherals dis-<br>abled and voltage scaling<br>enabled. DCDC in LP mode <sup>3</sup>                               |                            | 1 MHz HFRCO                                                           | _   | 170  | _   | μA/MHz |
| Current consumption in EM2 mode, with voltage scaling                                                                              | I <sub>EM2_VS</sub>        | Full 256 kB RAM retention and RTCC running from LFXO                  | _   | 2.1  | _   | μА     |
| enabled, DCDC in LP mode <sup>3</sup>                                                                                              |                            | Full 256 kB RAM retention and RTCC running from LFRCO                 | _   | 2.2  | _   | μА     |
|                                                                                                                                    |                            | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>5</sup> | _   | 1.5  | _   | μА     |
| Current consumption in EM3 mode, with voltage scaling enabled                                                                      | I <sub>EM3_VS</sub>        | Full 256 kB RAM retention and CRYOTIMER running from ULFR-CO          | _   | 1.81 | _   | μA     |
| Current consumption in EM4H mode, with voltage                                                                                     | I <sub>EM4H_VS</sub>       | 128 byte RAM retention, RTCC running from LFXO                        | _   | 0.69 | _   | μА     |
| scaling enabled                                                                                                                    |                            | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO            | _   | 0.39 | _   | μА     |
|                                                                                                                                    |                            | 128 byte RAM retention, no RTCC                                       |     | 0.39 | _   | μA     |
| Current consumption in EM4S mode                                                                                                   | I <sub>EM4S</sub>          | No RAM retention, no RTCC                                             | _   | 0.06 | _   | μА     |

- 1. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD.
- 2. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD.
- 3. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPCMPBIASEM234H=0, LPCLIMILIM-SEL=1, ANASW=DVDD.
- 4. CMU HFXOCTRL LOWPOWER=1.
- 5. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1

# 4.1.5.3 Current Consumption 1.8 V without DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = 1.8 V.  $T = 25 ^{\circ}C$ . DCDC is off. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T = 25 ^{\circ}C$ .

Table 4.7. Current Consumption 1.8 V without DC-DC Converter

| Parameter                                                                                 | Symbol               | Test Condition                                                        | Min | Тур  | Max | Unit   |
|-------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals disabled                             | I <sub>ACTIVE</sub>  | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup>      | _   | 126  | _   | μA/MHz |
| abled                                                                                     |                      | 38 MHz HFRCO, CPU running<br>Prime from flash                         | _   | 99   | _   | μA/MHz |
|                                                                                           |                      | 38 MHz HFRCO, CPU running while loop from flash                       | _   | 99   | _   | µA/MHz |
|                                                                                           |                      | 38 MHz HFRCO, CPU running<br>CoreMark from flash                      | _   | 124  | _   | µA/MHz |
|                                                                                           |                      | 26 MHz HFRCO, CPU running while loop from flash                       |     | 102  | _   | µA/MHz |
|                                                                                           |                      | 1 MHz HFRCO, CPU running while loop from flash                        |     | 277  | _   | µA/MHz |
| Current consumption in EM0 mode with all peripherals disabled and voltage scaling enabled | IACTIVE_VS           | 19 MHz HFRCO, CPU running while loop from flash                       | 1   | 87   | _   | µA/MHz |
|                                                                                           |                      | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 231  | _   | μA/MHz |
| Current consumption in EM1 mode with all peripherals disabled                             | I <sub>EM1</sub>     | 38.4 MHz crystal <sup>1</sup>                                         | _   | 76   | _   | μΑ/MHz |
|                                                                                           |                      | 38 MHz HFRCO                                                          | _   | 50   | _   | µA/MHz |
|                                                                                           |                      | 26 MHz HFRCO                                                          | _   | 52   | _   | μΑ/MHz |
|                                                                                           |                      | 1 MHz HFRCO                                                           | _   | 227  | _   | µA/MHz |
| Current consumption in EM1                                                                | I <sub>EM1_VS</sub>  | 19 MHz HFRCO                                                          | _   | 47   | _   | μΑ/MHz |
| mode with all peripherals dis-<br>abled and voltage scaling<br>enabled                    |                      | 1 MHz HFRCO                                                           | _   | 190  | _   | µA/MHz |
| Current consumption in EM2 mode, with voltage scaling                                     | I <sub>EM2_VS</sub>  | Full 256 kB RAM retention and RTCC running from LFXO                  | _   | 2.8  | _   | μА     |
| enabled                                                                                   |                      | Full 256 kB RAM retention and RTCC running from LFRCO                 | _   | 3.0  | _   | μА     |
|                                                                                           |                      | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>2</sup> | _   | 1.9  | _   | μА     |
| Current consumption in EM3 mode, with voltage scaling enabled                             | I <sub>EM3_VS</sub>  | Full 256 kB RAM retention and CRYOTIMER running from ULFR-CO          | _   | 2.47 | _   | μА     |
| Current consumption in EM4H mode, with voltage                                            | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO                        | _   | 0.91 | _   | μА     |
| scaling enabled                                                                           |                      | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO            |     | 0.35 | _   | μА     |
|                                                                                           |                      | 128 byte RAM retention, no RTCC                                       | _   | 0.35 | _   | μA     |
| Current consumption in EM4S mode                                                          | I <sub>EM4S</sub>    | No RAM retention, no RTCC                                             | _   | 0.04 | _   | μА     |

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
| Note:     |        |                |     |     |     |      |

- 1. CMU\_HFXOCTRL\_LOWPOWER=1.
- 2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1

# 4.1.6 Wake Up Times

Table 4.8. Wake Up Times

| Parameter                             | Symbol               | Test Condition                                               | Min | Тур  | Max | Unit          |
|---------------------------------------|----------------------|--------------------------------------------------------------|-----|------|-----|---------------|
| Wakeup time from EM1                  | t <sub>EM1_WU</sub>  |                                                              | _   | 3    | _   | AHB<br>Clocks |
| Wake up from EM2                      | t <sub>EM2_WU</sub>  | Code execution from flash                                    | _   | 10.1 | _   | μs            |
|                                       |                      | Code execution from RAM                                      | _   | 3.2  | _   | μs            |
| Wake up from EM3                      | t <sub>EM3_WU</sub>  | Code execution from flash                                    | _   | 10.1 | _   | μs            |
|                                       |                      | Code execution from RAM                                      | _   | 3.2  | _   | μs            |
| Wake up from EM4H <sup>1</sup>        | t <sub>EM4H_WU</sub> | Executing from flash                                         | _   | 80   | _   | μs            |
| Wake up from EM4S <sup>1</sup>        | t <sub>EM4S_WU</sub> | Executing from flash                                         | _   | 291  | _   | μs            |
| Time from release of reset            | t <sub>RESET</sub>   | Soft Pin Reset released                                      | _   | 43   | _   | μs            |
| source to first instruction execution |                      | Any other reset released                                     | _   | 350  | _   | μs            |
| Power mode scaling time               | tscale               | VSCALE0 to VSCALE2, HFCLK = 19 MHz <sup>4</sup> <sup>2</sup> | _   | 31.8 | _   | μs            |
|                                       |                      | VSCALE2 to VSCALE0, HFCLK = 19 MHz <sup>3</sup>              | _   | 4.3  | _   | μs            |

- 1. Time from wakeup request until first instruction is executed. Wakeup results in device reset.
- 2. VSCALE0 to VSCALE2 voltage change transitions occur at a rate of 10 mV/ $\mu$ s for approximately 20  $\mu$ s. During this transition, peak currents will be dependent on the value of the DECOUPLE output capacitor, from 35 mA (with a 1  $\mu$ F capacitor) to 70 mA (with a 2.7  $\mu$ F capacitor).
- 3. Scaling down from VSCALE2 to VSCALE0 requires approximately 2.8 µs + 29 HFCLKs.
- 4. Scaling up from VSCALE0 to VSCALE2 requires approximately 30.3 µs + 28 HFCLKs.

# 4.1.7 Brown Out Detector (BOD)

Table 4.9. Brown Out Detector (BOD)

| Parameter              | Symbol                     | Test Condition               | Min  | Тур | Max  | Unit |
|------------------------|----------------------------|------------------------------|------|-----|------|------|
| DVDD BOD threshold     | $V_{DVDDBOD}$              | DVDD rising                  | _    | _   | 1.62 | V    |
|                        |                            | DVDD falling (EM0/EM1)       | 1.35 | _   | _    | V    |
|                        |                            | DVDD falling (EM2/EM3)       | 1.3  | _   | _    | V    |
| DVDD BOD hysteresis    | V <sub>DVDDBOD_HYST</sub>  |                              | _    | 18  | _    | mV   |
| DVDD BOD response time | t <sub>DVDDBOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _    | 2.4 | _    | μs   |
| AVDD BOD threshold     | V <sub>AVDDBOD</sub>       | AVDD rising                  | _    | _   | 1.8  | V    |
|                        |                            | AVDD falling (EM0/EM1)       | 1.62 | _   | _    | V    |
|                        |                            | AVDD falling (EM2/EM3)       | 1.53 | _   | _    | V    |
| AVDD BOD hysteresis    | V <sub>AVDDBOD_HYST</sub>  |                              | _    | 20  | _    | mV   |
| AVDD BOD response time | tavddbod_delay             | Supply drops at 0.1V/µs rate | _    | 2.4 | _    | μs   |
| EM4 BOD threshold      | V <sub>EM4DBOD</sub>       | AVDD rising                  | _    | _   | 1.7  | V    |
|                        |                            | AVDD falling                 | 1.45 | _   | _    | V    |
| EM4 BOD hysteresis     | V <sub>EM4BOD_HYST</sub>   |                              | _    | 25  | _    | mV   |
| EM4 BOD response time  | t <sub>EM4BOD_DELAY</sub>  | Supply drops at 0.1V/µs rate | _    | 300 | _    | μs   |

# 4.1.8 Oscillators

# 4.1.8.1 Low-Frequency Crystal Oscillator (LFXO)

Table 4.10. Low-Frequency Crystal Oscillator (LFXO)

| Parameter                                                | Symbol               | Test Condition                                              | Min | Тур    | Max | Unit |
|----------------------------------------------------------|----------------------|-------------------------------------------------------------|-----|--------|-----|------|
| Crystal frequency                                        | f <sub>LFXO</sub>    |                                                             | _   | 32.768 | _   | kHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>LFXO</sub>  |                                                             | _   | _      | 70  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> |                                                             | 6   | _      | 18  | pF   |
| On-chip tuning cap range <sup>2</sup>                    | C <sub>LFXO_T</sub>  | On each of LFXTAL_N and LFXTAL_P pins                       | 8   | _      | 40  | pF   |
| On-chip tuning cap step size                             | SS <sub>LFXO</sub>   |                                                             | _   | 0.25   | _   | pF   |
| Current consumption after startup <sup>3</sup>           | I <sub>LFXO</sub>    | ESR = 70 kOhm, $C_L = 7 pF$ ,<br>$GAIN^4 = 2$ , $AGC^4 = 1$ | _   | 273    | _   | nA   |
| Start- up time                                           | t <sub>LFXO</sub>    | ESR = 70 kOhm, $C_L = 7 pF$ ,<br>$GAIN^4 = 2$               | _   | 308    | _   | ms   |

- 1. Total load capacitance as seen by the crystal.
- 2. The effective load capacitance seen by the crystal will be  $C_{LFXO\_T}$  /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.
- 3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register.
- 4. In CMU\_LFXOCTRL register.

# 4.1.8.2 High-Frequency Crystal Oscillator (HFXO)

Table 4.11. High-Frequency Crystal Oscillator (HFXO)

| Parameter                                                | Symbol                   | Test Condition                                 | Min | Тур  | Max | Unit |
|----------------------------------------------------------|--------------------------|------------------------------------------------|-----|------|-----|------|
| Crystal frequency                                        | f <sub>HFXO</sub>        |                                                | 38  | 38.4 | 40  | MHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>HFXO_38M4</sub> | Crystal frequency 38.4 MHz                     | _   | _    | 60  | Ω    |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>HFXO_CL</sub>     |                                                | 6   | _    | 12  | pF   |
| On-chip tuning cap range <sup>2</sup>                    | C <sub>HFXO_T</sub>      | On each of HFXTAL_N and HFXTAL_P pins          | 9   | 20   | 25  | pF   |
| On-chip tuning capacitance step                          | SS <sub>HFXO</sub>       |                                                | _   | 0.04 | _   | pF   |
| Startup time                                             | t <sub>HFXO</sub>        | 38.4 MHz, ESR = 50 Ohm, C <sub>L</sub> = 10 pF | _   | 300  | _   | μs   |
| Frequency tolerance for the crystal                      | FT <sub>HFXO</sub>       | 38.4 MHz, ESR = 50 Ohm, C <sub>L</sub> = 10 pF | -40 | _    | 40  | ppm  |

# Note:

- 1. Total load capacitance as seen by the crystal.
- 2. The effective load capacitance seen by the crystal will be C<sub>HFXO\_T</sub> /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.

# 4.1.8.3 Low-Frequency RC Oscillator (LFRCO)

Table 4.12. Low-Frequency RC Oscillator (LFRCO)

| Parameter                        | Symbol             | Test Condition                     | Min  | Тур    | Max  | Unit |
|----------------------------------|--------------------|------------------------------------|------|--------|------|------|
| Oscillation frequency            | f <sub>LFRCO</sub> | ENVREF <sup>2</sup> = 1            | 31.3 | 32.768 | 33.6 | kHz  |
|                                  |                    | ENVREF <sup>2</sup> = 1, T > 85 °C | 31.6 | 32.768 | 36.8 | kHz  |
|                                  |                    | ENVREF <sup>2</sup> = 0            | 31.3 | 32.768 | 33.4 | kHz  |
|                                  |                    | ENVREF <sup>2</sup> = 0, T > 85 °C | 30.0 | 32.768 | 33.4 | kHz  |
| Startup time                     | t <sub>LFRCO</sub> |                                    | _    | 500    | _    | μs   |
| Current consumption <sup>1</sup> | I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL     | _    | 370    | _    | nA   |
|                                  |                    | ENVREF = 0 in<br>CMU_LFRCOCTRL     | _    | 520    | _    | nA   |

- 1. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register.
- 2. In CMU\_LFRCOCTRL register.

# 4.1.8.4 High-Frequency RC Oscillator (HFRCO)

Table 4.13. High-Frequency RC Oscillator (HFRCO)

| Parameter                           | Symbol                    | Test Condition                                                                 | Min  | Тур | Max | Unit  |
|-------------------------------------|---------------------------|--------------------------------------------------------------------------------|------|-----|-----|-------|
| Frequency accuracy                  | fHFRCO_ACC                | At production calibrated frequencies, across supply voltage and temperature    | -2.5 | _   | 2.5 | %     |
| Start-up time                       | t <sub>HFRCO</sub>        | f <sub>HFRCO</sub> ≥ 19 MHz                                                    | _    | 300 | _   | ns    |
|                                     |                           | 4 < f <sub>HFRCO</sub> < 19 MHz                                                | _    | 1   | _   | μs    |
|                                     |                           | f <sub>HFRCO</sub> ≤ 4 MHz                                                     | _    | 2.5 | _   | μs    |
| Maximum DPLL lock time <sup>1</sup> | t <sub>DPLL_LOCK</sub>    | f <sub>REF</sub> = 32.768 kHz, f <sub>HFRCO</sub> = 39.98 MHz, N = 1219, M = 0 | _    | 183 | _   | μs    |
| Current consumption on all          | I <sub>HFRCO</sub>        | f <sub>HFRCO</sub> = 38 MHz                                                    | _    | 244 | 265 | μA    |
| supplies                            |                           | f <sub>HFRCO</sub> = 32 MHz                                                    | _    | 204 | 222 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 26 MHz                                                    | _    | 173 | 188 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 19 MHz                                                    | _    | 143 | 156 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 16 MHz                                                    | _    | 123 | 136 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 13 MHz                                                    | _    | 110 | 124 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 7 MHz                                                     | _    | 85  | 94  | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 4 MHz                                                     | _    | 32  | 37  | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 2 MHz                                                     | _    | 28  | 34  | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 1 MHz                                                     | _    | 26  | 31  | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 40 MHz, DPLL enabled                                      | _    | 423 | 470 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 32 MHz, DPLL enabled                                      | _    | 338 | 375 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 16 MHz, DPLL enabled                                      | _    | 192 | 220 | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 4 MHz, DPLL enabled                                       | _    | 51  | 75  | μA    |
|                                     |                           | f <sub>HFRCO</sub> = 1 MHz, DPLL enabled                                       | _    | 36  | 50  | μA    |
| Coarse trim step size (% of period) | SS <sub>HFRCO_COARS</sub> |                                                                                | _    | 0.8 | _   | %     |
| Fine trim step size (% of period)   | SS <sub>HFRCO_FINE</sub>  |                                                                                | _    | 0.1 | _   | %     |
| Period jitter                       | PJ <sub>HFRCO</sub>       |                                                                                | _    | 0.2 | _   | % RMS |

# Note:

1. Maximum DPLL lock time  $\sim$ = 6 x (M+1) x t<sub>REF</sub>, where t<sub>REF</sub> is the reference clock period.

# 4.1.8.5 Auxiliary High-Frequency RC Oscillator (AUXHFRCO)

Table 4.14. Auxiliary High-Frequency RC Oscillator (AUXHFRCO)

| Parameter                           | Symbol                              | Test Condition                                                              | Min | Тур | Max | Unit  |
|-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
| Frequency accuracy                  | f <sub>AUXHFRCO_ACC</sub>           | At production calibrated frequencies, across supply voltage and temperature | -3  | _   | 3   | %     |
| Start-up time                       | t <sub>AUXHFRCO</sub>               | f <sub>AUXHFRCO</sub> ≥ 19 MHz                                              | _   | 400 | _   | ns    |
|                                     |                                     | 4 < f <sub>AUXHFRCO</sub> < 19 MHz                                          | _   | 1.4 | _   | μs    |
|                                     |                                     | f <sub>AUXHFRCO</sub> ≤ 4 MHz                                               | _   | 2.5 | _   | μs    |
| Current consumption on all supplies | I <sub>AUXHFRCO</sub>               | f <sub>AUXHFRCO</sub> = 38 MHz                                              | _   | 193 | 213 | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 32 MHz                                              | _   | 157 | 175 | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 26 MHz                                              | _   | 135 | 151 | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 19 MHz                                              | _   | 108 | 122 | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 16 MHz                                              | _   | 100 | 113 | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 13 MHz                                              | _   | 77  | 88  | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 7 MHz                                               | _   | 53  | 63  | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 4 MHz                                               | _   | 29  | 36  | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 2 MHz                                               | _   | 28  | 34  | μA    |
|                                     |                                     | f <sub>AUXHFRCO</sub> = 1 MHz                                               | _   | 27  | 31  | μA    |
| Coarse trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_COARSE |                                                                             | _   | 0.8 | _   | %     |
| Fine trim step size (% of period)   | SS <sub>AUXHFR</sub> -<br>CO_FINE   |                                                                             | _   | 0.1 | _   | %     |
| Period jitter                       | PJ <sub>AUXHFRCO</sub>              |                                                                             | _   | 0.2 | _   | % RMS |

# 4.1.8.6 Ultra-low Frequency RC Oscillator (ULFRCO)

Table 4.15. Ultra-low Frequency RC Oscillator (ULFRCO)

| Parameter             | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|-----------------------|---------------------|----------------|------|-----|------|------|
| Oscillation frequency | f <sub>ULFRCO</sub> |                | 0.95 | 1   | 1.07 | kHz  |

# 4.1.9 Flash Memory Characteristics<sup>5</sup>

Table 4.16. Flash Memory Characteristics<sup>5</sup>

| Parameter                                   | Symbol               | Test Condition                                | Min   | Тур  | Max | Unit   |
|---------------------------------------------|----------------------|-----------------------------------------------|-------|------|-----|--------|
| Flash erase cycles before failure           | EC <sub>FLASH</sub>  |                                               | 10000 | _    | _   | cycles |
| Flash data retention                        | RET <sub>FLASH</sub> | T ≤ 85 °C                                     | 10    | _    | _   | years  |
|                                             |                      | T ≤ 125 °C                                    | 10    | _    | _   | years  |
| Word (32-bit) programming time              | t <sub>W_PROG</sub>  | Burst write, 128 words, average time per word | 20    | 24.4 | 30  | μs     |
|                                             |                      | Single word                                   | 60    | 68.4 | 80  | μs     |
| Page erase time <sup>4</sup>                | t <sub>PERASE</sub>  |                                               | 20    | 26.4 | 35  | ms     |
| Mass erase time <sup>1</sup>                | t <sub>MERASE</sub>  |                                               | 20    | 26.5 | 35  | ms     |
| Device erase time <sup>2 3</sup>            | t <sub>DERASE</sub>  | T ≤ 85 °C                                     | _     | 82   | 100 | ms     |
|                                             |                      | T ≤ 125 °C                                    | _     | 82   | 110 | ms     |
| Erase current <sup>6</sup>                  | I <sub>ERASE</sub>   | Page Erase                                    | _     | _    | 1.6 | mA     |
| Write current <sup>6</sup>                  | I <sub>WRITE</sub>   |                                               | _     | _    | 3.8 | mA     |
| Supply voltage during flash erase and write | V <sub>FLASH</sub>   |                                               | 1.62  | _    | 3.6 | V      |

- 1. Mass erase is issued by the CPU and erases all flash.
- 2. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW).
- 3. From setting the DEVICEERASE bit in AAP\_CMD to 1 until the ERASEBUSY bit in AAP\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included.
- 4. From setting the ERASEPAGE bit in MSC\_WRITECMD to 1 until the BUSY bit in MSC\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included.
- 5. Flash data retention information is published in the Quarterly Quality and Reliability Report.
- 6. Measured at 25 °C.

# 4.1.10 General-Purpose I/O (GPIO)

Table 4.17. General-Purpose I/O (GPIO)

| Parameter                                                      | Symbol                  | Test Condition                                     | Min       | Тур      | Max       | Unit |
|----------------------------------------------------------------|-------------------------|----------------------------------------------------|-----------|----------|-----------|------|
| Input low voltage                                              | V <sub>IL</sub>         | GPIO pins                                          | _         | _        | IOVDD*0.3 | V    |
| Input high voltage                                             | V <sub>IH</sub>         | GPIO pins                                          | IOVDD*0.7 | _        | _         | V    |
| Output high voltage relative                                   | V <sub>OH</sub>         | Sourcing 3 mA, IOVDD ≥ 3 V,                        | IOVDD*0.8 | _        | _         | V    |
| to IOVDD                                                       |                         | DRIVESTRENGTH <sup>1</sup> = WEAK                  |           |          |           |      |
|                                                                |                         | Sourcing 1.2 mA, IOVDD ≥ 1.62 V,                   | IOVDD*0.6 | _        | _         | V    |
|                                                                |                         | DRIVESTRENGTH <sup>1</sup> = WEAK                  |           |          |           |      |
|                                                                |                         | Sourcing 20 mA, IOVDD ≥ 3 V,                       | IOVDD*0.8 | _        | _         | V    |
|                                                                |                         | DRIVESTRENGTH <sup>1</sup> = STRONG                |           |          |           |      |
|                                                                |                         | Sourcing 8 mA, IOVDD ≥ 1.62 V,                     | IOVDD*0.6 | _        | _         | V    |
|                                                                |                         | DRIVESTRENGTH <sup>1</sup> = STRONG                |           |          |           |      |
| Output low voltage relative to                                 | V <sub>OL</sub>         | Sinking 3 mA, IOVDD ≥ 3 V,                         | _         | _        | IOVDD*0.2 | V    |
| IOVDD                                                          |                         | DRIVESTRENGTH <sup>1</sup> = WEAK                  |           |          |           |      |
|                                                                |                         | Sinking 1.2 mA, IOVDD ≥ 1.62 V,                    | _         | _        | IOVDD*0.4 | V    |
|                                                                |                         | DRIVESTRENGTH <sup>1</sup> = WEAK                  |           |          |           |      |
|                                                                |                         | Sinking 20 mA, IOVDD ≥ 3 V,                        | _         | _        | IOVDD*0.2 | V    |
|                                                                |                         | DRIVESTRENGTH <sup>1</sup> = STRONG                |           |          |           |      |
|                                                                |                         | Sinking 8 mA, IOVDD ≥ 1.62 V,                      | _         | _        | IOVDD*0.4 | V    |
|                                                                |                         | DRIVESTRENGTH <sup>1</sup> = STRONG                |           |          |           |      |
| Input leakage current                                          | IOLEAK                  | All GPIO except LFXO pins, GPIO ≤ IOVDD, T ≤ 85 °C | _         | 0.1      | 30        | nA   |
|                                                                |                         | LFXO Pins, GPIO ≤ IOVDD, T ≤ 85 °C                 | _         | 0.1      | 50        | nA   |
|                                                                |                         | All GPIO except LFXO pins, GPIO ≤ IOVDD, T > 85 °C | _         | <u>—</u> | 110       | nA   |
|                                                                |                         | LFXO Pins, GPIO ≤ IOVDD, T > 85 °C                 | _         | _        | 250       | nA   |
| Input leakage current on 5VTOL pads above IOVDD                | I <sub>5</sub> VTOLLEAK | IOVDD < GPIO ≤ IOVDD + 2 V                         | _         | 3.3      | 15        | μΑ   |
| I/O pin pull-up/pull-down resistor                             | R <sub>PUD</sub>        |                                                    | 30        | 40       | 65        | kΩ   |
| Pulse width of pulses removed by the glitch suppression filter | tioglitch               |                                                    | 15        | 25       | 45        | ns   |

| Parameter                                            | Symbol            | Test Condition                       | Min | Тур | Max | Unit |
|------------------------------------------------------|-------------------|--------------------------------------|-----|-----|-----|------|
| Output fall time, From 70% to 30% of V <sub>IO</sub> | t <sub>IOOF</sub> | C <sub>L</sub> = 50 pF,              | _   | 1.8 | _   | ns   |
|                                                      |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |     |     |     |      |
|                                                      |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
|                                                      |                   | C <sub>L</sub> = 50 pF,              | _   | 4.5 | _   | ns   |
|                                                      |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |     |     |     |      |
|                                                      |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
| Output rise time, From 30% to 70% of V <sub>IO</sub> | t <sub>IOOR</sub> | C <sub>L</sub> = 50 pF,              | _   | 2.2 | _   | ns   |
|                                                      |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |     |     |     |      |
|                                                      |                   | SLEWRATE = 0x6 <sup>1</sup>          |     |     |     |      |
|                                                      |                   | C <sub>L</sub> = 50 pF,              | _   | 7.4 | _   | ns   |
|                                                      |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |     |     |     |      |
|                                                      |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |

# Note:

1. In GPIO\_Pn\_CTRL register.

# 4.1.11 Voltage Monitor (VMON)

Table 4.18. Voltage Monitor (VMON)

| Parameter                          | Symbol                   | Test Condition                                                   | Min  | Тур  | Max | Unit |
|------------------------------------|--------------------------|------------------------------------------------------------------|------|------|-----|------|
| Supply current (including I_SENSE) | IVMON                    | In EM0 or EM1, 1 supply monitored, T ≤ 85 °C                     | _    | 6.3  | 10  | μA   |
|                                    |                          | In EM0 or EM1, 1 supply monitored, T > 85 °C                     |      | _    | 14  | μA   |
|                                    |                          | In EM0 or EM1, 4 supplies monitored, T ≤ 85 °C                   | _    | 12.5 | 17  | μA   |
|                                    |                          | In EM0 or EM1, 4 supplies monitored, T > 85 °C                   | _    | _    | 21  | μA   |
|                                    |                          | In EM2, EM3 or EM4, 1 supply monitored and above threshold       | _    | 62   | _   | nA   |
|                                    |                          | In EM2, EM3 or EM4, 1 supply monitored and below threshold       | _    | 62   | _   | nA   |
|                                    |                          | In EM2, EM3 or EM4, 4 supplies monitored and all above threshold | _    | 99   | _   | nA   |
|                                    |                          | In EM2, EM3 or EM4, 4 supplies monitored and all below threshold | _    | 99   | _   | nA   |
| Loading of monitored supply        | I <sub>SENSE</sub>       | In EM0 or EM1                                                    | _    | 2    | _   | μA   |
|                                    |                          | In EM2, EM3 or EM4                                               | _    | 2    | _   | nA   |
| Threshold range                    | V <sub>VMON_RANGE</sub>  |                                                                  | 1.62 | _    | 3.4 | V    |
| Threshold step size                | N <sub>VMON</sub> _STESP | Coarse                                                           | _    | 200  | _   | mV   |
|                                    |                          | Fine                                                             | _    | 20   | _   | mV   |
| Response time                      | t <sub>VMON_RES</sub>    | Supply drops at 1V/µs rate                                       | _    | 460  | _   | ns   |
| Hysteresis                         | V <sub>VMON_HYST</sub>   |                                                                  | _    | 26   | _   | mV   |

## 4.1.12 Analog to Digital Converter (ADC)

Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated.

Table 4.19. Analog to Digital Converter (ADC)

| Parameter                                                                                                            | Symbol                             | Test Condition                                                           | Min                 | Тур | Max                | Unit |
|----------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|---------------------|-----|--------------------|------|
| Resolution                                                                                                           | V <sub>RESOLUTION</sub>            |                                                                          | 6                   | _   | 12                 | Bits |
| Input voltage range <sup>5</sup>                                                                                     | V <sub>ADCIN</sub>                 | Single ended                                                             | _                   | _   | V <sub>FS</sub>    | V    |
|                                                                                                                      |                                    | Differential                                                             | -V <sub>FS</sub> /2 | _   | V <sub>FS</sub> /2 | V    |
| Input range of external reference voltage, single ended and differential                                             | V <sub>ADCREFIN_P</sub>            |                                                                          | 1                   | _   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>2</sup>                                                                                  | PSRR <sub>ADC</sub>                | At DC                                                                    | _                   | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                                                             | CMRR <sub>ADC</sub>                | At DC                                                                    | _                   | 80  | _                  | dB   |
| Current from all supplies, using internal reference buffer. Continous operation. WAR-                                | I <sub>ADC_CONTI-</sub><br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>    | _                   | 270 | 315                | μА   |
| MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                                                                              |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup>   | _                   | 125 | _                  | μΑ   |
|                                                                                                                      |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>3</sup> | _                   | 80  | _                  | μΑ   |
| Current from all supplies, using internal reference buffer. Duty-cycled operation. WAR-MUPMODE <sup>4</sup> = NORMAL | I <sub>ADC_NORMAL_LP</sub>         | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 45  | _                  | μA   |
|                                                                                                                      |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>     | _                   | 8   | _                  | μA   |
| Current from all supplies, using internal reference buffer.                                                          | I <sub>ADC_STAND</sub> -<br>BY_LP  | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>  | _                   | 105 | _                  | μА   |
| Duty-cycled operation.  AWARMUPMODE <sup>4</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC                                  |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 70  | _                  | μА   |
| Current from all supplies, using internal reference buffer.                                                          | I <sub>ADC_CONTI-</sub><br>NOUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>    | _                   | 325 | _                  | μА   |
| Continous operation. WAR-<br>MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                                                 |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup>   | _                   | 175 | _                  | μА   |
|                                                                                                                      |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>3</sup> | _                   | 125 | _                  | μА   |
| Current from all supplies, using internal reference buffer.                                                          | I <sub>ADC_NORMAL_HP</sub>         | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>   | _                   | 85  | _                  | μА   |
| Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL                                                         |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>     | _                   | 16  | _                  | μА   |
| Current from all supplies, using internal reference buffer.                                                          | I <sub>ADC_STAND</sub> -<br>BY_HP  | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>  | _                   | 160 | _                  | μА   |
| Duty-cycled operation.  AWARMUPMODE <sup>4</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC                                  |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>   | _                   | 125 | _                  | μА   |
| Current from HFPERCLK                                                                                                | I <sub>ADC_CLK</sub>               | HFPERCLK = 16 MHz                                                        | _                   | 160 | _                  | μA   |

| Parameter                                         | Symbol                    | Test Condition                                             | Min | Тур   | Max | Unit   |
|---------------------------------------------------|---------------------------|------------------------------------------------------------|-----|-------|-----|--------|
| ADC clock frequency                               | f <sub>ADCCLK</sub>       |                                                            | _   | _     | 16  | MHz    |
| Throughput rate                                   | f <sub>ADCRATE</sub>      |                                                            | _   | _     | 1   | Msps   |
| Conversion time <sup>1</sup>                      | t <sub>ADCCONV</sub>      | 6 bit                                                      | _   | 7     | _   | cycles |
|                                                   |                           | 8 bit                                                      | _   | 9     | _   | cycles |
|                                                   |                           | 12 bit                                                     | _   | 13    | _   | cycles |
| Startup time of reference generator and ADC core  | tadcstart                 | WARMUPMODE <sup>4</sup> = NORMAL                           | _   | _     | 5   | μs     |
| generator and ADC core                            |                           | WARMUPMODE <sup>4</sup> = KEEPIN-<br>STANDBY               | _   | _     | 2   | μs     |
|                                                   |                           | WARMUPMODE <sup>4</sup> = KEEPINSLO-<br>WACC               | _   | _     | 1   | μs     |
| SNDR at 1Msps and f <sub>IN</sub> = 10kHz         | SNDR <sub>ADC</sub>       | Internal reference <sup>7</sup> , differential measurement | 58  | 67    | _   | dB     |
|                                                   |                           | External reference <sup>6</sup> , differential measurement | _   | 68    | _   | dB     |
| Spurious-free dynamic range (SFDR)                | SFDR <sub>ADC</sub>       | 1 MSamples/s, 10 kHz full-scale sine wave                  | _   | 75    | _   | dB     |
| Differential non-linearity (DNL)                  | DNL <sub>ADC</sub>        | 12 bit resolution, No missing codes                        | -1  | _     | 2   | LSB    |
| Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub>        | 12 bit resolution                                          | -6  | _     | 6   | LSB    |
| Offset error                                      | V <sub>ADCOFFSETERR</sub> |                                                            | -3  | 0     | 3   | LSB    |
| Gain error in ADC                                 | V <sub>ADCGAIN</sub>      | Using internal reference                                   | _   | -0.2  | 3.5 | %      |
|                                                   |                           | Using external reference                                   | _   | -1    | _   | %      |
| Temperature sensor slope                          | V <sub>TS_SLOPE</sub>     |                                                            |     | -1.84 |     | mV/°C  |

- 1. Derived from ADCCLK.
- 2. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU\_PWRCTRL.
- 3. In ADCn\_BIASPROG register.
- 4. In ADCn\_CNTL register.
- 5. The absolute voltage allowed at any ADC input is dictated by the power rail supplied to on-chip circuitry, and may be lower than the effective full scale voltage. All ADC inputs are limited to the ADC supply (AVDD or DVDD depending on EMU\_PWRCTRL\_ANASW). Any ADC input routed through the APORT will further be limited by the IOVDD supply to the pin.
- 6. External reference is 1.25 V applied externally to ADCnEXTREFP, with the selection CONF in the SINGLECTRL\_REF or SCANCTRL\_REF register field and VREFP in the SINGLECTRLX\_VREFSEL or SCANCTRLX\_VREFSEL field. The differential input range with this configuration is ± 1.25 V.
- 7. Internal reference option used corresponds to selection 2V5 in the SINGLECTRL\_REF or SCANCTRL\_REF register field. The differential input range with this configuration is ± 1.25 V. Typical value is characterized using full-scale sine wave input. Minimum value is production-tested using sine wave input at 1.5 dB lower than full scale.

## 4.1.13 Analog Comparator (ACMP)

Table 4.20. Analog Comparator (ACMP)

| Parameter                                                      | Symbol               | Test Condition                                                      | Min | Тур | Max                           | Unit |
|----------------------------------------------------------------|----------------------|---------------------------------------------------------------------|-----|-----|-------------------------------|------|
| Input voltage range                                            | V <sub>ACMPIN</sub>  | ACMPVDD = ACMPn_CTRL_PWRSEL <sup>1</sup>                            | _   | _   | V <sub>ACMPVDD</sub>          | V    |
| Supply voltage                                                 | V <sub>ACMPVDD</sub> | BIASPROG <sup>4</sup> $\leq$ 0x10 or FULL-<br>BIAS <sup>4</sup> = 0 | 1.8 | _   | V <sub>VREGVDD</sub> _<br>MAX | V    |
|                                                                |                      | $0x10 < BIASPROG^4 \le 0x20$ and FULLBIAS <sup>4</sup> = 1          | 2.1 | _   | V <sub>VREGVDD</sub> _        | V    |
| Active current not including                                   | I <sub>ACMP</sub>    | BIASPROG <sup>4</sup> = 1, FULLBIAS <sup>4</sup> = 0                | _   | 50  | 50 —<br>06 —                  | nA   |
| voltage reference <sup>2</sup>                                 |                      | BIASPROG <sup>4</sup> = 0x10, FULLBIAS <sup>4</sup><br>= 0          | _   | 306 | _                             | nA   |
|                                                                |                      | BIASPROG <sup>4</sup> = 0x02, FULLBIAS <sup>4</sup> = 1             | _   | 6.5 | _                             | μΑ   |
|                                                                |                      | BIASPROG <sup>4</sup> = 0x20, FULLBIAS <sup>4</sup> = 1             | _   | 75  | 92                            | μΑ   |
| Current consumption of internal voltage reference <sup>2</sup> | I <sub>ACMPREF</sub> | VLP selected as input using 2.5 V<br>Reference / 4 (0.625 V)        | _   | 50  | _                             | nA   |
|                                                                |                      | VLP selected as input using VDD                                     | _   | 20  | _                             | nA   |
|                                                                |                      | VBDIV selected as input using 1.25 V reference / 1                  | _   | 4.1 | _                             | μΑ   |
|                                                                |                      | VADIV selected as input using VDD/1                                 | _   | 2.4 | _                             | μΑ   |

| Parameter                                                           | Symbol                  | Test Condition                                             | Min  | Тур      | Max  | Unit |
|---------------------------------------------------------------------|-------------------------|------------------------------------------------------------|------|----------|------|------|
| Hysteresis (V <sub>CM</sub> = 1.25 V,                               | V <sub>ACMPHYST</sub>   | HYSTSEL <sup>5</sup> = HYST0                               | -3   | 0        | 3    | mV   |
| BIASPROG <sup>4</sup> = $0x10$ , FULL-<br>BIAS <sup>4</sup> = $1$ ) |                         | HYSTSEL <sup>5</sup> = HYST1                               | 5    | 18       | 27   | mV   |
| ,                                                                   |                         | HYSTSEL <sup>5</sup> = HYST2                               | 12   | 33       | 50   | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST3                               | 17   | 46       | 65   | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST4                               | 23   | 57       | 82   | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST5                               | 26   | 68       | 98   | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST6                               | 30   | 79       | 130  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST7                               | 34   | 90       | 150  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST8                               | -3   | 0        | 3    | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST9                               | -27  | -18      | -5   | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST10                              | -50  | -33      | -12  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST11                              | -65  | -45      | -17  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST12                              | -82  | -57      | -23  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST13                              | -98  | -67      | -26  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST14                              | -130 | -78      | -30  | mV   |
|                                                                     |                         | HYSTSEL <sup>5</sup> = HYST15                              | -150 | -88      | -34  | mV   |
| Comparator delay <sup>3</sup>                                       | tACMPDELAY              | $BIASPROG^4 = 1$ , $FULLBIAS^4 = 0$                        | _    | 30       | _    | μs   |
|                                                                     |                         | BIASPROG <sup>4</sup> = 0x10, FULLBIAS <sup>4</sup><br>= 0 | _    | 3.7      | _    | μs   |
|                                                                     |                         | BIASPROG <sup>4</sup> = 0x02, FULLBIAS <sup>4</sup> = 1    | _    | 360      | _    | ns   |
|                                                                     |                         | BIASPROG <sup>4</sup> = 0x20, FULLBIAS <sup>4</sup> = 1    | _    | 35       | _    | ns   |
| Offset voltage                                                      | V <sub>ACMPOFFSET</sub> | BIASPROG <sup>4</sup> =0x10, FULLBIAS <sup>4</sup> = 1     | -35  | _        | 35   | mV   |
| Reference voltage                                                   | V <sub>ACMPREF</sub>    | Internal 1.25 V reference                                  | 1    | 1.25     | 1.47 | V    |
|                                                                     |                         | Internal 2.5 V reference                                   | 2    | 2.5      | 2.8  | V    |
| Capacitive sense internal resistance                                | R <sub>CSRES</sub>      | CSRESSEL <sup>6</sup> = 0                                  | _    | infinite | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 1                                  | _    | 15       | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 2                                  | _    | 27       | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 3                                  | _    | 39       | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 4                                  | _    | 51       | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 5                                  | _    | 100      | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 6                                  | _    | 162      | _    | kΩ   |
|                                                                     |                         | CSRESSEL <sup>6</sup> = 7                                  | _    | 235      | _    | kΩ   |

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
|           | 1      |                |     | 7.  |     |      |

- 1. ACMPVDD is a supply chosen by the setting in ACMPn\_CTRL\_PWRSEL and may be IOVDD, AVDD or DVDD.
- 2. The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference.  $I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$
- 3. ± 100 mV differential drive.
- 4. In ACMPn\_CTRL register.
- 5. In ACMPn\_HYSTERESIS registers.
- 6. In ACMPn\_INPUTSEL register.

## 4.1.14 Digital to Analog Converter (VDAC)

DRIVESTRENGTH = 2 unless otherwise specified. Primary VDAC output.

Table 4.21. Digital to Analog Converter (VDAC)

| Parameter                                                          | Symbol                  | Test Condition                                                                                                                                              | Min                | Тур         | Max               | Unit   |
|--------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-------------------|--------|
| Output voltage                                                     | V <sub>DACOUT</sub>     | Single-Ended                                                                                                                                                | 0                  | _           | V <sub>VREF</sub> | V      |
|                                                                    |                         | Differential <sup>2</sup>                                                                                                                                   | -V <sub>VREF</sub> | <del></del> | V <sub>VREF</sub> | V      |
| Current consumption including references (2 channels) <sup>1</sup> | I <sub>DAC</sub>        | 500 ksps, 12-bit, DRIVES-<br>TRENGTH = 2, REFSEL = 4                                                                                                        | _                  | 396         | _                 | μА     |
|                                                                    |                         | 44.1 ksps, 12-bit, DRIVES-<br>TRENGTH = 1, REFSEL = 4                                                                                                       | _                  | 72          | _                 | μА     |
|                                                                    |                         | 200 Hz refresh rate, 12-bit Sample-Off mode in EM2, DRIVES-TRENGTH = 2, BGRREQTIME = 1, EM2REFENTIME = 9, REFSEL = 4, SETTLETIME = 0x0A, WARMUPTIME = 0x02  | <del></del>        | 1.2         | _                 | μА     |
| Current from HFPERCLK <sup>4</sup>                                 | I <sub>DAC_CLK</sub>    |                                                                                                                                                             | _                  | 5.8         | _                 | μΑ/MHz |
| Sample rate                                                        | SR <sub>DAC</sub>       |                                                                                                                                                             |                    | _           | 500               | ksps   |
| DAC clock frequency                                                | f <sub>DAC</sub>        |                                                                                                                                                             | _                  | _           | 1                 | MHz    |
| Conversion time                                                    | t <sub>DACCONV</sub>    | f <sub>DAC</sub> = 1MHz                                                                                                                                     | 2                  | <u> </u>    | _                 | μs     |
| Settling time                                                      | t <sub>DACSETTLE</sub>  | 50% fs step settling to 5 LSB                                                                                                                               |                    | 2.5         | _                 | μs     |
| Startup time                                                       | t <sub>DACSTARTUP</sub> | Enable to 90% fs output, settling to 10 LSB                                                                                                                 |                    | _           | 12                | μs     |
| Output impedance                                                   | R <sub>OUT</sub>        | DRIVESTRENGTH = 2, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA $<$ I <sub>OUT</sub> $<$ 8 mA, Full supply range                    | -                  | 2           | _                 | Ω      |
|                                                                    |                         | DRIVESTRENGTH = 0 or 1, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 $\mu$ A $<$ I <sub>OUT</sub> $<$ 400 $\mu$ A, Full supply range | _                  | 2           | _                 | Ω      |
|                                                                    |                         | DRIVESTRENGTH = 2, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -2 mA $<$ I <sub>OUT</sub> $<$ 2 mA, Full supply range                    | I                  | 2           | _                 | Ω      |
|                                                                    |                         | DRIVESTRENGTH = 0 or 1, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 $\mu$ A $<$ I <sub>OUT</sub> $<$ 100 $\mu$ A, Full supply range | _                  | 2           | _                 | Ω      |
| Power supply rejection ratio <sup>6</sup>                          | PSRR                    | Vout = 50% fs. DC                                                                                                                                           | _                  | 65.5        | _                 | dB     |

| Parameter                                               | Symbol                   | Test Condition                                                                              | Min          | Тур  | Max | Unit |
|---------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------|--------------|------|-----|------|
| Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC</sub>      | 500 ksps, single-ended, internal 1.25V reference                                            | _            | 60.4 | _   | dB   |
| Noise band limited to 250 kHz                           |                          | 500 ksps, single-ended, internal 2.5V reference                                             | _            | 61.6 | _   | dB   |
|                                                         |                          | 500 ksps, single-ended, 3.3V<br>VDD reference                                               | <del>_</del> | 64.0 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal 1.25V reference                                            | _            | 63.3 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal 2.5V reference                                             | _            | 64.4 | _   | dB   |
|                                                         |                          | 500 ksps, differential, 3.3V VDD reference                                                  | _            | 65.8 | _   | dB   |
| Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC_BAND</sub> | 500 ksps, single-ended, internal 1.25V reference                                            | _            | 65.3 | _   | dB   |
| Noise band limited to 22 kHz                            |                          | 500 ksps, single-ended, internal 2.5V reference                                             | _            | 66.7 | _   | dB   |
|                                                         |                          | 500 ksps, single-ended, 3.3V<br>VDD reference                                               | _            | 70.0 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal 1.25V reference                                            | _            | 67.8 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal 2.5V reference                                             | _            | 69.0 | _   | dB   |
|                                                         |                          | 500 ksps, differential, 3.3V VDD reference                                                  | _            | 68.5 | _   | dB   |
| Total harmonic distortion                               | THD                      |                                                                                             | _            | 70.2 | _   | dB   |
| Differential non-linearity <sup>3</sup>                 | DNL <sub>DAC</sub>       |                                                                                             | -0.99        | _    | 1   | LSB  |
| Intergral non-linearity                                 | INL <sub>DAC</sub>       |                                                                                             | -4           | _    | 4   | LSB  |
| Offset error <sup>5</sup>                               | V <sub>OFFSET</sub>      | T = 25 °C                                                                                   | -8           | _    | 8   | mV   |
|                                                         |                          | Across operating temperature range                                                          | -25          | _    | 25  | mV   |
| Gain error <sup>5</sup>                                 | V <sub>GAIN</sub>        | T = 25 °C, Low-noise internal reference (REFSEL = 1V25LN or 2V5LN)                          | -2.5         | _    | 2.5 | %    |
|                                                         |                          | T = 25 °C, Internal reference (RE-FSEL = 1V25 or 2V5)                                       | -5           | _    | 5   | %    |
|                                                         |                          | T = 25 °C, External reference<br>(REFSEL = VDD or EXT)                                      | -1.8         | _    | 1.8 | %    |
|                                                         |                          | Across operating temperature range, Low-noise internal reference (REFSEL = 1V25LN or 2V5LN) | -3.5         | _    | 3.5 | %    |
|                                                         |                          | Across operating temperature range, Internal reference (RE-FSEL = 1V25 or 2V5)              | -7.5         | _    | 7.5 | %    |
|                                                         |                          | Across operating temperature range, External reference (RE-FSEL = VDD or EXT)               | -2.0         | _    | 2.0 | %    |

| Parameter                             | Symbol            | Test Condition | Min | Тур | Max | Unit |
|---------------------------------------|-------------------|----------------|-----|-----|-----|------|
| External load capactiance, OUTSCALE=0 | C <sub>LOAD</sub> |                | _   | _   | 75  | pF   |

- 1. Supply current specifications are for VDAC circuitry operating with static output only and do not include current required to drive the load.
- 2. In differential mode, the output is defined as the difference between two single-ended outputs. Absolute voltage on each output is limited to the single-ended range.
- 3. Entire range is monotonic and has no missing codes.
- 4. Current from HFPERCLK is dependent on HFPERCLK frequency. This current contributes to the total supply current used when the clock to the DAC module is enabled in the CMU.
- 5. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain.
- 6. PSRR calculated as 20 \*  $\log_{10}(\Delta VDD / \Delta V_{OUT})$ , VDAC output at 90% of full scale

# 4.1.15 Current Digital to Analog Converter (IDAC)

Table 4.22. Current Digital to Analog Converter (IDAC)

| Parameter                                   | Symbol                   | Test Condition                                                                      | Min  | Тур  | Max | Unit   |
|---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|-----|--------|
| Number of ranges                            | N <sub>IDAC_RANGES</sub> |                                                                                     | _    | 4    | _   | ranges |
| Output current                              | I <sub>IDAC_OUT</sub>    | RANGSEL <sup>1</sup> = RANGE0                                                       | 0.05 | _    | 1.6 | μA     |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | 1.6  | _    | 4.7 | μA     |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | 0.5  | _    | 16  | μA     |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | 2    | _    | 64  | μA     |
| Linear steps within each range              | N <sub>IDAC_STEPS</sub>  |                                                                                     | _    | 32   | _   | steps  |
| Step size                                   | SS <sub>IDAC</sub>       | RANGSEL <sup>1</sup> = RANGE0                                                       | _    | 50   | _   | nA     |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | _    | 100  | _   | nA     |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | _    | 500  | _   | nA     |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | _    | 2    | _   | μA     |
| Total accuracy, STEPSEL <sup>1</sup> = 0x10 | ACC <sub>IDAC</sub>      | EM0 or EM1, AVDD=3.3 V, T = 25 °C                                                   | -3   | _    | 3   | %      |
|                                             |                          | EM0 or EM1, Across operating temperature range                                      | -18  | _    | 22  | %      |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE0,<br>AVDD=3.3 V, T = 25 °C | _    | -2   | _   | %      |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE1,<br>AVDD=3.3 V, T = 25 °C | _    | -1.7 | _   | %      |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE2,<br>AVDD=3.3 V, T = 25 °C | _    | -0.8 | _   | %      |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE3,<br>AVDD=3.3 V, T = 25 °C | _    | -0.5 | _   | %      |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE0, AVDD=3.3 V, T<br>= 25 °C | _    | -0.7 | _   | %      |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE1, AVDD=3.3 V, T<br>= 25 °C | _    | -0.6 | _   | %      |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE2, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %      |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE3, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %      |
| Start up time                               | t <sub>IDAC_SU</sub>     | Output within 1% of steady state value                                              | _    | 5    | _   | μs     |

| Parameter                                                                           | Symbol                   | Test Condition                                                                                 | Min | Тур   | Max | Unit |
|-------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Settling time, (output settled                                                      | t <sub>IDAC_SETTLE</sub> | Range setting is changed                                                                       | _   | 5     | _   | μs   |
| within 1% of steady state value),                                                   |                          | Step value is changed                                                                          | _   | 1     | _   | μs   |
| Current consumption <sup>2</sup>                                                    | IDAC                     | EM0 or EM1 Source mode, excluding output current, Across operating temperature range           | _   | 11    | 18  | μA   |
|                                                                                     |                          | EM0 or EM1 Sink mode, excluding output current, Across operating temperature range             | _   | 13    | 21  | μА   |
|                                                                                     |                          | EM2 or EM3 Source mode, excluding output current, T = 25 °C                                    | _   | 0.023 | _   | μA   |
|                                                                                     |                          | EM2 or EM3 Sink mode, excluding output current, T = 25 °C                                      | _   | 0.041 | _   | μA   |
|                                                                                     |                          | EM2 or EM3 Source mode, excluding output current, T ≥ 85 °C                                    | _   | 11    | _   | μA   |
|                                                                                     |                          | EM2 or EM3 Sink mode, excluding output current, T ≥ 85 °C                                      | _   | 13    | _   | μA   |
| Output voltage compliance in source mode, source current change relative to current | I <sub>COMP_SRC</sub>    | RANGESEL1=0, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mv) | _   | 0.11  | _   | %    |
| sourced at 0 V                                                                      |                          | RANGESEL1=1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _   | 0.06  | _   | %    |
|                                                                                     | ı                        | RANGESEL1=2, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _   | 0.04  | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -250 mV) | _   | 0.03  | _   | %    |
| Output voltage compliance in sink mode, sink current                                | I <sub>COMP_SINK</sub>   | RANGESEL1=0, output voltage = 100 mV                                                           | _   | 0.12  | _   | %    |
| change relative to current sunk at IOVDD                                            |                          | RANGESEL1=1, output voltage = 100 mV                                                           | _   | 0.05  | _   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage = 150 mV                                                           | _   | 0.04  | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = 250 mV                                                           | _   | 0.03  | _   | %    |

- 1. In IDAC\_CURPROG register.
- 2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1).

## 4.1.16 Capacitive Sense (CSEN)

Table 4.23. Capacitive Sense (CSEN)

| Parameter                                                                | Symbol                | Test Condition                                                                                                                                                  | Min | Тур  | Max | Unit |
|--------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Single conversion time (1x                                               | t <sub>CNV</sub>      | 12-bit SAR Conversions                                                                                                                                          | _   | 20.2 | _   | μs   |
| accumulation)                                                            |                       | 16-bit SAR Conversions                                                                                                                                          | _   | 26.4 | _   | μs   |
|                                                                          |                       | Delta Modulation Conversion (single comparison)                                                                                                                 | _   | 1.55 | _   | μs   |
| Maximum external capacitive load                                         | C <sub>EXTMAX</sub>   | CS0CG=7 (Gain = 1x), including routing parasitics                                                                                                               | _   | 68   | _   | pF   |
|                                                                          |                       | CS0CG=0 (Gain = 10x), including routing parasitics                                                                                                              | _   | 680  | _   | pF   |
| Maximum external series impedance                                        | R <sub>EXTMAX</sub>   |                                                                                                                                                                 | _   | 1    | _   | kΩ   |
| Supply current, EM2 bonded conversions, WARMUP-MODE=NORMAL, WAR-MUPCNT=0 | CSEN_BOND             | 12-bit SAR conversions, 20 ms<br>conversion rate, CS0CG=7 (Gain<br>= 1x), 10 channels bonded (total<br>capacitance of 330 pF) <sup>1</sup>                      | _   | 326  | _   | nA   |
|                                                                          |                       | Delta Modulation conversions, 20 ms conversion rate, CS0CG=7 (Gain = 1x), 10 channels bonded (total capacitance of 330 pF) <sup>1</sup>                         | _   | 226  | _   | nA   |
|                                                                          |                       | 12-bit SAR conversions, 200 ms conversion rate, CS0CG=7 (Gain = 1x), 10 channels bonded (total capacitance of 330 pF) <sup>1</sup>                              | _   | 33   | _   | nA   |
|                                                                          |                       | Delta Modulation conversions,<br>200 ms conversion rate,<br>CS0CG=7 (Gain = 1x), 10 chan-<br>nels bonded (total capacitance of<br>330 pF) <sup>1</sup>          | _   | 25   | _   | nA   |
| Supply current, EM2 scan conversions, WARMUP-MODE=NORMAL, WAR-MUDCALT-0  | I <sub>CSEN_EM2</sub> | 12-bit SAR conversions, 20 ms<br>scan rate, CS0CG=0 (Gain =<br>10x), 8 samples per scan <sup>1</sup>                                                            | _   | 690  | _   | nA   |
| MUPCNT=0                                                                 |                       | Delta Modulation conversions, 20 ms scan rate, 8 comparisons per sample (DMCR = 1, DMR = 2), CS0CG=0 (Gain = 10x), 8 samples per scan <sup>1</sup>              | _   | 515  | _   | nA   |
|                                                                          |                       | 12-bit SAR conversions, 200 ms scan rate, CS0CG=0 (Gain = 10x), 8 samples per scan <sup>1</sup>                                                                 | _   | 79   | _   | nA   |
|                                                                          |                       | Delta Modulation conversions,<br>200 ms scan rate, 8 comparisons<br>per sample (DMCR = 1, DMR =<br>2), CS0CG=0 (Gain = 10x), 8<br>samples per scan <sup>1</sup> | _   | 57   | _   | nA   |

| Parameter                                                        | Symbol                     | Test Condition                                                                                | Min | Тур  | Max | Unit   |
|------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------|-----|------|-----|--------|
| Supply current, continuous conversions, WARMUP-MODE=KEEPCSENWARM | ICSEN_ACTIVE               | SAR or Delta Modulation conversions of 33 pF capacitor,<br>CS0CG=0 (Gain = 10x), always<br>on | _   | 90.5 | _   | μА     |
| HFPERCLK supply current                                          | I <sub>CSEN_HFPERCLK</sub> | Current contribution from HFPERCLK when clock to CSEN block is enabled.                       | _   | 2.25 | _   | μA/MHz |

<sup>1.</sup> Current is specified with a total external capacitance of 33 pF per channel. Average current is dependent on how long the module is actively sampling channels within the scan period, and scales with the number of samples acquired. Supply current for a specific application can be estimated by multiplying the current per sample by the total number of samples per period (total\_current = single\_sample\_current \* (number\_of\_channels \* accumulation)).

## 4.1.17 Operational Amplifier (OPAMP)

Unless otherwise indicated, specified conditions are: Non-inverting input configuration, VDD = 3.3 V, DRIVESTRENGTH = 2, MAIN-OUTEN = 1,  $C_{LOAD}$  = 75 pF with OUTSCALE = 0, or  $C_{LOAD}$  = 37.5 pF with OUTSCALE = 1. Unit gain buffer and 3X-gain connection as specified in table footnotes<sup>8</sup> <sup>1</sup>.

Table 4.24. Operational Amplifier (OPAMP)

| Parameter                     | Symbol            | Test Condition                                                                                                                                                                 | Min              | Тур  | Max                   | Unit |
|-------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|-----------------------|------|
| Supply voltage (from AVDD)    | V <sub>OPA</sub>  | HCMDIS = 0, Rail-to-rail input range                                                                                                                                           | 2                | _    | 3.8                   | V    |
|                               |                   | HCMDIS = 1                                                                                                                                                                     | 1.62             | _    | 3.8                   | V    |
| Input voltage                 | V <sub>IN</sub>   | HCMDIS = 0, Rail-to-rail input range                                                                                                                                           | V <sub>VSS</sub> | _    | V <sub>OPA</sub>      | V    |
|                               |                   | HCMDIS = 1                                                                                                                                                                     | V <sub>VSS</sub> | _    | V <sub>OPA</sub> -1.2 | V    |
| Input impedance               | R <sub>IN</sub>   |                                                                                                                                                                                | 100              | _    | _                     | МΩ   |
| Output voltage                | V <sub>OUT</sub>  |                                                                                                                                                                                | V <sub>VSS</sub> | _    | V <sub>OPA</sub>      | V    |
| Load capacitance <sup>2</sup> | C <sub>LOAD</sub> | OUTSCALE = 0                                                                                                                                                                   | _                | _    | 75                    | pF   |
|                               |                   | OUTSCALE = 1                                                                                                                                                                   | _                | _    | 37.5                  | pF   |
| Output impedance              | R <sub>OUT</sub>  | DRIVESTRENGTH = 2 or 3, 0.4 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA $<$ I <sub>OUT</sub> $<$ 8 mA, Buffer connection,<br>Full supply range         | _                | 0.25 | _                     | Ω    |
|                               |                   | DRIVESTRENGTH = 0 or 1, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 $\mu$ A $<$ I <sub>OUT</sub> $<$ 400 $\mu$ A, Buffer connection, Full supply range | _                | 0.6  | _                     | Ω    |
|                               |                   | DRIVESTRENGTH = 2 or 3, 0.1 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -2 mA $<$ I <sub>OUT</sub> $<$ 2 mA, Buffer connection,<br>Full supply range         | _                | 0.4  | _                     | Ω    |
|                               |                   | DRIVESTRENGTH = 0 or 1, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 $\mu$ A $<$ I <sub>OUT</sub> $<$ 100 $\mu$ A, Buffer connection, Full supply range | _                | 1    | _                     | Ω    |
| Internal closed-loop gain     | G <sub>CL</sub>   | Buffer connection                                                                                                                                                              | 0.99             | 1    | 1.01                  | -    |
|                               |                   | 3x Gain connection                                                                                                                                                             | 2.93             | 2.99 | 3.05                  | -    |
|                               |                   | 16x Gain connection                                                                                                                                                            | 15.07            | 15.7 | 16.33                 | -    |
| Active current <sup>4</sup>   | I <sub>OPA</sub>  | DRIVESTRENGTH = 3, OUT-<br>SCALE = 0                                                                                                                                           | _                | 580  | _                     | μA   |
|                               |                   | DRIVESTRENGTH = 2, OUT-<br>SCALE = 0                                                                                                                                           | _                | 176  | _                     | μΑ   |
|                               |                   | DRIVESTRENGTH = 1, OUT-<br>SCALE = 0                                                                                                                                           | _                | 13   | _                     | μΑ   |
|                               |                   | DRIVESTRENGTH = 0, OUT-<br>SCALE = 0                                                                                                                                           | _                | 4.7  | _                     | μA   |

| Parameter                             | Symbol           | Test Condition                                        | Min | Тур  | Max | Unit  |
|---------------------------------------|------------------|-------------------------------------------------------|-----|------|-----|-------|
| Open-loop gain                        | G <sub>OL</sub>  | DRIVESTRENGTH = 3                                     | _   | 135  | _   | dB    |
|                                       |                  | DRIVESTRENGTH = 2                                     | _   | 137  | _   | dB    |
|                                       |                  | DRIVESTRENGTH = 1                                     | _   | 121  | _   | dB    |
|                                       |                  | DRIVESTRENGTH = 0                                     | _   | 109  | _   | dB    |
| Loop unit-gain frequency <sup>7</sup> | UGF              | DRIVESTRENGTH = 3, Buffer connection                  | _   | 3.38 | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 2, Buffer connection                  | _   | 0.9  | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 1, Buffer connection                  | _   | 132  | _   | kHz   |
|                                       |                  | DRIVESTRENGTH = 0, Buffer connection                  | _   | 34   | _   | kHz   |
|                                       |                  | DRIVESTRENGTH = 3, 3x Gain connection                 | _   | 2.57 | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 2, 3x Gain connection                 | _   | 0.71 | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 1, 3x Gain connection                 | _   | 113  | _   | kHz   |
|                                       |                  | DRIVESTRENGTH = 0, 3x Gain connection                 | _   | 28   | _   | kHz   |
| Phase margin                          | PM               | DRIVESTRENGTH = 3, Buffer connection                  | _   | 67   | _   | 0     |
|                                       |                  | DRIVESTRENGTH = 2, Buffer connection                  | _   | 69   | _   | 0     |
|                                       |                  | DRIVESTRENGTH = 1, Buffer connection                  | _   | 63   | _   | o     |
|                                       |                  | DRIVESTRENGTH = 0, Buffer connection                  | _   | 68   | _   | o     |
| Output voltage noise                  | N <sub>OUT</sub> | DRIVESTRENGTH = 3, Buffer connection, 10 Hz - 10 MHz  | _   | 146  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 2, Buffer connection, 10 Hz - 10 MHz  | _   | 163  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 1, Buffer connection, 10 Hz - 1 MHz   | _   | 170  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 0, Buffer connection, 10 Hz - 1 MHz   | _   | 176  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 3, 3x Gain connection, 10 Hz - 10 MHz | _   | 313  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 2, 3x Gain connection, 10 Hz - 10 MHz | _   | 271  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 1, 3x Gain connection, 10 Hz - 1 MHz  | _   | 247  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 0, 3x Gain connection, 10 Hz - 1 MHz  | _   | 245  | _   | μVrms |

| Parameter                                    | Symbol             | Test Condition                                                                                       | Min | Тур   | Max | Unit |
|----------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Slew rate <sup>5</sup>                       | SR                 | DRIVESTRENGTH = 3,<br>INCBW=1 <sup>3</sup>                                                           | _   | 4.7   | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 3,<br>INCBW=0                                                                        | _   | 1.5   | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 2,<br>INCBW=1 <sup>3</sup>                                                           | _   | 1.27  | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 2,<br>INCBW=0                                                                        | _   | 0.42  | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 1,<br>INCBW=1 <sup>3</sup>                                                           | _   | 0.17  | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 1,<br>INCBW=0                                                                        | _   | 0.058 | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 0,<br>INCBW=1 <sup>3</sup>                                                           | _   | 0.044 | _   | V/µs |
|                                              |                    | DRIVESTRENGTH = 0,<br>INCBW=0                                                                        | _   | 0.015 | _   | V/µs |
| Startup time <sup>6</sup>                    | T <sub>START</sub> | DRIVESTRENGTH = 2                                                                                    | _   | _     | 12  | μs   |
| Input offset voltage                         | V <sub>OSI</sub>   | DRIVESTRENGTH = 2 or 3, T = 25 °C                                                                    | -2  | _     | 2   | mV   |
|                                              |                    | DRIVESTRENGTH = 1 or 0, T = 25 °C                                                                    | -2  | _     | 2   | mV   |
|                                              |                    | DRIVESTRENGTH = 2 or 3, across operating temperature range                                           | -12 | _     | 12  | mV   |
|                                              |                    | DRIVESTRENGTH = 1 or 0, across operating temperature range                                           | -30 | _     | 30  | mV   |
| DC power supply rejection ratio <sup>9</sup> | PSRR <sub>DC</sub> | Input referred                                                                                       | _   | 70    | _   | dB   |
| DC common-mode rejection ratio <sup>9</sup>  | CMRR <sub>DC</sub> | Input referred                                                                                       | _   | 70    | _   | dB   |
| Total harmonic distortion                    | THD <sub>OPA</sub> | DRIVESTRENGTH = 2, 3x Gain connection, 1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V   | _   | 90    | _   | dB   |
|                                              |                    | DRIVESTRENGTH = 0, 3x Gain connection, 0.1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _   | 90    | _   | dB   |

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
|           |        |                | d . |     |     | 4    |

- 1. Specified configuration for 3X-Gain configuration is: INCBW = 1, HCMDIS = 1, RESINSEL = VSS, V<sub>INPUT</sub> = 0.5 V, V<sub>OUTPUT</sub> = 1.5 V. Nominal voltage gain is 3.
- 2. If the maximum C<sub>I OAD</sub> is exceeded, an isolation resistor is required for stability. See AN0038 for more information.
- 3. When INCBW is set to 1 the OPAMP bandwidth is increased. This is allowed only when the non-inverting close-loop gain is ≥ 3, or the OPAMP may not be stable.
- 4. Current into the load resistor is excluded. When the OPAMP is connected with closed-loop gain > 1, there will be extra current to drive the resistor feedback network. The internal resistor feedback network has total resistance of 143.5 kOhm, which will cause another ~10 μA current when the OPAMP drives 1.5 V between output and ground.
- 5. Step between 0.2V and V<sub>OPA</sub>-0.2V, 10%-90% rising/falling range.
- 6. From enable to output settled. In sample-and-off mode, RC network after OPAMP will contribute extra delay. Settling error < 1mV.
- 7. In unit gain connection, UGF is the gain-bandwidth product of the OPAMP. In 3x Gain connection, UGF is the gain-bandwidth product of the OPAMP and 1/3 attenuation of the feedback network.
- 8. Specified configuration for Unit gain buffer configuration is: INCBW = 0, HCMDIS = 0, RESINSEL = DISABLE.  $V_{INPUT}$  = 0.5 V,  $V_{OUTPUT}$  = 0.5 V.
- 9. When HCMDIS=1 and input common mode transitions the region from V<sub>OPA</sub>-1.4V to V<sub>OPA</sub>-1V, input offset will change. PSRR and CMRR specifications do not apply to this transition region.

#### 4.1.18 Pulse Counter (PCNT)

### Table 4.25. Pulse Counter (PCNT)

| Parameter       | Symbol          | Test Condition                               | Min | Тур | Max | Unit |
|-----------------|-----------------|----------------------------------------------|-----|-----|-----|------|
| Input frequency | F <sub>IN</sub> | Asynchronous Single and Quadrature Modes     | _   | _   | 20  | MHz  |
|                 |                 | Sampled Modes with Debounce filter set to 0. | _   | _   | 8   | kHz  |

### 4.1.19 Analog Port (APORT)

## Table 4.26. Analog Port (APORT)

| Parameter                   | Symbol             | Test Condition       | Min | Тур | Max | Unit |
|-----------------------------|--------------------|----------------------|-----|-----|-----|------|
| Supply current <sup>2</sup> | I <sub>APORT</sub> | Operation in EM0/EM1 | _   | 7   | _   | μA   |
|                             |                    | Operation in EM2/EM3 | _   | 67  | _   | nA   |

- Specified current is for continuous APORT operation. In applications where the APORT is not requested continuously (e.g. periodic ACMP requests from LESENSE in EM2), the average current requirements can be estimated by mutiplying the duty cycle of the requests by the specified continuous current number.
- 2. Supply current increase that occurs when an analog peripheral requests access to APORT. This current is not included in reported module currents. Additional peripherals requesting access to APORT do not incur further current.

## 4.1.20 I2C

# 4.1.20.1 I2C Standard-mode (Sm)<sup>1</sup>

Table 4.27. I2C Standard-mode (Sm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 100  | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 4   | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 250 | _   | _    | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD_DAT</sub> |                | 100 | _   | 3450 | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 4.7 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD_STA</sub> |                | 4   | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 4   | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 | _   | _    | μs   |

- 1. For CLHR set to 0 in the I2Cn\_CTRL register.
- 2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual.
- 3. The maximum SDA hold time ( $t_{HD\ DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ).

## 4.1.20.2 I2C Fast-mode (Fm)<sup>1</sup>

Table 4.28. I2C Fast-mode (Fm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 400 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 1.3 | _   | _   | μs   |
| SCL clock high time                              | tніGН               |                | 0.6 | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 100 | _   | _   | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD_DAT</sub> |                | 100 | _   | 900 | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.6 | _   | _   | μs   |
| (Repeated) START condition hold time             | t <sub>HD_STA</sub> |                | 0.6 | _   | _   | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 0.6 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 1.3 | _   | _   | μs   |

- 1. For CLHR set to 1 in the I2Cn\_CTRL register.
- 2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual.
- 3. The maximum SDA hold time  $(t_{HD,DAT})$  needs to be met only when the device does not stretch the low time of SCL  $(t_{LOW})$ .

## 4.1.20.3 I2C Fast-mode Plus (Fm+)<sup>1</sup>

Table 4.29. I2C Fast-mode Plus (Fm+)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0    | _   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 50   | _   | _    | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 100  | _   | _    | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.26 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD_STA</sub> |                | 0.26 | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 0.26 | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | _   | _    | μs   |

- 1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register.
- 2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual.

## 4.1.21 USART SPI

## **SPI Master Timing**

Table 4.30. SPI Master Timing

| Parameter                      | Symbol               | Test Condition | Min                          | Тур | Max  | Unit |
|--------------------------------|----------------------|----------------|------------------------------|-----|------|------|
| SCLK period <sup>1 3 2</sup>   | t <sub>SCLK</sub>    |                | 2 *<br>t <sub>HFPERCLK</sub> | _   | _    | ns   |
| CS to MOSI <sup>1 3</sup>      | t <sub>CS_MO</sub>   |                | -14.5                        | _   | 13.5 | ns   |
| SCLK to MOSI <sup>1 3</sup>    | t <sub>SCLK_MO</sub> |                | -8.5                         | _   | 8    | ns   |
| MISO setup time <sup>1 3</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 92                           | _   | _    | ns   |
|                                |                      | IOVDD = 3.0 V  | 42                           | _   | _    | ns   |
| MISO hold time <sup>1 3</sup>  | t <sub>H_MI</sub>    |                | -10                          | _   | _    | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).
- $2.\,t_{HFPERCLK}$  is one period of the selected HFPERCLK.
- 3. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ ).



Figure 4.1. SPI Master Timing Diagram

## **SPI Slave Timing**

Table 4.31. SPI Slave Timing

| Parameter                         | Symbol               | Test Condition | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Тур | Max                                 | Unit |
|-----------------------------------|----------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------|------|
| SCLK period <sup>1 3 2</sup>      | t <sub>SCLK</sub>    |                | 6 *<br>thfperclk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _   | _                                   | ns   |
| SCLK high time <sup>1 3 2</sup>   | t <sub>SCLK_HI</sub> |                | 2.5 * thpperclk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _   | _                                   | ns   |
| SCLK low time <sup>1 3 2</sup>    | t <sub>SCLK_LO</sub> |                | 2.5 * the three th | _   | _                                   | ns   |
| CS active to MISO <sup>1 3</sup>  | tcs_act_mi           |                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _   | 70                                  | ns   |
| CS disable to MISO <sup>1 3</sup> | tcs_dis_mi           |                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _   | 50                                  | ns   |
| MOSI setup time <sup>1 3</sup>    | tsu_mo               |                | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _   | _                                   | ns   |
| MOSI hold time <sup>1 3 2</sup>   | t <sub>H_MO</sub>    |                | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _   | _                                   | ns   |
| SCLK to MISO <sup>1 3 2</sup>     | t <sub>SCLK_MI</sub> |                | 10 + 1.5 * thfperclk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _   | 65 + 2.5 *<br>t <sub>HFPERCLK</sub> | ns   |

#### Note:

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).
- $2.\,t_{HFPERCLK}$  is one period of the selected HFPERCLK.
- 3. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ ).



Figure 4.2. SPI Slave Timing Diagram

## 4.2 Typical Performance Curves

Typical performance curves indicate typical characterized performance under the stated conditions.

## 4.2.1 Supply Current



Figure 4.3. EM0 Active Mode Typical Supply Current vs. Temperature



Figure 4.4. EM1 Sleep Mode Typical Supply Current vs. Temperature

Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories.



Figure 4.5. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Temperature



Figure 4.6. EM0 and EM1 Mode Typical Supply Current vs. Supply

Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories.



Figure 4.7. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Supply

## 4.2.2 DC-DC Converter

Default test conditions: CCM mode, LDCDC =  $4.7 \mu H$ , CDCDC =  $4.7 \mu F$ , VDCDC\_I = 3.3 V, VDCDC\_O = 1.8 V, FDCDC\_LN = 7 MHz



Figure 4.8. DC-DC Converter Typical Performance Characteristics



Figure 4.9. DC-DC Converter Transition Waveforms

## 5. Typical Connection Diagrams

#### 5.1 Power

Typical power supply connections for direct supply, without using the internal DC-DC converter, are shown in Figure 5.1 EFM32JG12 Typical Application Circuit, Direct Supply, No DC-DC Converter on page 65.



Figure 5.1. EFM32JG12 Typical Application Circuit, Direct Supply, No DC-DC Converter

A typical application circuit using the internal DC-DC converter is shown in Figure 5.2 EFM32JG12 Typical Application Circuit Using the DC-DC Converter on page 65. The MCU operates from the DC-DC converter supply.



Figure 5.2. EFM32JG12 Typical Application Circuit Using the DC-DC Converter

#### 5.2 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN0002: "Hardware Design Considerations" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/32bit-appnotes).

### 6. Pin Definitions

### 6.1 EFM32JG12B5xx in BGA125 Device Pinout



Figure 6.1. EFM32JG12B5xx in BGA125 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.3 GPIO Functionality Table or 6.4 Alternate Functionality Overview.

Table 6.1. EFM32JG12B5xx in BGA125 Device Pinout

| Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description |
|----------|--------|-------------|----------|--------|-------------|
| PF3      | A1     | GPIO (5V)   | PF1      | A2     | GPIO (5V)   |
| PC5      | A3     | GPIO (5V)   | PC3      | A4     | GPIO (5V)   |
| PC0      | A5     | GPIO (5V)   | PC11     | A6     | GPIO (5V)   |
| PC9      | A7     | GPIO (5V)   | PC7      | A8     | GPIO (5V)   |

| Pin Name | Pin(s)                  | Description                                                                                              | Pin Name | Pin(s)          | Description                   |  |
|----------|-------------------------|----------------------------------------------------------------------------------------------------------|----------|-----------------|-------------------------------|--|
| DECOUPLE | A9                      | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | DVDD     | A10             | Digital power supply.         |  |
| VREGVDD  | A11                     | Voltage regulator VDD input                                                                              | VREGSW   | A12             | DCDC regulator switching node |  |
| VREGVSS  | A13<br>B11<br>B12       | Voltage regulator VSS                                                                                    | PF8      | B1              | GPIO (5V)                     |  |
| PF2      | B2                      | GPIO (5V)                                                                                                | PF0      | В3              | GPIO (5V)                     |  |
| PC4      | B4                      | GPIO (5V)                                                                                                | PC1      | B5              | GPIO (5V)                     |  |
| PJ14     | В6                      | GPIO (5V)                                                                                                | PC10     | В7              | GPIO (5V)                     |  |
| PC8      | B8                      | GPIO (5V)                                                                                                | PC6      | В9              | GPIO (5V)                     |  |
| IOVDD    | B10<br>F2<br>F11<br>M12 | Digital IO power supply.                                                                                 | AVDD     | B13<br>J1<br>J2 | Analog power supply.          |  |
| PF11     | C1                      | GPIO (5V)                                                                                                | PF10     | C2              | GPIO (5V)                     |  |
| PF9      | C3                      | GPIO (5V)                                                                                                | PC2      | C5              | GPIO (5V)                     |  |
| PJ15     | C6                      | GPIO (5V)                                                                                                | PB15     | C10             | GPIO                          |  |
| PB14     | C11                     | GPIO                                                                                                     | PB13     | C12             | GPIO                          |  |
| PB12     | C13                     | GPIO                                                                                                     | PF14     | D1              | GPIO (5V)                     |  |
| PF13     | D2                      | GPIO (5V)                                                                                                | PF12     | D3              | GPIO (5V)                     |  |
| PB11     | D11                     | GPIO                                                                                                     | PB10     | D12             | GPIO (5V)                     |  |
| PB9      | D13                     | GPIO (5V)                                                                                                | PK1      | E1              | GPIO (5V)                     |  |
| PK0      | E2                      | GPIO                                                                                                     | PF15     | E3              | GPIO (5V)                     |  |

| Pin Name | Pin(s)                                                                                                                                                                                             | Description                                                                   | Pin Name | Pin(s) | Description                                                                                                                                                                                 |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSS      | E5<br>E6<br>E7<br>E8<br>E9<br>F5<br>F6<br>F7<br>F8<br>F9<br>G5<br>G6<br>G7<br>G8<br>G9<br>H5<br>H6<br>H7<br>H8<br>H9<br>J5<br>J6<br>J7<br>J8<br>J9<br>K2<br>L2<br>M3<br>M4<br>M5<br>M6<br>M7<br>N5 | Ground                                                                        | PB8      | E12    | GPIO (5V)                                                                                                                                                                                   |
| PB7      | E13                                                                                                                                                                                                | GPIO (5V)                                                                     | PK2      | F1     | GPIO (5V)                                                                                                                                                                                   |
| PB6      | F12                                                                                                                                                                                                | GPIO (5V)                                                                     | PI3      | F13    | GPIO (5V)                                                                                                                                                                                   |
| PF5      | G1                                                                                                                                                                                                 | GPIO (5V)                                                                     | PF4      | G2     | GPIO (5V)                                                                                                                                                                                   |
| PI2      | G11                                                                                                                                                                                                | GPIO (5V)                                                                     | PI1      | G12    | GPIO (5V)                                                                                                                                                                                   |
| PI0      | G13                                                                                                                                                                                                | GPIO (5V)                                                                     | PF7      | H1     | GPIO (5V)                                                                                                                                                                                   |
| PF6      | H2                                                                                                                                                                                                 | GPIO (5V)                                                                     | PA9      | H12    | GPIO (5V)                                                                                                                                                                                   |
| PA8      | H13                                                                                                                                                                                                | GPIO (5V)                                                                     | PA7      | J11    | GPIO (5V)                                                                                                                                                                                   |
| PA6      | J12                                                                                                                                                                                                | GPIO (5V)                                                                     | PA5      | J13    | GPIO (5V)                                                                                                                                                                                   |
| HFXTAL_N | K1                                                                                                                                                                                                 | High Frequency Crystal input pin.                                             | PA4      | K12    | GPIO                                                                                                                                                                                        |
| PA3      | K13                                                                                                                                                                                                | GPIO                                                                          | HFXTAL_P | L1     | High Frequency Crystal output pin.                                                                                                                                                          |
| BODEN    | L10                                                                                                                                                                                                | Brown-Out Detector Enable. This pin may be left disconnected or tied to AVDD. | PA2      | L12    | GPIO                                                                                                                                                                                        |
| PA1      | L13                                                                                                                                                                                                | GPIO                                                                          | RESETn   | M1     | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. |

| Pin Name | Pin(s)                                 | Description | Pin Name | Pin(s) | Description |
|----------|----------------------------------------|-------------|----------|--------|-------------|
| NC       | M8<br>N1<br>N2<br>N3<br>N4<br>N6<br>N7 | No Connect. | PD9      | М9     | GPIO (5V)   |
| PD11     | M10                                    | GPIO (5V)   | PD13     | M11    | GPIO        |
| PA0      | M13                                    | GPIO        | PD8      | N9     | GPIO (5V)   |
| PD10     | N10                                    | GPIO (5V)   | PD12     | N11    | GPIO (5V)   |
| PD14     | N12                                    | GPIO        | PD15     | N13    | GPIO        |

<sup>1.</sup> GPIO with 5V tolerance are indicated by (5V).

### 6.2 EFM32JG12B5xx in QFN48 Device Pinout



Figure 6.2. EFM32JG12B5xx in QFN48 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.3 GPIO Functionality Table or 6.4 Alternate Functionality Overview.

Table 6.2. EFM32JG12B5xx in QFN48 Device Pinout

| Pin Name | Pin(s) | Description                       | Pin Name | Pin(s)  | Description                        |  |
|----------|--------|-----------------------------------|----------|---------|------------------------------------|--|
| VSS      | 0      | Ground                            | PF0      | 1       | GPIO (5V)                          |  |
| PF1      | 2      | GPIO (5V)                         | PF2      | 3       | GPIO (5V)                          |  |
| PF3      | 4      | GPIO (5V)                         | PF4      | 5       | GPIO (5V)                          |  |
| PF5      | 6      | GPIO (5V)                         | PF6      | 7       | GPIO (5V)                          |  |
| PF7      | 8      | GPIO (5V)                         | AVDD     | 9<br>34 | Analog power supply.               |  |
| HFXTAL_N | 10     | High Frequency Crystal input pin. | HFXTAL_P | 11      | High Frequency Crystal output pin. |  |

| Pin Name | Pin(s) | Description                                                                                                                                                                                 | Pin Name | Pin(s)               | Description                                                                                              |  |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|----------------------------------------------------------------------------------------------------------|--|
| RESETn   | 12     | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | NC       | 13<br>14<br>15<br>16 | No Connect.                                                                                              |  |
| PD8      | 17     | GPIO (5V)                                                                                                                                                                                   | PD9      | 18                   | GPIO (5V)                                                                                                |  |
| PD10     | 19     | GPIO (5V)                                                                                                                                                                                   | PD11     | 20                   | GPIO (5V)                                                                                                |  |
| PD12     | 21     | GPIO (5V)                                                                                                                                                                                   | PD13     | 22                   | GPIO                                                                                                     |  |
| PD14     | 23     | GPIO                                                                                                                                                                                        | PD15     | 24                   | GPIO                                                                                                     |  |
| PA0      | 25     | GPIO                                                                                                                                                                                        | PA1      | 26                   | GPIO                                                                                                     |  |
| PA2      | 27     | GPIO                                                                                                                                                                                        | PA3      | 28                   | GPIO                                                                                                     |  |
| PA4      | 29     | GPIO                                                                                                                                                                                        | PA5      | 30                   | GPIO (5V)                                                                                                |  |
| PB11     | 31     | GPIO                                                                                                                                                                                        | PB12     | 32                   | GPIO                                                                                                     |  |
| PB13     | 33     | GPIO                                                                                                                                                                                        | PB14     | 35                   | GPIO                                                                                                     |  |
| PB15     | 36     | GPIO                                                                                                                                                                                        | VREGVSS  | 37                   | Voltage regulator VSS                                                                                    |  |
| VREGSW   | 38     | DCDC regulator switching node                                                                                                                                                               | VREGVDD  | 39                   | Voltage regulator VDD input                                                                              |  |
| DVDD     | 40     | Digital power supply.                                                                                                                                                                       | DECOUPLE | 41                   | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. |  |
| IOVDD    | 42     | Digital IO power supply.                                                                                                                                                                    | PC6      | 43                   | GPIO (5V)                                                                                                |  |
| PC7      | 44     | GPIO (5V)                                                                                                                                                                                   | PC8      | 45                   | GPIO (5V)                                                                                                |  |
| PC9      | 46     | GPIO (5V)                                                                                                                                                                                   | PC10     | 47                   | GPIO (5V)                                                                                                |  |
| PC11     | 48     | GPIO (5V)                                                                                                                                                                                   |          |                      |                                                                                                          |  |

- 1. GPIO with 5V tolerance are indicated by (5V).
- 2. The PD8 GPIO pin is not available (no-connect) on other device families, and should not be used if direct pin compatibility across multiple families is required.

## 6.3 GPIO Functionality Table

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of each GPIO pin, followed by the functionality available on that pin. Refer to 6.4 Alternate Functionality Overview for a list of GPIO locations available for each function.

Table 6.3. GPIO Functionality Table

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                  |                                                                                                         |  |  |
|-----------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                        | Communication                                                                                                                                                                                                                                                    | Other                                                                                                   |  |  |
| PF3       | BUSAY BUSBX                               | TIM0_CC0 #27 TIM0_CC1 #26 TIM0_CC2 #25 TIM0_CDTI0 #24 TIM0_CDTI1 #23 TIM0_CDTI2 #22 TIM1_CC0 #27 TIM1_CC1 #26 TIM1_CC2 #25 TIM1_CC3 #24 WTIM0_CDTI2 #31 WTIM1_CC0 #27 WTIM1_CC1 #25 WTIM1_CC1 #25 WTIM1_CC1 #25 WTIM1_CC1 #25 WTIM1_CC3 #21 LE-TIM0_OUT0 #27 LE-TIM0_OUT1 #26 PCNT0_S0IN #27 PCNT0_S1IN #26                   | US0_TX #27 US0_RX #26 US0_CLK #25 US0_CS #24 US0_CTS #23 US0_RTS #22 US1_TX #27 US1_RX #26 US1_CLK #25 US1_CS #24 US1_CTS #23 US1_RTS #22 US2_TX #16 US2_RX #15 US2_CLK #14 US2_CS #13 US2_CTS #12 US2_RTS #11 LEU0_TX #27 LEU0_RX #26 I2C0_SDA #27 I2C0_SCL #26 | CMU_CLK1 #6 PRS_CH0<br>#3 PRS_CH1 #2<br>PRS_CH2 #1 PRS_CH3<br>#0 ACMP0_O #27<br>ACMP1_O #27 DBG_TDI     |  |  |
| PF1       | BUSAY BUSBX                               | TIM0_CC0 #25 TIM0_CC1 #24 TIM0_CC2 #23 TIM0_CDTI0 #22 TIM0_CDTI1 #21 TIM0_CDTI2 #20 TIM1_CC0 #25 TIM1_CC1 #24 TIM1_CC2 #23 TIM1_CC3 #22 WTIM0_CDTI1 #31 WTIM0_CDTI2 #29 WTIM1_CC0 #25 WTIM1_CC0 #25 WTIM1_CC1 #23 WTIM1_CC1 #23 WTIM1_CC2 #21 WTIM1_CC3 #19 LE- TIM0_OUT0 #25 LE- TIM0_OUT1 #24 PCNT0_S0IN #25 PCNT0_S1IN #24 | US0_TX #25 US0_RX #24 US0_CLK #23 US0_CS #22 US0_CTS #21 US0_RTS #20 US1_TX #25 US1_RX #24 US1_CLK #23 US1_CS #22 US1_CTS #21 US1_RTS #20 US2_TX #15 US2_RX #14 US2_CLK #13 US2_CS #12 US2_CTS #11 US2_RTS #10 LEU0_TX #25 LEU0_RX #24 I2C0_SDA #25 I2C0_SCL #24 | PRS_CH0 #1 PRS_CH1<br>#0 PRS_CH2 #7<br>PRS_CH3 #6 ACMP0_O<br>#25 ACMP1_O #25<br>DBG_SWDIOTMS<br>BOOT_RX |  |  |

| GPIO Name |             | Pin Alternate Functi                                                                                                                                                                                      | ionality / Description                                                                                     |       |
|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------|
|           | Analog      | Timers                                                                                                                                                                                                    | Communication                                                                                              | Other |
| PC5       | BUSAY BUSBX | WTIM0_CC0 #25 WTIM0_CC1 #23 WTIM0_CC2 #21 WTIM0_CDTI0 #17 WTIM0_CDTI1 #15 WTIM0_CDTI2 #13 WTIM1_CC0 #9 WTIM1_CC1 #7 WTIM1_CC2 #5 WTIM1_CC3 #3 PCNT1_S0IN #18 PCNT1_S1IN #17 PCNT2_S0IN #18 PCNT2_S1IN #17 | US3_TX #23 US3_RX #22<br>US3_CLK #21 US3_CS<br>#20 US3_CTS #19<br>US3_RTS #18 I2C1_SDA<br>#18 I2C1_SCL #17 |       |
| PC3       | BUSAY BUSBX | WTIM0_CC0 #23 WTIM0_CC1 #21 WTIM0_CC2 #19 WTIM0_CDTI0 #15 WTIM0_CDTI1 #13 WTIM0_CDTI2 #11 WTIM1_CC0 #7 WTIM1_CC1 #5 WTIM1_CC2 #3 WTIM1_CC3 #1 PCNT1_S0IN #16 PCNT1_S1IN #15 PCNT2_S1IN #15                | US3_TX #21 US3_RX #20<br>US3_CLK #19 US3_CS<br>#18 US3_CTS #17<br>US3_RTS #16 I2C1_SDA<br>#16 I2C1_SCL #15 |       |
| PC0       | BUSBY BUSAX | WTIM0_CC0 #20 WTIM0_CC1 #18 WTIM0_CC2 #16 WTIM0_CDTI0 #12 WTIM0_CDTI1 #10 WTIM0_CDTI2 #8 WTIM1_CC0 #4 WTIM1_CC1 #2 WTIM1_CC2 #0 PCNT1_S0IN #13 PCNT1_S1IN #12 PCNT2_S0IN #13 PCNT2_S1IN #12               | US3_TX #18 US3_RX #17<br>US3_CLK #16 US3_CS<br>#15 US3_CTS #14<br>US3_RTS #13 I2C1_SDA<br>#13 I2C1_SCL #12 |       |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                        |                                                                                                               |
|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                                                                                                                                              | Communication                                                                                                                                                                                                                                          | Other                                                                                                         |
| PC11      | BUSAY BUSBX                               | TIMO_CC0 #16   TIMO_CC1 #15   TIMO_CC2 #14   TIMO_CDTI0 #13   TIMO_CDTI1 #12   TIMO_CDTI2 #11   TIM1_CC0 #16   TIM1_CC1 #15   TIM1_CC2 #14   TIM1_CC3 #13   WTIM0_CC0 #31   WTIM0_CC0 #31   WTIM0_CC1 #29   WTIM0_CC1 #29   WTIM0_CDTI0 #23   WTIM0_CDTI0 #23   WTIM0_CDTI1 #21   WTIM1_CC0 #15   WTIM1_CC1 #13   WTIM1_CC3 #9   WTIM1_CC3 #9 LE-TIM0_OUT0 #16 LE-TIM0_OUT1 #15   PCNT0_S0IN #16   PCNT0_S1IN #15   PCNT2_S0IN #20   PCNT2_S1IN #19 | US0_TX #16 US0_RX #15<br>US0_CLK #14 US0_CS<br>#13 US0_CTS #12<br>US0_RTS #11 US1_TX<br>#16 US1_RX #15<br>US1_CLK #14 US1_CS<br>#13 US1_CTS #12<br>US1_RTS #11 LEU0_TX<br>#16 LEU0_RX #15<br>I2C0_SDA #16 I2C0_SCL<br>#15 I2C1_SDA #20<br>I2C1_SCL #19 | CMU_CLK0 #3 PRS_CH0<br>#13 PRS_CH9 #16<br>PRS_CH10 #5<br>PRS_CH11 #4 ACMP0_O<br>#16 ACMP1_O #16<br>DBG_SWO #3 |
| PC9       | BUSAY BUSBX                               | TIMO_CC0 #14 TIMO_CC1 #13 TIMO_CC2 #12 TIMO_CDTI0 #11 TIMO_CDTI1 #10 TIMO_CDTI2 #9 TIM1_CC0 #14 TIM1_CC1 #13 TIM1_CC2 #12 TIM1_CC3 #11 WTIM0_CC0 #29 WTIM0_CC1 #27 WTIM0_CC1 #27 WTIM0_CDTI0 #21 WTIM0_CDTI1 #19 WTIM0_CDTI1 #19 WTIM1_CC0 #13 WTIM1_CC1 #11 WTIM1_CC2 #9 WTIM1_CC3 #7 LE- TIM0_OUT0 #14 LE- TIM0_OUT0 #14 PCNT0_S1IN #13                                                                                                           | US0_TX #14 US0_RX #13 US0_CLK #12 US0_CS #11 US0_CTS #10 US0_RTS #9 US1_TX #14 US1_RX #13 US1_CLK #12 US1_CS #11 US1_CTS #10 US1_RTS #9 LEU0_TX #14 LEU0_RX #13 I2C0_SDA #14 I2C0_SCL #13                                                              | PRS_CH0 #11 PRS_CH9<br>#14 PRS_CH10 #3<br>PRS_CH11 #2 ACMP0_O<br>#14 ACMP1_O #14<br>ETM_TD2 #3                |

| GPIO Name |             | ionality / Description                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                           |                                                                                                                                  |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
|           | Analog      | Timers                                                                                                                                                                                                                                                                                                                                                            | Communication                                                                                                                                                                                                             | Other                                                                                                                            |
| PC7       | BUSAY BUSBX | TIMO_CC0 #12 TIMO_CC1 #11 TIMO_CC2 #10 TIMO_CDTI0 #9 TIMO_CDTI1 #8 TIMO_CDTI2 #7 TIM1_CC0 #12 TIM1_CC1 #11 TIM1_CC2 #10 TIM1_CC3 #9 WTIM0_CC0 #27 WTIM0_CC1 #25 WTIM0_CC1 #25 WTIM0_CDTI0 #19 WTIM0_CDTI1 #17 WTIM0_CDTI2 #15 WTIM1_CC0 #11 WTIM1_CC1 #9 WTIM1_CC1 #9 WTIM1_CC2 #7 WTIM1_CC3 #5 LE- TIM0_OUT0 #12 LE- TIM0_OUT0 #11 PCNT0_S0IN #12 PCNT0_S1IN #11 | US0_TX #12 US0_RX #11 US0_CLK #10 US0_CS     #9 US0_CTS #8 US0_RTS #7 US1_TX     #12 US1_RX #11 US1_CLK #10 US1_CS     #9 US1_CTS #8 US1_RTS #7 LEU0_TX     #12 LEU0_RX #11 I2C0_SDA #12 I2C0_SCL     #11                 | CMU_CLK1 #2 PRS_CH0<br>#9 PRS_CH9 #12<br>PRS_CH10 #1<br>PRS_CH11 #0 ACMP0_O<br>#12 ACMP1_O #12<br>ETM_TD0 #3                     |
| PF8       | BUSBY BUSAX | WTIM1_CC1 #30 WTIM1_CC2 #28 WTIM1_CC3 #26 PCNT1_S0IN #21 PCNT1_S1IN #20 PCNT2_S0IN #21 PCNT2_S1IN #20                                                                                                                                                                                                                                                             | US2_TX #21 US2_RX #20<br>US2_CLK #19 US2_CS<br>#18 US2_CTS #17<br>US2_RTS #16 I2C1_SDA<br>#21 I2C1_SCL #20                                                                                                                | ETM_TCLK #0                                                                                                                      |
| PF2       | BUSBY BUSAX | TIMO_CC0 #26 TIMO_CC1 #25 TIMO_CC2 #24 TIMO_CDTI0 #23 TIMO_CDTI1 #22 TIMO_CDTI2 #21 TIM1_CC0 #26 TIM1_CC1 #25 TIM1_CC2 #24 TIM1_CC3 #23 WTIM0_CDTI2 #30 WTIM1_CC0 #26 WTIM1_CC1 #24 WTIM1_CC1 #24 WTIM1_CC3 #22 WTIM1_CC3 #20 LE- TIM0_OUT0 #26 LE- TIM0_OUT1 #25 PCNT0_S0IN #26 PCNT0_S1IN #25                                                                   | US0_TX #26 US0_RX #25<br>US0_CLK #24 US0_CS<br>#23 US0_CTS #22<br>US0_RTS #21 US1_TX<br>#26 US1_RX #25<br>US1_CLK #24 US1_CS<br>#23 US1_CTS #22<br>US1_RTS #21 LEU0_TX<br>#26 LEU0_RX #25<br>I2C0_SDA #26 I2C0_SCL<br>#25 | CMU_CLK0 #6 PRS_CH0<br>#2 PRS_CH1 #1<br>PRS_CH2 #0 PRS_CH3<br>#7 ACMP0_O #26<br>ACMP1_O #26 DBG_TDO<br>DBG_SWO #0<br>GPIO_EM4WU0 |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                 |                                                                                                         |
|-----------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                            | Communication                                                                                                                                                                                                                                                   | Other                                                                                                   |
| PF0       | BUSBY BUSAX                               | TIM0_CC0 #24 TIM0_CC1 #23 TIM0_CC2 #22 TIM0_CDTI0 #21 TIM0_CDTI1 #20 TIM0_CDTI2 #19 TIM1_CC0 #24 TIM1_CC1 #23 TIM1_CC2 #22 TIM1_CC3 #21 WTIM0_CDTI1 #30 WTIM0_CDTI2 #28 WTIM1_CC0 #24 WTIM1_CC0 #24 WTIM1_CC1 #22 WTIM1_CC3 #18 LE- TIM0_OUT0 #24 LE- TIM0_OUT0 #24 PCNT0_S0IN #24 PCNT0_S1IN #23 | US0_TX #24 US0_RX #23 US0_CLK #22 US0_CS #21 US0_CTS #20 US0_RTS #19 US1_TX #24 US1_RX #23 US1_CLK #22 US1_CS #21 US1_CTS #20 US1_RTS #19 US2_TX #14 US2_RX #13 US2_CLK #12 US2_CS #11 US2_CTS #10 US2_RTS #9 LEU0_TX #24 LEU0_RX #23 I2C0_SDA #24 I2C0_SCL #23 | PRS_CH0 #0 PRS_CH1<br>#7 PRS_CH2 #6<br>PRS_CH3 #5 ACMP0_O<br>#24 ACMP1_O #24<br>DBG_SWCLKTCK<br>BOOT_TX |
| PC4       | BUSBY BUSAX                               | WTIM0_CC0 #24 WTIM0_CC1 #22 WTIM0_CC2 #20 WTIM0_CDTI0 #16 WTIM0_CDTI1 #14 WTIM0_CDTI2 #12 WTIM1_CC0 #8 WTIM1_CC1 #6 WTIM1_CC2 #4 WTIM1_CC3 #2 PCNT1_S0IN #17 PCNT1_S1IN #16 PCNT2_S0IN #17 PCNT2_S1IN #16                                                                                         | US3_TX #22 US3_RX #21<br>US3_CLK #20 US3_CS<br>#19 US3_CTS #18<br>US3_RTS #17 I2C1_SDA<br>#17 I2C1_SCL #16                                                                                                                                                      |                                                                                                         |
| PC1       | BUSAY BUSBX                               | WTIM0_CC0 #21 WTIM0_CC1 #19 WTIM0_CC2 #17 WTIM0_CDTI0 #13 WTIM0_CDTI1 #11 WTIM0_CDTI2 #9 WTIM1_CC0 #5 WTIM1_CC1 #3 WTIM1_CC2 #1 PCNT1_S0IN #14 PCNT1_S1IN #13 PCNT2_S0IN #14 PCNT2_S1IN #13                                                                                                       | US3_TX #19 US3_RX #18<br>US3_CLK #17 US3_CS<br>#16 US3_CTS #15<br>US3_RTS #14 I2C1_SDA<br>#14 I2C1_SCL #13                                                                                                                                                      |                                                                                                         |
| PJ14      | BUSACMP1Y BU-<br>SACMP1X                  | PCNT1_S0IN #11<br>PCNT1_S1IN #10<br>PCNT2_S0IN #11<br>PCNT2_S1IN #10                                                                                                                                                                                                                              | US3_TX #16 US3_RX #15<br>US3_CLK #14 US3_CS<br>#13 US3_CTS #12<br>US3_RTS #11 I2C1_SDA<br>#11 I2C1_SCL #10                                                                                                                                                      | LES_ALTEX2                                                                                              |

| <b>GPIO Name</b> | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                       |                                                                                                                               |
|------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|                  | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Communication                                                                                                                                                                                                         | Other                                                                                                                         |
| PC10             | BUSBY BUSAX                               | TIMO_CC0 #15 TIMO_CC1 #14 TIMO_CC2 #13 TIMO_CDTI0 #12 TIMO_CDTI1 #11 TIMO_CDTI2 #10 TIM1_CC0 #15 TIM1_CC1 #14 TIM1_CC2 #13 TIM1_CC3 #12 WTIM0_CC0 #30 WTIM0_CC1 #28 WTIM0_CC1 #28 WTIM0_CC1 #28 WTIM0_CDTI0 #22 WTIM0_CDTI1 #20 WTIM0_CDTI1 #20 WTIM1_CC3 #14 WTIM1_CC3 #14 WTIM1_CC1 #12 WTIM1_CC3 #8 LE-TIM0_OUT0 #15 LE-TIM0_OUT1 #14 PCNT0_S0IN #15 PCNT0_S1IN #14 PCNT2_S0IN #19 PCNT2_S1IN #18                                                                                | US0_TX #15 US0_RX #14 US0_CLK #13 US0_CS #12 US0_CTS #11 US0_RTS #10 US1_TX #15 US1_RX #14 US1_CLK #13 US1_CS #12 US1_CTS #11 US1_RTS #10 LEU0_TX #15 LEU0_RX #14 I2C0_SDA #15 I2C0_SCL #14 I2C1_SDA #19 I2C1_SCL #18 | CMU_CLK1 #3 PRS_CH0<br>#12 PRS_CH9 #15<br>PRS_CH10 #4<br>PRS_CH11 #3 ACMP0_O<br>#15 ACMP1_O #15<br>ETM_TD3 #3<br>GPIO_EM4WU12 |
| PC8              | BUSBY BUSAX                               | TIMO_CC0 #13     TIMO_CC1 #12     TIMO_CC2 #11     TIMO_CDTI0 #10     TIMO_CDTI1 #9     TIMO_CDTI2 #8     TIM1_CC0 #13     TIM1_CC1 #12     TIM1_CC2 #11     TIM1_CC3 #10     WTIM0_CC0 #28     WTIM0_CC1 #26     WTIM0_CC1 #26     WTIM0_CDTI0 #20     WTIM0_CDTI1 #18     WTIM0_CDTI1 #18     WTIM1_CC0 #12     WTIM1_CC0 #12     WTIM1_CC1 #10     WTIM1_CC1 #10     WTIM1_CC2 #8     WTIM1_CC3 #6 LE- TIM0_OUT0 #13 LE-     TIM0_OUT1 #12     PCNT0_S0IN #13     PCNT0_S1IN #13 | US0_TX #13 US0_RX #12<br>US0_CLK #11 US0_CS<br>#10 US0_CTS #9<br>US0_RTS #8 US1_TX<br>#13 US1_RX #12<br>US1_CLK #11 US1_CS<br>#10 US1_CTS #9<br>US1_RTS #8 LEU0_TX<br>#13 LEU0_RX #12<br>I2C0_SDA #13 I2C0_SCL<br>#12 | PRS_CH0 #10 PRS_CH9<br>#13 PRS_CH10 #2<br>PRS_CH11 #1 ACMP0_O<br>#13 ACMP1_O #13<br>ETM_TD1 #3                                |

| GPIO Name |             | Pin Alternate Functi                                                                                                                                                                                                                                                                                                                               | onality / Description                                                                                                                                                                                          |                                                                                                                               |
|-----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|           | Analog      | Timers                                                                                                                                                                                                                                                                                                                                             | Communication                                                                                                                                                                                                  | Other                                                                                                                         |
| PC6       | BUSBY BUSAX | TIMO_CC0 #11 TIMO_CC1 #10 TIMO_CC2 #9 TIMO_CDTI0 #8 TIMO_CDTI1 #7 TIMO_CDTI2 #6 TIM1_CC0 #11 TIM1_CC1 #10 TIM1_CC2 #9 TIM1_CC3 #8 WTIM0_CC0 #26 WTIM0_CC1 #24 WTIM0_CC1 #24 WTIM0_CDTI0 #18 WTIM0_CDTI0 #18 WTIM0_CDTI1 #16 WTIM1_CC0 #10 WTIM1_CC1 #8 WTIM1_CC2 #6 WTIM1_CC3 #4 LE- TIM0_OUT0 #11 LE- TIM0_OUT0 #11 PCNT0_S0IN #11 PCNT0_S1IN #10 | US0_TX #11 US0_RX #10<br>US0_CLK #9 US0_CS #8<br>US0_CTS #7 US0_RTS<br>#6 US1_TX #11 US1_RX<br>#10 US1_CLK #9<br>US1_CS #8 US1_CTS #7<br>US1_RTS #6 LEU0_TX<br>#11 LEU0_RX #10<br>I2C0_SDA #11 I2C0_SCL<br>#10 | CMU_CLK0 #2<br>CMU_CLKI0 #2<br>PRS_CH0 #8 PRS_CH9<br>#11 PRS_CH10 #0<br>PRS_CH11 #5 ACMP0_O<br>#11 ACMP1_O #11<br>ETM_TCLK #3 |
| PF11      | BUSAY BUSBX | WTIM1_CC2 #31<br>WTIM1_CC3 #29<br>PCNT1_S0IN #24<br>PCNT1_S1IN #23<br>PCNT2_S0IN #24<br>PCNT2_S1IN #23                                                                                                                                                                                                                                             | US2_TX #24 US2_RX #23<br>US2_CLK #22 US2_CS<br>#21 US2_CTS #20<br>US2_RTS #19 US3_TX<br>#24 US3_RX #23<br>US3_CLK #22 US3_CS<br>#21 US3_CTS #20<br>US3_RTS #19 I2C1_SDA<br>#24 I2C1_SCL #23                    | ETM_TD2 #0                                                                                                                    |
| PF10      | BUSBY BUSAX | WTIM1_CC2 #30<br>WTIM1_CC3 #28<br>PCNT1_S0IN #23<br>PCNT1_S1IN #22<br>PCNT2_S0IN #23<br>PCNT2_S1IN #22                                                                                                                                                                                                                                             | US2_TX #23 US2_RX #22<br>US2_CLK #21 US2_CS<br>#20 US2_CTS #19<br>US2_RTS #18 I2C1_SDA<br>#23 I2C1_SCL #22                                                                                                     | ETM_TD1 #0                                                                                                                    |
| PF9       | BUSAY BUSBX | WTIM1_CC1 #31<br>WTIM1_CC2 #29<br>WTIM1_CC3 #27<br>PCNT1_S0IN #22<br>PCNT1_S1IN #21<br>PCNT2_S0IN #22<br>PCNT2_S1IN #21                                                                                                                                                                                                                            | US2_TX #22 US2_RX #21<br>US2_CLK #20 US2_CS<br>#19 US2_CTS #18<br>US2_RTS #17 I2C1_SDA<br>#22 I2C1_SCL #21                                                                                                     | ETM_TD0 #0                                                                                                                    |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                            |                                                                                              |
|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                                                                                  | Communication                                                                                                                                                                                              | Other                                                                                        |
| PC2       | BUSBY BUSAX                               | WTIM0_CC0 #22 WTIM0_CC1 #20 WTIM0_CC2 #18 WTIM0_CDTI0 #14 WTIM0_CDTI1 #12 WTIM0_CDTI2 #10 WTIM1_CC0 #6 WTIM1_CC1 #4 WTIM1_CC2 #2 WTIM1_CC3 #0 PCNT1_S0IN #15 PCNT1_S1IN #14 PCNT2_S0IN #15 PCNT2_S1IN #14                                                                                                                                                                               | US3_TX #20 US3_RX #19<br>US3_CLK #18 US3_CS<br>#17 US3_CTS #16<br>US3_RTS #15 I2C1_SDA<br>#15 I2C1_SCL #14                                                                                                 |                                                                                              |
| PJ15      | BUSACMP1Y BU-<br>SACMP1X                  | PCNT1_S0IN #12<br>PCNT1_S1IN #11<br>PCNT2_S0IN #12<br>PCNT2_S1IN #11                                                                                                                                                                                                                                                                                                                    | US3_TX #17 US3_RX #16<br>US3_CLK #15 US3_CS<br>#14 US3_CTS #13<br>US3_RTS #12 I2C1_SDA<br>#12 I2C1_SCL #11                                                                                                 | LES_ALTEX3                                                                                   |
| PB15      | BUSCY BUSDX<br>LFXTAL_P                   | TIMO_CC0 #10 TIMO_CC1 #9 TIMO_CC2 #8 TIMO_CDTI0 #7 TIMO_CDTI1 #6 TIMO_CDTI2 #5 TIM1_CC0 #10 TIM1_CC1 #9 TIM1_CC2 #8 TIM1_CC3 #7 WTIM0_CC0 #19 WTIM0_CC0 #19 WTIM0_CC1 #17 WTIM0_CC1 #17 WTIM0_CDTI0 #11 WTIM0_CDTI1 #9 WTIM0_CDTI1 #9 WTIM1_CC0 #3 WTIM1_CC1 #1 LE- TIM0_OUT0 #10 LE- TIM0_OUT1 #9 PCNT0_S0IN #10 PCNT0_S1IN #9                                                         | US0_TX #10 US0_RX #9<br>US0_CLK #8 US0_CS #7<br>US0_CTS #6 US0_RTS<br>#5 US1_TX #10 US1_RX<br>#9 US1_CLK #8 US1_CS<br>#7 US1_CTS #6<br>US1_RTS #5 LEU0_TX<br>#10 LEU0_RX #9<br>I2C0_SDA #10 I2C0_SCL<br>#9 | CMU_CLK0 #1 PRS_CH6<br>#10 PRS_CH7 #9<br>PRS_CH8 #8 PRS_CH9<br>#7 ACMP0_O #10<br>ACMP1_O #10 |
| PB14      | BUSDY BUSCX<br>LFXTAL_N                   | TIMO_CC0 #9 TIMO_CC1     #8 TIMO_CC2 #7     TIMO_CDTI0 #6     TIMO_CDTI1 #5     TIMO_CDTI2 #4  TIM1_CC0 #9 TIM1_CC1     #8 TIM1_CC2 #7     TIM1_CC3 #6     WTIM0_CC0 #18     WTIM0_CC0 #16     WTIM0_CC1 #16     WTIM0_CDTI0 #10     WTIM0_CDTI0 #10     WTIM0_CDTI1 #8     WTIM1_CC0 #2     WTIM1_CC1 #0 LE-     TIM0_OUT0 #9 LE-     TIM0_OUT1 #8     PCNT0_S0IN #9     PCNT0_S1IN #8 | US0_TX #9 US0_RX #8 US0_CLK #7 US0_CS #6 US0_CTS #5 US0_RTS #4 US1_TX #9 US1_RX #8 US1_CLK #7 US1_CS #6 US1_CTS #5 US1_RTS #4 LEU0_TX #9 LEU0_RX #8 I2C0_SDA #9 I2C0_SCL #8                                | CMU_CLK1 #1 PRS_CH6<br>#9 PRS_CH7 #8<br>PRS_CH8 #7 PRS_CH9<br>#6 ACMP0_O #9<br>ACMP1_O #9    |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                        |                                                                                                       |
|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                                              | Communication                                                                                                                                                                                          | Other                                                                                                 |
| PB13      | BUSCY BUSDX OPA2_N                        | TIMO_CC0 #8 TIMO_CC1   #7 TIMO_CC2 #6   TIMO_CDTI0 #5   TIMO_CDTI1 #4   TIMO_CDTI2 #3  TIM1_CC0 #8 TIM1_CC1   #7 TIM1_CC2 #6   TIM1_CC3 #5   WTIM0_CC1 #15   WTIM0_CC1 #15   WTIM0_CC1 #15   WTIM0_CDTI0 #9   WTIM0_CDTI0 #9   WTIM0_CDTI1 #7   WTIM0_CDTI2 #5   WTIM1_CC0 #1 LE-   TIM0_OUT0 #8 LE-   TIM0_OUT1 #7   PCNT0_S0IN #8   PCNT0_S1IN #7 | US0_TX #8 US0_RX #7<br>US0_CLK #6 US0_CS #5<br>US0_CTS #4 US0_RTS<br>#3 US1_TX #8 US1_RX<br>#7 US1_CLK #6 US1_CS<br>#5 US1_CTS #4<br>US1_RTS #3 LEU0_TX<br>#8 LEU0_RX #7<br>I2C0_SDA #8 I2C0_SCL<br>#7 | CMU_CLKI0 #0 PRS_CH6 #8 PRS_CH7 #7 PRS_CH8 #6 PRS_CH9 #5 ACMP0_O #8 ACMP1_O #8 DBG_SWO #1 GPIO_EM4WU9 |
| PB12      | BUSDY BUSCX<br>OPA2_OUT                   | TIMO_CC0 #7 TIMO_CC1 #6 TIMO_CC2 #5 TIMO_CDTI0 #4 TIMO_CDTI1 #3 TIMO_CDTI2 #2 TIM1_CC0 #7 TIM1_CC1 #6 TIM1_CC2 #5 TIM1_CC3 #4 WTIM0_CC0 #16 WTIM0_CC1 #14 WTIM0_CC1 #14 WTIM0_CDTI0 #8 WTIM0_CDTI0 #8 WTIM0_CDTI1 #6 WTIM0_CDTI1 #6 WTIM0_CDTI2 #4 WTIM1_CC0 #0 LE- TIM0_OUT0 #7 LE- TIM0_OUT1 #6 PCNT0_S0IN #7 PCNT0_S1IN #6                       | US0_TX #7 US0_RX #6<br>US0_CLK #5 US0_CS #4<br>US0_CTS #3 US0_RTS<br>#2 US1_TX #7 US1_RX<br>#6 US1_CLK #5 US1_CS<br>#4 US1_CTS #3<br>US1_RTS #2 LEU0_TX<br>#7 LEU0_RX #6<br>I2C0_SDA #7 I2C0_SCL<br>#6 | PRS_CH6 #7 PRS_CH7<br>#6 PRS_CH8 #5<br>PRS_CH9 #4 ACMP0_O<br>#7 ACMP1_O #7                            |
| PF14      | BUSBY BUSAX                               | PCNT1_S0IN #27<br>PCNT1_S1IN #26<br>PCNT2_S0IN #27<br>PCNT2_S1IN #26                                                                                                                                                                                                                                                                                | US2_TX #27 US2_RX #26<br>US2_CLK #25 US2_CS<br>#24 US2_CTS #23<br>US2_RTS #22 US3_TX<br>#27 US3_RX #26<br>US3_CLK #25 US3_CS<br>#24 US3_CTS #23<br>US3_RTS #22 I2C1_SDA<br>#27 I2C1_SCL #26            |                                                                                                       |
| PF13      | BUSAY BUSBX                               | WTIM1_CC3 #31<br>PCNT1_S0IN #26<br>PCNT1_S1IN #25<br>PCNT2_S0IN #26<br>PCNT2_S1IN #25                                                                                                                                                                                                                                                               | US2_TX #26 US2_RX #25<br>US2_CLK #24 US2_CS<br>#23 US2_CTS #22<br>US2_RTS #21 US3_TX<br>#26 US3_RX #25<br>US3_CLK #24 US3_CS<br>#23 US3_CTS #22<br>US3_RTS #21 I2C1_SDA<br>#26 I2C1_SCL #25            |                                                                                                       |

| GPIO Name |                                 | Pin Alternate Functionality / Description                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                  |                                                                            |  |
|-----------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
|           | Analog                          | Timers                                                                                                                                                                                                                                                                                                                                    | Communication                                                                                                                                                                                                                                    | Other                                                                      |  |
| PF12      | BUSBY BUSAX                     | WTIM1_CC3 #30<br>PCNT1_S0IN #25<br>PCNT1_S1IN #24<br>PCNT2_S0IN #25<br>PCNT2_S1IN #24                                                                                                                                                                                                                                                     | US2_TX #25 US2_RX #24<br>US2_CLK #23 US2_CS<br>#22 US2_CTS #21<br>US2_RTS #20 US3_TX<br>#25 US3_RX #24<br>US3_CLK #23 US3_CS<br>#22 US3_CTS #21<br>US3_RTS #20 I2C1_SDA<br>#25 I2C1_SCL #24                                                      | ETM_TD3 #0                                                                 |  |
| PB11      | BUSCY BUSDX OPA2_P              | TIMO_CC0 #6 TIMO_CC1     #5 TIMO_CC2 #4     TIMO_CDTI0 #3     TIMO_CDTI1 #2     TIMO_CDTI2 #1  TIM1_CC0 #6 TIM1_CC1     #5 TIM1_CC3 #3     WTIM0_CC0 #15     WTIM0_CC1 #13     WTIM0_CC1 #13     WTIM0_CC2 #11     WTIM0_CDTI0 #7     WTIM0_CDTI1 #5 WTIM0_CDTI2 #3 LE- TIM0_OUT0 #6 LE- TIM0_OUT1 #5     PCNT0_S0IN #6     PCNT0_S1IN #5 | US0_TX #6 US0_RX #5 US0_CLK #4 US0_CS #3 US0_CTS #2 US0_RTS #1 US1_TX #6 US1_RX #5 US1_CLK #4 US1_CS #3 US1_CTS #2 US1_RTS #1 US3_TX #15 US3_RX #14 US3_CLK #13 US3_CS #12 US3_CTS #11 US3_RTS #10 LEU0_TX #6 LEU0_RX #5 I2C0_SDA #6 I2C0_SCL #5 | PRS_CH6 #6 PRS_CH7<br>#5 PRS_CH8 #4<br>PRS_CH9 #3 ACMP0_O<br>#6 ACMP1_O #6 |  |
| PB10      | OPA2_OUTALT #1 BUS-<br>DY BUSCX | WTIM0_CC0 #14 WTIM0_CC1 #12 WTIM0_CC2 #10 WTIM0_CDTI0 #6 WTIM0_CDTI1 #4 WTIM0_CDTI2 #2 PCNT1_S0IN #10 PCNT1_S1IN #9 PCNT2_S0IN #10 PCNT2_S1IN #9                                                                                                                                                                                          | US2_TX #13 US2_RX #12<br>US2_CLK #11 US2_CS<br>#10 US2_CTS #9<br>US2_RTS #8 US3_TX<br>#14 US3_RX #13<br>US3_CLK #12 US3_CS<br>#11 US3_CTS #10<br>US3_RTS #9 I2C1_SDA<br>#10 I2C1_SCL #9                                                          |                                                                            |  |
| PB9       | OPA2_OUTALT #0 BUS-<br>CY BUSDX | WTIM0_CC0 #13 WTIM0_CC1 #11 WTIM0_CC2 #9 WTIM0_CDTI0 #5 WTIM0_CDTI1 #3 WTIM0_CDTI2 #1 PCNT1_S0IN #9 PCNT1_S1IN #8 PCNT2_S0IN #9 PCNT2_S1IN #8                                                                                                                                                                                             | US2_TX #12 US2_RX #11 US2_CLK #10 US2_CS     #9 US2_CTS #8 US2_RTS #7 US3_TX     #13 US3_RX #12 US3_CLK #11 US3_CS     #10 US3_CTS #9 US3_RTS #8 I2C1_SDA     #9 I2C1_SCL #8                                                                     |                                                                            |  |
| PK1       |                                 | PCNT1_S0IN #30<br>PCNT1_S1IN #29<br>PCNT2_S0IN #30<br>PCNT2_S1IN #29                                                                                                                                                                                                                                                                      | US2_TX #30 US2_RX #29<br>US2_CLK #28 US2_CS<br>#27 US2_CTS #26<br>US2_RTS #25 US3_TX<br>#30 US3_RX #29<br>US3_CLK #28 US3_CS<br>#27 US3_CTS #26<br>US3_RTS #25 I2C1_SDA<br>#30 I2C1_SCL #29                                                      |                                                                            |  |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                               |                                                                                                                                                                                             |                            |
|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|           | Analog                                    | Timers                                                                                                                                        | Communication                                                                                                                                                                               | Other                      |
| PK0       | IDAC0_OUT                                 | PCNT1_S0IN #29<br>PCNT1_S1IN #28<br>PCNT2_S0IN #29<br>PCNT2_S1IN #28                                                                          | US2_TX #29 US2_RX #28<br>US2_CLK #27 US2_CS<br>#26 US2_CTS #25<br>US2_RTS #24 US3_TX<br>#29 US3_RX #28<br>US3_CLK #27 US3_CS<br>#26 US3_CTS #25<br>US3_RTS #24 I2C1_SDA<br>#29 I2C1_SCL #28 |                            |
| PF15      | BUSAY BUSBX                               | PCNT1_S0IN #28<br>PCNT1_S1IN #27<br>PCNT2_S0IN #28<br>PCNT2_S1IN #27                                                                          | US2_TX #28 US2_RX #27<br>US2_CLK #26 US2_CS<br>#25 US2_CTS #24<br>US2_RTS #23 US3_TX<br>#28 US3_RX #27<br>US3_CLK #26 US3_CS<br>#25 US3_CTS #24<br>US3_RTS #23 I2C1_SDA<br>#28 I2C1_SCL #27 |                            |
| PB8       | BUSDY BUSCX                               | WTIM0_CC0 #12 WTIM0_CC1 #10 WTIM0_CC2 #8 WTIM0_CDTI0 #4 WTIM0_CDTI1 #2 WTIM0_CDTI2 #0 PCNT1_S0IN #8 PCNT1_S1IN #7 PCNT2_S0IN #8 PCNT2_S1IN #7 | US2_TX #11 US2_RX #10<br>US2_CLK #9 US2_CS #8<br>US2_CTS #7 US2_RTS<br>#6 US3_TX #12 US3_RX<br>#11 US3_CLK #10<br>US3_CS #9 US3_CTS #8<br>US3_RTS #7 I2C1_SDA<br>#8 I2C1_SCL #7             | ETM_TD3 #2                 |
| PB7       | BUSCY BUSDX                               | WTIMO_CC0 #11 WTIMO_CC1 #9 WTIMO_CC2 #7 WTIMO_CDTI0 #3 WTIMO_CDTI1 #1 PCNT1_S0IN #7 PCNT1_S1IN #6 PCNT2_S0IN #7 PCNT2_S1IN #6                 | US2_TX #10 US2_RX #9 US2_CLK #8 US2_CS #7 US2_CTS #6 US2_RTS #5 US3_TX #11 US3_RX #10 US3_CLK #9 US3_CS #8 US3_CTS #7 US3_RTS #6 I2C1_SDA #7 I2C1_SCL #6                                    | ETM_TD2 #2                 |
| PK2       |                                           | PCNT1_S0IN #31<br>PCNT1_S1IN #30<br>PCNT2_S0IN #31<br>PCNT2_S1IN #30                                                                          | US2_TX #31 US2_RX #30<br>US2_CLK #29 US2_CS<br>#28 US2_CTS #27<br>US2_RTS #26 US3_TX<br>#31 US3_RX #30<br>US3_CLK #29 US3_CS<br>#28 US3_CTS #27<br>US3_RTS #26 I2C1_SDA<br>#31 I2C1_SCL #30 |                            |
| PB6       | BUSDY BUSCX                               | WTIMO_CC0 #10 WTIMO_CC1 #8 WTIMO_CC2 #6 WTIMO_CDTIO #2 WTIMO_CDTI1 #0 PCNT1_S0IN #6 PCNT1_S1IN #5 PCNT2_S0IN #6 PCNT2_S1IN #5                 | US2_TX #9 US2_RX #8<br>US2_CLK #7 US2_CS #6<br>US2_CTS #5 US2_RTS<br>#4 US3_TX #10 US3_RX<br>#9 US3_CLK #8 US3_CS<br>#7 US3_CTS #6<br>US3_RTS #5 I2C1_SDA<br>#6 I2C1_SCL #5                 | CMU_CLKI0 #3 ETM_TD1<br>#2 |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                  |                                                                              |
|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                                                          | Communication                                                                                                                                                                                                                                                    | Other                                                                        |
| PI3       | BUSADC0Y BUSADC0X                         | PCNT1_S0IN #5<br>PCNT1_S1IN #4<br>PCNT2_S0IN #5<br>PCNT2_S1IN #4                                                                                                                                                                                                                                                                                                | US2_TX #8 US2_RX #7<br>US2_CLK #6 US2_CS #5<br>US2_CTS #4 US2_RTS<br>#3 US3_TX #9 US3_RX<br>#8 US3_CLK #7 US3_CS<br>#6 US3_CTS #5<br>US3_RTS #4 I2C1_SDA<br>#5 I2C1_SCL #4                                                                                       | LES_ALTEX7 ETM_TD0<br>#2                                                     |
| PF5       | BUSAY BUSBX                               | TIM0_CC0 #29 TIM0_CC1 #28 TIM0_CC2 #27 TIM0_CDTI0 #26 TIM0_CDTI1 #25 TIM0_CDTI2 #24 TIM1_CC0 #29 TIM1_CC1 #28 TIM1_CC2 #27 TIM1_CC3 #26 WTIM1_CC0 #29 WTIM1_CC1 #27 WTIM1_CC1 #27 WTIM1_CC3 #25 WTIM1_CC3 #25 WTIM1_CC3 #28 FIM0_OUT0 #29 LE- TIM0_OUT1 #28 PCNT0_S0IN #29 PCNT0_S1IN #28                                                                       | US0_TX #29 US0_RX #28 US0_CLK #27 US0_CS #26 US0_CTS #25 US0_RTS #24 US1_TX #29 US1_RX #28 US1_CLK #27 US1_CS #26 US1_CTS #25 US1_RTS #24 US2_TX #18 US2_RX #17 US2_CLK #16 US2_CS #15 US2_CTS #14 US2_RTS #13 LEU0_TX #29 LEU0_RX #28 I2C0_SDA #29 I2C0_SCL #28 | PRS_CH0 #5 PRS_CH1<br>#4 PRS_CH2 #3<br>PRS_CH3 #2 ACMP0_O<br>#29 ACMP1_O #29 |
| PF4       | BUSBY BUSAX                               | TIMO_CC0 #28     TIMO_CC1 #27     TIMO_CC2 #26     TIMO_CDTI0 #25     TIMO_CDTI1 #24     TIMO_CDTI2 #23     TIM1_CC0 #28     TIM1_CC1 #27     TIM1_CC2 #26     TIM1_CC3 #25     WTIM1_CC3 #25     WTIM1_CC0 #28     WTIM1_CC1 #26     WTIM1_CC1 #26     WTIM1_CC1 #26     WTIM1_CC3 #22 LE-TIM0_OUT0 #28 LE-TIM0_OUT1 #27     PCNT0_S0IN #28     PCNT0_S1IN #27 | US0_TX #28 US0_RX #27 US0_CLK #26 US0_CS #25 US0_CTS #24 US0_RTS #23 US1_TX #28 US1_RX #27 US1_CLK #26 US1_CS #25 US1_CTS #24 US1_RTS #23 US2_TX #17 US2_RX #16 US2_CLK #15 US2_CS #14 US2_CTS #13 US2_RTS #12 LEU0_TX #28 LEU0_RX #27 I2C0_SDA #28 I2C0_SCL #27 | PRS_CH0 #4 PRS_CH1<br>#3 PRS_CH2 #2<br>PRS_CH3 #1 ACMP0_O<br>#28 ACMP1_O #28 |
| PI2       | BUSADC0Y BUSADC0X                         | PCNT1_S0IN #4<br>PCNT1_S1IN #3<br>PCNT2_S0IN #4<br>PCNT2_S1IN #3                                                                                                                                                                                                                                                                                                | US2_TX #7 US2_RX #6<br>US2_CLK #5 US2_CS #4<br>US2_CTS #3 US2_RTS<br>#2 US3_TX #8 US3_RX<br>#7 US3_CLK #6 US3_CS<br>#5 US3_CTS #4<br>US3_RTS #3 I2C1_SDA<br>#4 I2C1_SCL #3                                                                                       | LES_ALTEX6 ETM_TCLK<br>#2                                                    |
| PI1       | BUSADC0Y BUSADC0X                         |                                                                                                                                                                                                                                                                                                                                                                 | US2_TX #6 US2_RX #5<br>US2_CLK #4 US2_CS #3<br>US2_CTS #2 US2_RTS<br>#1                                                                                                                                                                                          | LES_ALTEX5                                                                   |

| GPIO Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                     |                                                                                                                          |
|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
|           | Analog                                    | Timers                                                                                                                                                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                                                                                       | Other                                                                                                                    |
| PI0       | BUSADC0Y BUSADC0X                         |                                                                                                                                                                                                                                                                                                                                         | US2_TX #5 US2_RX #4<br>US2_CLK #3 US2_CS #2<br>US2_CTS #1 US2_RTS<br>#0                                                                                                                                                                                                                             | LES_ALTEX4                                                                                                               |
| PF7       | BUSAY BUSBX                               | TIM0_CC0 #31 TIM0_CC1 #30 TIM0_CC2 #29 TIM0_CDTI0 #28 TIM0_CDTI1 #27 TIM0_CDTI2 #26 TIM1_CC0 #31 TIM1_CC1 #30 TIM1_CC2 #29 TIM1_CC3 #28 WTIM1_CC3 #28 WTIM1_CC0 #31 WTIM1_CC1 #29 WTIM1_CC1 #29 WTIM1_CC1 #29 WTIM1_CC3 #25 LE- TIM0_OUT0 #31 LE- TIM0_OUT0 #31 PCNT0_S0IN #31 PCNT0_S1IN #30 PCNT1_S0IN #20 PCNT1_S1IN #19             | US0_TX #31 US0_RX #30<br>US0_CLK #29 US0_CS<br>#28 US0_CTS #27<br>US0_RTS #26 US1_TX<br>#31 US1_RX #30<br>US1_CLK #29 US1_CS<br>#28 US1_CTS #27<br>US1_RTS #26 US2_TX<br>#20 US2_RX #19<br>US2_CLK #18 US2_CS<br>#17 US2_CTS #16<br>US2_RTS #15 LEU0_TX<br>#31 LEU0_RX #30<br>I2C0_SDA #31 I2C0_SCL | CMU_CLKI0 #1 CMU_CLK0 #7 PRS_CH0     #7 PRS_CH1 #6 PRS_CH2 #5 PRS_CH3     #4 ACMP0_O #31     ACMP1_O #31     GPIO_EM4WU1 |
| PF6       | BUSBY BUSAX                               | TIM0_CC0 #30 TIM0_CC1 #29 TIM0_CC2 #28 TIM0_CDTI0 #27 TIM0_CDTI1 #26 TIM0_CDTI2 #25 TIM1_CC0 #30 TIM1_CC1 #29 TIM1_CC2 #28 TIM1_CC3 #27 WTIM1_CC3 #27 WTIM1_CC0 #30 WTIM1_CC1 #28 WTIM1_CC1 #28 WTIM1_CC1 #28 WTIM1_CC1 #28 WTIM1_CC3 #24 LE-TIM0_OUT0 #30 LE-TIM0_OUT1 #29 PCNT0_S0IN #30 PCNT0_S1IN #29 PCNT1_S0IN #19 PCNT1_S1IN #18 | US0_TX #30 US0_RX #29 US0_CLK #28 US0_CS #27 US0_CTS #26 US0_RTS #25 US1_TX #30 US1_RX #29 US1_CLK #28 US1_CS #27 US1_CTS #26 US1_RTS #25 US2_TX #19 US2_RX #18 US2_CLK #17 US2_CS #16 US2_CTS #15 US2_RTS #14 LEU0_TX #30 LEU0_RX #29 I2C0_SDA #30 I2C0_SCL #29                                    | CMU_CLK1 #7 PRS_CH0<br>#6 PRS_CH1 #5<br>PRS_CH2 #4 PRS_CH3<br>#3 ACMP0_O #30<br>ACMP1_O #30                              |
| PA9       | BUSACMP0Y BU-<br>SACMP0X                  | WTIM0_CC0 #9 WTIM0_CC1 #7 WTIM0_CC2 #5 WTIM0_CDTI0 #1 PCNT1_S0IN #3 PCNT1_S1IN #2 PCNT2_S0IN #3 PCNT2_S1IN #2                                                                                                                                                                                                                           | US2_TX #4 US2_RX #3<br>US2_CLK #2 US2_CS #1<br>US2_CTS #0 US2_RTS<br>#31 I2C1_SDA #3<br>I2C1_SCL #2                                                                                                                                                                                                 | LES_ALTEX1 ETM_TD3<br>#1                                                                                                 |

| GPIO Name |                                                           | Pin Alternate Functi                                                                                                                                                                                                                                                                       | onality / Description                                                                                                                                                                                                                           |                                                                                                     |
|-----------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
|           | Analog                                                    | Timers                                                                                                                                                                                                                                                                                     | Communication                                                                                                                                                                                                                                   | Other                                                                                               |
| PA8       | BUSACMP0Y BU-<br>SACMP0X                                  | WTIM0_CC0 #8 WTIM0_CC1 #6 WTIM0_CC2 #4 WTIM0_CDTI0 #0 PCNT1_S0IN #2 PCNT1_S1IN #1 PCNT2_S0IN #2 PCNT2_S1IN #1                                                                                                                                                                              | US2_TX #3 US2_RX #2<br>US2_CLK #1 US2_CS #0<br>US2_CTS #31 US2_RTS<br>#30 I2C1_SDA #2<br>I2C1_SCL #1                                                                                                                                            | LES_ALTEX0 ETM_TD2<br>#1                                                                            |
| PA7       | BUSCY BUSDX                                               | WTIM0_CC0 #7 WTIM0_CC1 #5 WTIM0_CC2 #3 PCNT1_S0IN #1 PCNT1_S1IN #0 PCNT2_S0IN #1 PCNT2_S1IN #0                                                                                                                                                                                             | US2_TX #2 US2_RX #1<br>US2_CLK #0 US2_CS<br>#31 US2_CTS #30<br>US2_RTS #29 I2C1_SDA<br>#1 I2C1_SCL #0                                                                                                                                           | LES_CH15 ETM_TD1 #1                                                                                 |
| PA6       | BUSDY BUSCX                                               | WTIM0_CC0 #6 WTIM0_CC1 #4 WTIM0_CC2 #2 PCNT1_S0IN #0 PCNT1_S1IN #31 PCNT2_S0IN #0 PCNT2_S1IN #31                                                                                                                                                                                           | US2_TX #1 US2_RX #0<br>US2_CLK #31 US2_CS<br>#30 US2_CTS #29<br>US2_RTS #28 I2C1_SDA<br>#0 I2C1_SCL #31                                                                                                                                         | LES_CH14 ETM_TD0 #1                                                                                 |
| PA5       | VDAC0_OUT0ALT /<br>OPA0_OUTALT #0 BUS-<br>CY BUSDX        | TIM0_CC0 #5 TIM0_CC1     #4 TIM0_CC2 #3     TIM0_CDTI0 #2     TIM0_CDTI1 #1     TIM0_CDTI2 #0  TIM1_CC0 #5 TIM1_CC1     #4 TIM1_CC2 #3     TIM1_CC3 #2     WTIM0_CC0 #5     WTIM0_CC1 #3  WTIM0_CC1 #3  WTIM0_CC2 #1 LE- TIM0_OUT0 #5 LE- TIM0_OUT1 #4     PCNT0_S0IN #5     PCNT0_S1IN #4 | US0_TX #5 US0_RX #4 US0_CLK #3 US0_CS #2 US0_CTS #1 US0_RTS #0 US1_TX #5 US1_RX #4 US1_CLK #3 US1_CS #2 US1_CTS #1 US1_RTS #0 US2_TX #0 US2_RX #31 US2_CLK #30 US2_CS #29 US2_CTS #28 US2_RTS #27 LEU0_TX #5 LEU0_RX #4 I2C0_SDA #5 I2C0_SCL #4 | CMU_CLKI0 #4 PRS_CH6 #5 PRS_CH7 #4 PRS_CH8 #3 PRS_CH9 #2 ACMP0_O #5 ACMP1_O #5 LES_CH13 ETM_TCLK #1 |
| PA4       | VDAC0_OUT1ALT /<br>OPA1_OUTALT #2 BUS-<br>DY BUSCX OPA0_N | TIM0_CC0 #4 TIM0_CC1 #3 TIM0_CC2 #2 TIM0_CDTI0 #1 TIM0_CDTI1 #0 TIM0_CDTI2 #31 TIM1_CC0 #4 TIM1_CC1 #3 TIM1_CC2 #2 TIM1_CC3 #1 WTIM0_CC0 #4 WTIM0_CC0 #4 WTIM0_CC1 #2 WTIM0_CC2 #0 LE- TIM0_OUT0 #4 LE- TIM0_OUT0 #4 LE- TIM0_OUT1 #3 PCNT0_S0IN #4 PCNT0_S1IN #3                          | US0_TX #4 US0_RX #3<br>US0_CLK #2 US0_CS #1<br>US0_CTS #0 US0_RTS<br>#31 US1_TX #4 US1_RX<br>#3 US1_CLK #2 US1_CS<br>#1 US1_CTS #0<br>US1_RTS #31 LEU0_TX<br>#4 LEU0_RX #3<br>I2C0_SDA #4 I2C0_SCL<br>#3                                        | PRS_CH6 #4 PRS_CH7<br>#3 PRS_CH8 #2<br>PRS_CH9 #1 ACMP0_O<br>#4 ACMP1_O #4<br>LES_CH12              |

| GPIO Name |                                                           | Pin Alternate Functi                                                                                                                                                                                                    | onality / Description                                                                                                                                                                                      |                                                                                                       |
|-----------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
|           | Analog                                                    | Timers                                                                                                                                                                                                                  | Communication                                                                                                                                                                                              | Other                                                                                                 |
| PA3       | BUSCY BUSDX<br>VDAC0_OUT0 /<br>OPA0_OUT                   | TIM0_CC0 #3 TIM0_CC1 #2 TIM0_CC2 #1 TIM0_CDTI0 #0 TIM0_CDTI1 #31 TIM0_CDTI2 #30 TIM1_CC0 #3 TIM1_CC1 #2 TIM1_CC2 #1 TIM1_CC3 #0 WTIM0_CC0 #3 WTIM0_CC1 #1 LE- TIM0_OUT0 #3 LE- TIM0_OUT1 #2 PCNT0_S0IN #3 PCNT0_S1IN #2 | US0_TX #3 US0_RX #2<br>US0_CLK #1 US0_CS #0<br>US0_CTS #31 US0_RTS<br>#30 US1_TX #3 US1_RX<br>#2 US1_CLK #1 US1_CS<br>#0 US1_CTS #31<br>US1_RTS #30 LEU0_TX<br>#3 LEU0_RX #2<br>I2C0_SDA #3 I2C0_SCL<br>#2 | PRS_CH6 #3 PRS_CH7<br>#2 PRS_CH8 #1<br>PRS_CH9 #0 ACMP0_O<br>#3 ACMP1_O #3<br>LES_CH11<br>GPIO_EM4WU8 |
| PA2       | VDAC0_OUT1ALT /<br>OPA1_OUTALT #1 BUS-<br>DY BUSCX OPA0_P | OPA1_OUTALT #1 BUS- #1 TIM1_CC2 #0                                                                                                                                                                                      |                                                                                                                                                                                                            | PRS_CH6 #2 PRS_CH7<br>#1 PRS_CH8 #0<br>PRS_CH9 #10 ACMP0_O<br>#2 ACMP1_O #2<br>LES_CH10               |
| PA1       | BUSCY BUSDX<br>ADC0_EXTP<br>VDAC0_EXT                     | TIM0_CC0 #1 TIM0_CC1 #0 TIM0_CC2 #31 TIM0_CDTI0 #30 TIM0_CDTI1 #29 TIM0_CDTI2 #28 TIM1_CC0 #1 TIM1_CC1 #0 TIM1_CC2 #31 TIM1_CC3 #30 WTIM0_CC0 #1 LE- TIM0_OUT0 #1 LE- TIM0_OUT0 #1 PCNT0_S0IN #1 PCNT0_S1IN #0          | US0_TX #1 US0_RX #0 US0_CLK #31 US0_CS #30 US0_CTS #29 US0_RTS #28 US1_TX #1 US1_RX #0 US1_CLK #31 US1_CS #30 US1_CTS #29 US1_RTS #28 LEU0_TX #1 LEU0_RX #0 I2C0_SDA #1 I2C0_SCL #0                        | CMU_CLK0 #0 PRS_CH6<br>#1 PRS_CH7 #0<br>PRS_CH8 #10 PRS_CH9<br>#9 ACMP0_O #1<br>ACMP1_O #1 LES_CH9    |

| GPIO Name |             | Pin Alternate Functi                                                                                                                                                                                                                                                                                                                                                                                                                      | ionality / Description                                                                                                                                                                                                                                         |                                                                                                      |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
|           | Analog      | Timers                                                                                                                                                                                                                                                                                                                                                                                                                                    | Communication                                                                                                                                                                                                                                                  | Other                                                                                                |
| PD9       | BUSCY BUSDX | TIMO_CC0 #17     TIMO_CC1 #16     TIMO_CC2 #15     TIMO_CDTI0 #14     TIMO_CDTI1 #13     TIMO_CDTI2 #12     TIM1_CC0 #17     TIM1_CC1 #16     TIM1_CC2 #15     TIM1_CC3 #14     WTIM0_CC1 #31     WTIM0_CC1 #31     WTIM0_CDTI0 #25     WTIM0_CDTI1 #23     WTIM0_CDTI1 #23     WTIM1_CC0 #17     WTIM1_CC1 #15     WTIM1_CC1 #15     WTIM1_CC2 #13 WTIM1_CC3 #11 LE-TIM0_OUT0 #17 LE-TIM0_OUT1 #16     PCNT0_S0IN #17     PCNT0_S1IN #16 | US0_TX #17 US0_RX #16 US0_CLK #15 US0_CS #14 US0_CTS #13 US0_RTS #12 US1_TX #17 US1_RX #16 US1_CLK #15 US1_CS #14 US1_CTS #13 US1_RTS #12 US3_TX #1 US3_RX #0 US3_CLK #31 US3_CS #30 US3_CTS #29 US3_RTS #28 LEU0_TX #17 LEU0_RX #16 I2C0_SDA #17 I2C0_SCL #16 | CMU_CLK0 #4 PRS_CH3<br>#8 PRS_CH4 #0<br>PRS_CH5 #6 PRS_CH6<br>#11 ACMP0_O #17<br>ACMP1_O #17 LES_CH1 |
| PD11      | BUSCY BUSDX | TIMO_CC0 #19 TIMO_CC1 #18 TIMO_CC2 #17 TIMO_CDTI0 #16 TIMO_CDTI1 #15 TIMO_CDTI2 #14 TIM1_CC0 #19 TIM1_CC1 #18 TIM1_CC2 #17 TIM1_CC3 #16 WTIM0_CDTI0 #27 WTIM0_CDTI0 #27 WTIM0_CDTI1 #25 WTIM0_CDTI2 #23 WTIM1_CC0 #19 WTIM1_CC0 #19 WTIM1_CC1 #17 WTIM1_CC2 #15 WTIM1_CC3 #13 LE- TIM0_OUT0 #19 LE- TIM0_OUT1 #18 PCNT0_S0IN #19 PCNT0_S1IN #18                                                                                           | US0_TX #19 US0_RX #18 US0_CLK #17 US0_CS #16 US0_CTS #15 US0_RTS #14 US1_TX #19 US1_RX #18 US1_CLK #17 US1_CS #16 US1_CTS #15 US1_RTS #14 US3_TX #3 US3_RX #2 US3_CLK #1 US3_CS #0 US3_CTS #31 US3_RTS #30 LEU0_TX #19 LEU0_RX #18 I2C0_SDA #19 I2C0_SCL #18   | PRS_CH3 #10 PRS_CH4<br>#2 PRS_CH5 #1<br>PRS_CH6 #13 ACMP0_O<br>#19 ACMP1_O #19<br>LES_CH3            |

| GPIO Name |                                                           | Pin Alternate Functi                                                                                                                                                                                                                                                                                                            | onality / Description                                                                                                                                                                                                                                      |                                                                                                    |
|-----------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
|           | Analog                                                    | Timers                                                                                                                                                                                                                                                                                                                          | Communication                                                                                                                                                                                                                                              | Other                                                                                              |
| PD13      | VDAC0_OUT0ALT /<br>OPA0_OUTALT #1 BUS-<br>CY BUSDX OPA1_P | TIMO_CC0 #21 TIMO_CC1 #20 TIMO_CC2 #19 TIMO_CDTI0 #18 TIMO_CDTI1 #17 TIMO_CDTI2 #16 TIM1_CC0 #21 TIM1_CC1 #20 TIM1_CC2 #19 TIM1_CC3 #18 WTIM0_CDTI0 #29 WTIM0_CDTI1 #27 WTIM0_CDTI2 #25 WTIM1_CC0 #21 WTIM1_CC0 #21 WTIM1_CC1 #19 WTIM1_CC2 #17 WTIM1_CC3 #15 LE- TIM0_OUT0 #21 LE- TIM0_OUT1 #20 PCNT0_S0IN #21 PCNT0_S1IN #20 | US0_TX #21 US0_RX #20 US0_CLK #19 US0_CS #18 US0_CTS #17 US0_RTS #16 US1_TX #21 US1_RX #20 US1_CLK #19 US1_CS #18 US1_CTS #17 US1_RTS #16 US3_TX #5 US3_RX #4 US3_CLK #3 US3_CS #2 US3_CTS #1 US3_RTS #0 LEU0_TX #21 LEU0_RX #20 I2C0_SDA #21 I2C0_SCL #20 | PRS_CH3 #12 PRS_CH4<br>#4 PRS_CH5 #3<br>PRS_CH6 #15 ACMP0_O<br>#21 ACMP1_O #21<br>LES_CH5          |
| PA0       | BUSDY BUSCX<br>ADC0_EXTN                                  | TIM0_CC0 #0 TIM0_CC1 #31 TIM0_CC2 #30     TIM0_CDTI0 #29     TIM0_CDTI1 #28     TIM0_CDTI2 #27  TIM1_CC0 #0 TIM1_CC1 #31 TIM1_CC2 #30     TIM1_CC3 #29     WTIM0_CC0 #0 LE- TIM0_OUT0 #0 LE- TIM0_OUT1 #31     PCNT0_S0IN #0     PCNT0_S1IN #31                                                                                 | US0_TX #0 US0_RX #31<br>US0_CLK #30 US0_CS<br>#29 US0_CTS #28<br>US0_RTS #27 US1_TX<br>#0 US1_RX #31<br>US1_CLK #30 US1_CS<br>#29 US1_CTS #28<br>US1_RTS #27 LEU0_TX<br>#0 LEU0_RX #31<br>I2C0_SDA #0 I2C0_SCL<br>#31                                      | CMU_CLK1 #0 PRS_CH6<br>#0 PRS_CH7 #10<br>PRS_CH8 #9 PRS_CH9<br>#8 ACMP0_O #0<br>ACMP1_O #0 LES_CH8 |
| PD8       | BUSDY BUSCX                                               | WTIM0_CC1 #30 WTIM0_CC2 #28 WTIM0_CDTI0 #24 WTIM0_CDTI1 #22 WTIM0_CDTI2 #20 WTIM1_CC0 #16 WTIM1_CC1 #14 WTIM1_CC2 #12 WTIM1_CC3 #10                                                                                                                                                                                             | US3_TX #0 US3_RX #31<br>US3_CLK #30 US3_CS<br>#29 US3_CTS #28<br>US3_RTS #27                                                                                                                                                                               | LES_CH0                                                                                            |

| GPIO Name |                                                    | Pin Alternate Functi                                                                                                                                                                                                                                                                                                                | ionality / Description                                                                                                                                                                                                                                        |                                                                                                      |
|-----------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
|           | Analog                                             | Timers                                                                                                                                                                                                                                                                                                                              | Communication                                                                                                                                                                                                                                                 | Other                                                                                                |
| PD10      | BUSDY BUSCX                                        | TIM0_CC0 #18 TIM0_CC1 #17 TIM0_CC2 #16 TIM0_CDTI0 #15 TIM0_CDTI1 #14 TIM0_CDTI2 #13 TIM1_CC0 #18 TIM1_CC1 #17 TIM1_CC2 #16 TIM1_CC3 #15 WTIM0_CDTI0 #26 WTIM0_CDTI0 #26 WTIM0_CDTI1 #24 WTIM0_CDTI1 #24 WTIM0_CDTI2 #22 WTIM1_CC0 #18 WTIM1_CC1 #16 WTIM1_CC3 #12 LE- TIM0_OUT0 #18 LE- TIM0_OUT1 #17 PCNT0_S0IN #18 PCNT0_S1IN #17 | US0_TX #18 US0_RX #17 US0_CLK #16 US0_CS #15 US0_CTS #14 US0_RTS #13 US1_TX #18 US1_RX #17 US1_CLK #16 US1_CS #15 US1_CTS #14 US1_RTS #13 US3_TX #2 US3_RX #1 US3_CLK #0 US3_CS #31 US3_CTS #30 US3_RTS #29 LEU0_TX #18 LEU0_RX #17 I2C0_SDA #18 I2C0_SCL #17 | CMU_CLK1 #4 PRS_CH3<br>#9 PRS_CH4 #1<br>PRS_CH5 #0 PRS_CH6<br>#12 ACMP0_O #18<br>ACMP1_O #18 LES_CH2 |
| PD12      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #0 BUS-<br>DY BUSCX | TIM0_CC0 #20 TIM0_CC1 #19 TIM0_CC2 #18 TIM0_CDTI0 #17 TIM0_CDTI1 #16 TIM0_CDTI2 #15 TIM1_CC0 #20 TIM1_CC1 #19 TIM1_CC2 #18 TIM1_CC3 #17 WTIM0_CDTI0 #28 WTIM0_CDTI0 #28 WTIM0_CDTI1 #26 WTIM0_CDTI2 #24 WTIM1_CC0 #20 WTIM1_CC1 #18 WTIM1_CC2 #16 WTIM1_CC3 #14 LE- TIM0_OUT0 #20 LE- TIM0_OUT1 #19 PCNT0_S0IN #20 PCNT0_S1IN #19   | US0_TX #20 US0_RX #19 US0_CLK #18 US0_CS #17 US0_CTS #16 US0_RTS #15 US1_TX #20 US1_RX #19 US1_CLK #18 US1_CS #17 US1_CTS #16 US1_RTS #15 US3_TX #4 US3_RX #3 US3_CLK #2 US3_CS #1 US3_CTS #0 US3_RTS #31 LEU0_TX #20 LEU0_RX #19 I2C0_SDA #20 I2C0_SCL #19   | PRS_CH3 #11 PRS_CH4<br>#3 PRS_CH5 #2<br>PRS_CH6 #14 ACMP0_O<br>#20 ACMP1_O #20<br>LES_CH4            |

| <b>GPIO Name</b> |                                                           | Pin Alternate Functi                                                                                                                                                                                                                                                                                                                                       | onality / Description                                                                                                                                                                                                                                      |                                                                                                                      |
|------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                  | Analog                                                    | Timers                                                                                                                                                                                                                                                                                                                                                     | Communication                                                                                                                                                                                                                                              | Other                                                                                                                |
| PD14             | BUSDY BUSCX<br>VDAC0_OUT1 /<br>OPA1_OUT                   | TIM0_CC0 #22 TIM0_CC1 #21 TIM0_CC2 #20 TIM0_CDTI0 #19 TIM0_CDTI1 #18 TIM0_CDTI2 #17 TIM1_CC0 #22 TIM1_CC1 #21 TIM1_CC2 #20 TIM1_CC3 #19 WTIM0_CDTI0 #30 WTIM0_CDTI0 #30 WTIM0_CDTI1 #28 WTIM0_CDTI2 #26 WTIM1_CC0 #22 WTIM1_CC0 #22 WTIM1_CC1 #20 WTIM1_CC1 #20 TIM1_CC2 #18 WTIM1_CC3 #16 LE-TIM0_OUT0 #22 LE-TIM0_OUT1 #21 PCNT0_S0IN #22 PCNT0_S1IN #21 | US0_TX #22 US0_RX #21 US0_CLK #20 US0_CS #19 US0_CTS #18 US0_RTS #17 US1_TX #22 US1_RX #21 US1_CLK #20 US1_CS #19 US1_CTS #18 US1_RTS #17 US3_TX #6 US3_RX #5 US3_CLK #4 US3_CS #3 US3_CTS #2 US3_RTS #1 LEU0_TX #22 LEU0_RX #21 I2C0_SDA #22 I2C0_SCL #21 | CMU_CLK0 #5 PRS_CH3<br>#13 PRS_CH4 #5<br>PRS_CH5 #4 PRS_CH6<br>#16 ACMP0_O #22<br>ACMP1_O #22 LES_CH6<br>GPIO_EM4WU4 |
| PD15             | VDAC0_OUT0ALT /<br>OPA0_OUTALT #2 BUS-<br>CY BUSDX OPA1_N | TIM0_CC0 #23 TIM0_CC1 #22 TIM0_CC2 #21 TIM0_CDTI0 #20 TIM0_CDTI1 #19 TIM0_CDTI2 #18 TIM1_CC0 #23 TIM1_CC1 #22 TIM1_CC2 #21 TIM1_CC3 #20 WTIM0_CDTI0 #31 WTIM0_CDTI1 #29 WTIM0_CDTI2 #27 WTIM1_CC0 #23 WTIM1_CC1 #21 WTIM1_CC1 #21 WTIM1_CC2 #19 WTIM1_CC3 #17 LE- TIM0_OUT0 #23 LE- TIM0_OUT1 #22 PCNT0_S0IN #23 PCNT0_S1IN #22                            | US0_TX #23 US0_RX #22 US0_CLK #21 US0_CS #20 US0_CTS #19 US0_RTS #18 US1_TX #23 US1_RX #22 US1_CLK #21 US1_CS #20 US1_CTS #19 US1_RTS #18 US3_TX #7 US3_RX #6 US3_CLK #5 US3_CS #4 US3_CTS #3 US3_RTS #2 LEU0_TX #23 LEU0_RX #22 I2C0_SDA #23 I2C0_SCL #22 | CMU_CLK1 #5 PRS_CH3<br>#14 PRS_CH4 #6<br>PRS_CH5 #5 PRS_CH6<br>#17 ACMP0_O #23<br>ACMP1_O #23 LES_CH7<br>DBG_SWO #2  |

## 6.4 Alternate Functionality Overview

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings and the associated GPIO pin. Refer to 6.3 GPIO Functionality Table for a list of functions available on each GPIO pin.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 6.4. Alternate Functionality Overview

| Alternate     |                                        |                                        |                                           | LOCA                                      | NOITA                                       |                                              |                                          |                                          |                                                                         |
|---------------|----------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------|
| Functionality | 0 - 3                                  | 4 - 7                                  | 8 - 11                                    | 12 - 15                                   | 16 - 19                                     | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                             |
| ACMP0_O       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3   | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Analog comparator<br>ACMP0, digital out-<br>put.                        |
| ACMP1_O       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3   | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Analog comparator<br>ACMP1, digital out-<br>put.                        |
| ADC0_EXTN     | 0: PA0                                 |                                        |                                           |                                           |                                             |                                              |                                          |                                          | Analog to digital converter ADC0 external reference input negative pin. |
| ADC0_EXTP     | 0: PA1                                 |                                        |                                           |                                           |                                             |                                              |                                          |                                          | Analog to digital converter ADC0 external reference input positive pin. |
| BOOT_RX       | 0: PF1                                 |                                        |                                           |                                           |                                             |                                              |                                          |                                          | Bootloader RX.                                                          |
| BOOT_TX       | 0: PF0                                 |                                        |                                           |                                           |                                             |                                              |                                          |                                          | Bootloader TX.                                                          |
| CMU_CLK0      | 0: PA1<br>1: PB15<br>2: PC6<br>3: PC11 | 4: PD9<br>5: PD14<br>6: PF2<br>7: PF7  |                                           |                                           |                                             |                                              |                                          |                                          | Clock Management<br>Unit, clock output<br>number 0.                     |
| CMU_CLK1      | 0: PA0<br>1: PB14<br>2: PC7<br>3: PC10 | 4: PD10<br>5: PD15<br>6: PF3<br>7: PF6 |                                           |                                           |                                             |                                              |                                          |                                          | Clock Management<br>Unit, clock output<br>number 1.                     |
| CMU_CLKI0     | 0: PB13<br>1: PF7<br>2: PC6<br>3: PB6  | 4: PA5                                 |                                           |                                           |                                             |                                              |                                          |                                          | Clock Management<br>Unit, clock input<br>number 0.                      |

| Alternate     |                                         |       |        | LOCA    | ATION   |         |         |         |                                                                                                                                           |
|---------------|-----------------------------------------|-------|--------|---------|---------|---------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description                                                                                                                               |
|               | 0: PF0                                  |       |        |         |         |         |         |         | Debug-interface<br>Serial Wire clock<br>input and JTAG<br>Test Clock.                                                                     |
| DBG_SWCLKTCK  |                                         |       |        |         |         |         |         |         | Note that this function is enabled to the pin out of reset, and has a built-in pull down.                                                 |
| DDC EWDIOTMS  | 0: PF1                                  |       |        |         |         |         |         |         | Debug-interface<br>Serial Wire data in-<br>put / output and<br>JTAG Test Mode<br>Select.                                                  |
| DBG_SWDIOTMS  |                                         |       |        |         |         |         |         |         | Note that this function is enabled to the pin out of reset, and has a built-in pull up.                                                   |
|               | 0: PF2<br>1: PB13<br>2: PD15<br>3: PC11 |       |        |         |         |         |         |         | Debug-interface<br>Serial Wire viewer<br>Output.                                                                                          |
| DBG_SWO       | 3.1011                                  |       |        |         |         |         |         |         | Note that this function is not enabled after reset, and must be enabled by software to be used.                                           |
|               | 0: PF3                                  |       |        |         |         |         |         |         | Debug-interface<br>JTAG Test Data In.                                                                                                     |
| DBG_TDI       |                                         |       |        |         |         |         |         |         | Note that this function becomes available after the first valid JTAG command is received, and has a built-in pull up when JTAG is active. |
|               | 0: PF2                                  |       |        |         |         |         |         |         | Debug-interface<br>JTAG Test Data<br>Out.                                                                                                 |
| DBG_TDO       |                                         |       |        |         |         |         |         |         | Note that this function becomes available after the first valid JTAG command is received.                                                 |
| ETM_TCLK      | 0: PF8<br>1: PA5<br>2: PI2<br>3: PC6    |       |        |         |         |         |         |         | Embedded Trace<br>Module ETM clock .                                                                                                      |

| Alternate     |                                        |                                         |                                           | LOCA                                       | NOITA                                       |                                              |                                              |                                          |                                                      |
|---------------|----------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------------------|
| Functionality | 0 - 3                                  | 4 - 7                                   | 8 - 11                                    | 12 - 15                                    | 16 - 19                                     | 20 - 23                                      | 24 - 27                                      | 28 - 31                                  | Description                                          |
| ETM_TD0       | 0: PF9<br>1: PA6<br>2: PI3<br>3: PC7   |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Embedded Trace<br>Module ETM data<br>0.              |
| ETM_TD1       | 0: PF10<br>1: PA7<br>2: PB6<br>3: PC8  |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Embedded Trace<br>Module ETM data<br>1.              |
| ETM_TD2       | 0: PF11<br>1: PA8<br>2: PB7<br>3: PC9  |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Embedded Trace<br>Module ETM data<br>2.              |
| ETM_TD3       | 0: PF12<br>1: PA9<br>2: PB8<br>3: PC10 |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Embedded Trace<br>Module ETM data<br>3.              |
| GPIO_EM4WU0   | 0: PF2                                 |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Pin can be used to wake the system up from EM4       |
| GPIO_EM4WU1   | 0: PF7                                 |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Pin can be used to wake the system up from EM4       |
| GPIO_EM4WU4   | 0: PD14                                |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Pin can be used to wake the system up from EM4       |
| GPIO_EM4WU8   | 0: PA3                                 |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Pin can be used to wake the system up from EM4       |
| GPIO_EM4WU9   | 0: PB13                                |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Pin can be used to wake the system up from EM4       |
| GPIO_EM4WU12  | 0: PC10                                |                                         |                                           |                                            |                                             |                                              |                                              |                                          | Pin can be used to<br>wake the system<br>up from EM4 |
| 12C0_SCL      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4   | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4     | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | I2C0 Serial Clock<br>Line input / output.            |
| I2C0_SDA      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3   | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3     | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | I2C0 Serial Data input / output.                     |
| 12C1_SCL      | 0: PA7<br>1: PA8<br>2: PA9<br>3: PI2   | 4: PI3<br>5: PB6<br>6: PB7<br>7: PB8    | 8: PB9<br>9: PB10<br>10: PJ14<br>11: PJ15 | 12: PC0<br>13: PC1<br>14: PC2<br>15: PC3   | 16: PC4<br>17: PC5<br>18: PC10<br>19: PC11  | 20: PF8<br>21: PF9<br>22: PF10<br>23: PF11   | 24: PF12<br>25: PF13<br>26: PF14<br>27: PF15 | 28: PK0<br>29: PK1<br>30: PK2<br>31: PA6 | I2C1 Serial Clock<br>Line input / output.            |

| Alternate     |                                      |                                      |                                          |                                           |                                           |                                            |                                              |                                           |                                    |
|---------------|--------------------------------------|--------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------------------|-------------------------------------------|------------------------------------|
| Functionality | 0 - 3                                | 4 - 7                                | 8 - 11                                   | 12 - 15                                   | 16 - 19                                   | 20 - 23                                    | 24 - 27                                      | 28 - 31                                   | Description                        |
| I2C1_SDA      | 0: PA6<br>1: PA7<br>2: PA8<br>3: PA9 | 4: PI2<br>5: PI3<br>6: PB6<br>7: PB7 | 8: PB8<br>9: PB9<br>10: PB10<br>11: PJ14 | 12: PJ15<br>13: PC0<br>14: PC1<br>15: PC2 | 16: PC3<br>17: PC4<br>18: PC5<br>19: PC10 | 20: PC11<br>21: PF8<br>22: PF9<br>23: PF10 | 24: PF11<br>25: PF12<br>26: PF13<br>27: PF14 | 28: PF15<br>29: PK0<br>30: PK1<br>31: PK2 | I2C1 Serial Data input / output.   |
| IDAC0_OUT     | 0: PK0                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | IDAC0 output.                      |
| LES_ALTEX0    | 0: PA8                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 0. |
| LES_ALTEX1    | 0: PA9                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 1. |
| LES_ALTEX2    | 0: PJ14                              |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 2. |
| LES_ALTEX3    | 0: PJ15                              |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 3. |
| LES_ALTEX4    | 0: PI0                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 4. |
| LES_ALTEX5    | 0: PI1                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 5. |
| LES_ALTEX6    | 0: PI2                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 6. |
| LES_ALTEX7    | 0: PI3                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE alternate excite output 7. |
| LES_CH0       | 0: PD8                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE channel 0.                 |
| LES_CH1       | 0: PD9                               |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE channel 1.                 |
| LES_CH2       | 0: PD10                              |                                      |                                          |                                           |                                           |                                            |                                              |                                           | LESENSE channel 2.                 |

| Alternate     |         |       |        | LOCA    | ATION   |         |         |         |                     |
|---------------|---------|-------|--------|---------|---------|---------|---------|---------|---------------------|
| Functionality | 0 - 3   | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description         |
| LES_CH3       | 0: PD11 |       |        |         |         |         |         |         | LESENSE channel 3.  |
| LES_CH4       | 0: PD12 |       |        |         |         |         |         |         | LESENSE channel 4.  |
| LES_CH5       | 0: PD13 |       |        |         |         |         |         |         | LESENSE channel 5.  |
| LES_CH6       | 0: PD14 |       |        |         |         |         |         |         | LESENSE channel 6.  |
| LES_CH7       | 0: PD15 |       |        |         |         |         |         |         | LESENSE channel 7.  |
| LES_CH8       | 0: PA0  |       |        |         |         |         |         |         | LESENSE channel 8.  |
| LES_CH9       | 0: PA1  |       |        |         |         |         |         |         | LESENSE channel 9.  |
| LES_CH10      | 0: PA2  |       |        |         |         |         |         |         | LESENSE channel 10. |
| LES_CH11      | 0: PA3  |       |        |         |         |         |         |         | LESENSE channel 11. |
| LES_CH12      | 0: PA4  |       |        |         |         |         |         |         | LESENSE channel 12. |
| LES_CH13      | 0: PA5  |       |        |         |         |         |         |         | LESENSE channel 13. |
| LES_CH14      | 0: PA6  |       |        |         |         |         |         |         | LESENSE channel 14. |
| LES_CH15      | 0: PA7  |       |        |         |         |         |         |         | LESENSE channel 15. |

| Alternate     |                                      |                                         |                                           | LOCA                                       | ATION                                       |                                              |                                          |                                          |                                                                                                                                     |
|---------------|--------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                | 4 - 7                                   | 8 - 11                                    | 12 - 15                                    | 16 - 19                                     | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                                                         |
| LETIMO_OUTO   | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Low Energy Timer<br>LETIM0, output<br>channel 0.                                                                                    |
| LETIM0_OUT1   | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Low Energy Timer<br>LETIM0, output<br>channel 1.                                                                                    |
| LEU0_RX       | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | LEUART0 Receive input.                                                                                                              |
| LEU0_TX       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | LEUART0 Transmit<br>output. Also used<br>as receive input in<br>half duplex commu-<br>nication.                                     |
| LFXTAL_N      | 0: PB14                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Low Frequency<br>Crystal (typically<br>32.768 kHz) nega-<br>tive pin. Also used<br>as an optional ex-<br>ternal clock input<br>pin. |
| LFXTAL_P      | 0: PB15                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Low Frequency<br>Crystal (typically<br>32.768 kHz) posi-<br>tive pin.                                                               |
| OPA0_N        | 0: PA4                               |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Operational Amplifier 0 external negative input.                                                                                    |
| OPA0_P        | 0: PA2                               |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Operational Amplifier 0 external positive input.                                                                                    |
| OPA1_N        | 0: PD15                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Operational Amplifier 1 external negative input.                                                                                    |
| OPA1_P        | 0: PD13                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Operational Amplifier 1 external positive input.                                                                                    |
| OPA2_N        | 0: PB13                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Operational Amplifier 2 external negative input.                                                                                    |
| OPA2_OUT      | 0: PB12                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Operational Amplifier 2 output.                                                                                                     |

| Alternate     |                                         |                                         |                                           | LOCA                                       | ATION                                       |                                              |                                              |                                           |                                                  |
|---------------|-----------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------|--------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                   | 8 - 11                                    | 12 - 15                                    | 16 - 19                                     | 20 - 23                                      | 24 - 27                                      | 28 - 31                                   | Description                                      |
| OPA2_OUTALT   | 0: PB9<br>1: PB10                       |                                         |                                           |                                            |                                             |                                              |                                              |                                           | Operational Amplifier 2 alternative output.      |
| OPA2_P        | 0: PB11                                 |                                         |                                           |                                            |                                             |                                              |                                              |                                           | Operational Amplifier 2 external positive input. |
| PCNT0_S0IN    | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3     | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7  | Pulse Counter<br>PCNT0 input num-<br>ber 0.      |
| PCNT0_S1IN    | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4     | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0  | Pulse Counter<br>PCNT0 input num-<br>ber 1.      |
| PCNT1_S0IN    | 0: PA6<br>1: PA7<br>2: PA8<br>3: PA9    | 4: PI2<br>5: PI3<br>6: PB6<br>7: PB7    | 8: PB8<br>9: PB9<br>10: PB10<br>11: PJ14  | 12: PJ15<br>13: PC0<br>14: PC1<br>15: PC2  | 16: PC3<br>17: PC4<br>18: PC5<br>19: PF6    | 20: PF7<br>21: PF8<br>22: PF9<br>23: PF10    | 24: PF11<br>25: PF12<br>26: PF13<br>27: PF14 | 28: PF15<br>29: PK0<br>30: PK1<br>31: PK2 | Pulse Counter<br>PCNT1 input num-<br>ber 0.      |
| PCNT1_S1IN    | 0: PA7<br>1: PA8<br>2: PA9<br>3: PI2    | 4: PI3<br>5: PB6<br>6: PB7<br>7: PB8    | 8: PB9<br>9: PB10<br>10: PJ14<br>11: PJ15 | 12: PC0<br>13: PC1<br>14: PC2<br>15: PC3   | 16: PC4<br>17: PC5<br>18: PF6<br>19: PF7    | 20: PF8<br>21: PF9<br>22: PF10<br>23: PF11   | 24: PF12<br>25: PF13<br>26: PF14<br>27: PF15 | 28: PK0<br>29: PK1<br>30: PK2<br>31: PA6  | Pulse Counter<br>PCNT1 input num-<br>ber 1.      |
| PCNT2_S0IN    | 0: PA6<br>1: PA7<br>2: PA8<br>3: PA9    | 4: PI2<br>5: PI3<br>6: PB6<br>7: PB7    | 8: PB8<br>9: PB9<br>10: PB10<br>11: PJ14  | 12: PJ15<br>13: PC0<br>14: PC1<br>15: PC2  | 16: PC3<br>17: PC4<br>18: PC5<br>19: PC10   | 20: PC11<br>21: PF8<br>22: PF9<br>23: PF10   | 24: PF11<br>25: PF12<br>26: PF13<br>27: PF14 | 28: PF15<br>29: PK0<br>30: PK1<br>31: PK2 | Pulse Counter<br>PCNT2 input num-<br>ber 0.      |
| PCNT2_S1IN    | 0: PA7<br>1: PA8<br>2: PA9<br>3: PI2    | 4: PI3<br>5: PB6<br>6: PB7<br>7: PB8    | 8: PB9<br>9: PB10<br>10: PJ14<br>11: PJ15 | 12: PC0<br>13: PC1<br>14: PC2<br>15: PC3   | 16: PC4<br>17: PC5<br>18: PC10<br>19: PC11  | 20: PF8<br>21: PF9<br>22: PF10<br>23: PF11   | 24: PF12<br>25: PF13<br>26: PF14<br>27: PF15 | 28: PK0<br>29: PK1<br>30: PK2<br>31: PA6  | Pulse Counter<br>PCNT2 input num-<br>ber 1.      |
| PRS_CH0       | 0: PF0<br>1: PF1<br>2: PF2<br>3: PF3    | 4: PF4<br>5: PF5<br>6: PF6<br>7: PF7    | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11                       |                                             |                                              |                                              |                                           | Peripheral Reflex<br>System PRS, chan-<br>nel 0. |
| PRS_CH1       | 0: PF1<br>1: PF2<br>2: PF3<br>3: PF4    | 4: PF5<br>5: PF6<br>6: PF7<br>7: PF0    |                                           |                                            |                                             |                                              |                                              |                                           | Peripheral Reflex<br>System PRS, chan-<br>nel 1. |
| PRS_CH2       | 0: PF2<br>1: PF3<br>2: PF4<br>3: PF5    | 4: PF6<br>5: PF7<br>6: PF0<br>7: PF1    |                                           |                                            |                                             |                                              |                                              |                                           | Peripheral Reflex<br>System PRS, chan-<br>nel 2. |
| PRS_CH3       | 0: PF3<br>1: PF4<br>2: PF5<br>3: PF6    | 4: PF7<br>5: PF0<br>6: PF1<br>7: PF2    | 8: PD9<br>9: PD10<br>10: PD11<br>11: PD12 | 12: PD13<br>13: PD14<br>14: PD15           |                                             |                                              |                                              |                                           | Peripheral Reflex<br>System PRS, chan-<br>nel 3. |
| PRS_CH4       | 0: PD9<br>1: PD10<br>2: PD11<br>3: PD12 | 4: PD13<br>5: PD14<br>6: PD15           |                                           |                                            |                                             |                                              |                                              |                                           | Peripheral Reflex<br>System PRS, chan-<br>nel 4. |

| Alternate     |                                          |                                          |                                           | LOCA                                         | ATION                                        |                                              |                                          |                                          |                                                         |
|---------------|------------------------------------------|------------------------------------------|-------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------------|
| Functionality | 0 - 3                                    | 4 - 7                                    | 8 - 11                                    | 12 - 15                                      | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                             |
| PRS_CH5       | 0: PD10<br>1: PD11<br>2: PD12<br>3: PD13 | 4: PD14<br>5: PD15<br>6: PD9             |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 5.        |
| PRS_CH6       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3     | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12   | 8: PB13<br>9: PB14<br>10: PB15<br>11: PD9 | 12: PD10<br>13: PD11<br>14: PD12<br>15: PD13 | 16: PD14<br>17: PD15                         |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 6.        |
| PRS_CH7       | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4     | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13  | 8: PB14<br>9: PB15<br>10: PA0             |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 7.        |
| PRS_CH8       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5     | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PA0<br>10: PA1              |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 8.        |
| PRS_CH9       | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11    | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PA0<br>9: PA1<br>10: PA2<br>11: PC6    | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10    | 16: PC11                                     |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 9.        |
| PRS_CH10      | 0: PC6<br>1: PC7<br>2: PC8<br>3: PC9     | 4: PC10<br>5: PC11                       |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 10.       |
| PRS_CH11      | 0: PC7<br>1: PC8<br>2: PC9<br>3: PC10    | 4: PC11<br>5: PC6                        |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 11.       |
| TIMO_CC0      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3     | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12   | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10    | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 0 Capture<br>Compare input /<br>output channel 0. |
| TIM0_CC1      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4     | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13  | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11   | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 0 Capture<br>Compare input /<br>output channel 1. |
| TIM0_CC2      | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5     | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9   | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 0 Capture<br>Compare input /<br>output channel 2. |
| TIMO_CDTI0    | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11    | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10  | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 0 Complimentary Dead Time Insertion channel 0.    |
| TIM0_CDTI1    | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12   | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6  | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10   | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11  | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | Timer 0 Complimentary Dead Time Insertion channel 1.    |
| TIM0_CDTI2    | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13  | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7   | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11  | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12  | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | Timer 0 Complimentary Dead Time Insertion channel 2.    |

| Alternate     |                                         |                                          |                                           | LOCA                                        | ATION                                        |                                              |                                          |                                          |                                                                                                                           |
|---------------|-----------------------------------------|------------------------------------------|-------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                    | 8 - 11                                    | 12 - 15                                     | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                                               |
| TIM1_CC0      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12   | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 1 Capture<br>Compare input /<br>output channel 0.                                                                   |
| TIM1_CC1      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13  | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 1 Capture<br>Compare input /<br>output channel 1.                                                                   |
| TIM1_CC2      | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 1 Capture<br>Compare input /<br>output channel 2.                                                                   |
| TIM1_CC3      | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 1 Capture<br>Compare input /<br>output channel 3.                                                                   |
| US0_CLK       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART0 clock in-<br>put / output.                                                                                         |
| US0_CS        | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART0 chip select input / output.                                                                                        |
| US0_CTS       | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6  | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10   | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USART0 Clear To<br>Send hardware<br>flow control input.                                                                   |
| US0_RTS       | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7   | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11  | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART0 Request<br>To Send hardware<br>flow control output.                                                                |
| US0_RX        | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13  | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | USARTO Asynchro-<br>nous Receive.  USARTO Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).               |
| US0_TX        | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12   | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | USART0 Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USART0 Synchro- |
|               |                                         |                                          |                                           |                                             |                                              |                                              |                                          |                                          | nous mode Master<br>Output / Slave In-<br>put (MOSI).                                                                     |
| US1_CLK       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART1 clock input / output.                                                                                              |

| Alternate     |                                         |                                          |                                           | LOCA                                        | ATION                                        |                                              |                                              |                                          |                                                                                                                                                                                    |
|---------------|-----------------------------------------|------------------------------------------|-------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                    | 8 - 11                                    | 12 - 15                                     | 16 - 19                                      | 20 - 23                                      | 24 - 27                                      | 28 - 31                                  | Description                                                                                                                                                                        |
| US1_CS        | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6     | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART1 chip select input / output.                                                                                                                                                 |
| US1_CTS       | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6  | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10   | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7     | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USART1 Clear To<br>Send hardware<br>flow control input.                                                                                                                            |
| US1_RTS       | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7   | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11  | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0     | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART1 Request<br>To Send hardware<br>flow control output.                                                                                                                         |
| US1_RX        | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13  | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4     | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | USART1 Asynchro-<br>nous Receive.  USART1 Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).                                                                        |
| US1_TX        | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12   | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3     | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | USART1 Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USART1 Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI). |
| US2_CLK       | 0: PA7<br>1: PA8<br>2: PA9<br>3: PI0    | 4: PI1<br>5: PI2<br>6: PI3<br>7: PB6     | 8: PB7<br>9: PB8<br>10: PB9<br>11: PB10   | 12: PF0<br>13: PF1<br>14: PF3<br>15: PF4    | 16: PF5<br>17: PF6<br>18: PF7<br>19: PF8     | 20: PF9<br>21: PF10<br>22: PF11<br>23: PF12  | 24: PF13<br>25: PF14<br>26: PF15<br>27: PK0  | 28: PK1<br>29: PK2<br>30: PA5<br>31: PA6 | USART2 clock input / output.                                                                                                                                                       |
| US2_CS        | 0: PA8<br>1: PA9<br>2: PI0<br>3: PI1    | 4: PI2<br>5: PI3<br>6: PB6<br>7: PB7     | 8: PB8<br>9: PB9<br>10: PB10<br>11: PF0   | 12: PF1<br>13: PF3<br>14: PF4<br>15: PF5    | 16: PF6<br>17: PF7<br>18: PF8<br>19: PF9     | 20: PF10<br>21: PF11<br>22: PF12<br>23: PF13 | 24: PF14<br>25: PF15<br>26: PK0<br>27: PK1   | 28: PK2<br>29: PA5<br>30: PA6<br>31: PA7 | USART2 chip se-<br>lect input / output.                                                                                                                                            |
| US2_CTS       | 0: PA9<br>1: PI0<br>2: PI1<br>3: PI2    | 4: PI3<br>5: PB6<br>6: PB7<br>7: PB8     | 8: PB9<br>9: PB10<br>10: PF0<br>11: PF1   | 12: PF3<br>13: PF4<br>14: PF5<br>15: PF6    | 16: PF7<br>17: PF8<br>18: PF9<br>19: PF10    | 20: PF11<br>21: PF12<br>22: PF13<br>23: PF14 | 24: PF15<br>25: PK0<br>26: PK1<br>27: PK2    | 28: PA5<br>29: PA6<br>30: PA7<br>31: PA8 | USART2 Clear To<br>Send hardware<br>flow control input.                                                                                                                            |
| US2_RTS       | 0: PI0<br>1: PI1<br>2: PI2<br>3: PI3    | 4: PB6<br>5: PB7<br>6: PB8<br>7: PB9     | 8: PB10<br>9: PF0<br>10: PF1<br>11: PF3   | 12: PF4<br>13: PF5<br>14: PF6<br>15: PF7    | 16: PF8<br>17: PF9<br>18: PF10<br>19: PF11   | 20: PF12<br>21: PF13<br>22: PF14<br>23: PF15 | 24: PK0<br>25: PK1<br>26: PK2<br>27: PA5     | 28: PA6<br>29: PA7<br>30: PA8<br>31: PA9 | USART2 Request<br>To Send hardware<br>flow control output.                                                                                                                         |
| US2_RX        | 0: PA6<br>1: PA7<br>2: PA8<br>3: PA9    | 4: PI0<br>5: PI1<br>6: PI2<br>7: PI3     | 8: PB6<br>9: PB7<br>10: PB8<br>11: PB9    | 12: PB10<br>13: PF0<br>14: PF1<br>15: PF3   | 16: PF4<br>17: PF5<br>18: PF6<br>19: PF7     | 20: PF8<br>21: PF9<br>22: PF10<br>23: PF11   | 24: PF12<br>25: PF13<br>26: PF14<br>27: PF15 | 28: PK0<br>29: PK1<br>30: PK2<br>31: PA5 | USART2 Asynchro-<br>nous Receive.  USART2 Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).                                                                        |

| Alternate                            |                                          |                                          |                                           | LOCA                                         | ATION                                      |                                              |                                              |                                             |                                                                                                             |
|--------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------|----------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Functionality                        | 0 - 3                                    | 4 - 7                                    | 8 - 11                                    | 12 - 15                                      | 16 - 19                                    | 20 - 23                                      | 24 - 27                                      | 28 - 31                                     | Description                                                                                                 |
| US2_TX                               | 0: PA5<br>1: PA6<br>2: PA7<br>3: PA8     | 4: PA9<br>5: PI0<br>6: PI1<br>7: PI2     | 8: PI3<br>9: PB6<br>10: PB7<br>11: PB8    | 12: PB9<br>13: PB10<br>14: PF0<br>15: PF1    | 16: PF3<br>17: PF4<br>18: PF5<br>19: PF6   | 20: PF7<br>21: PF8<br>22: PF9<br>23: PF10    | 24: PF11<br>25: PF12<br>26: PF13<br>27: PF14 | 28: PF15<br>29: PK0<br>30: PK1<br>31: PK2   | USART2 Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.      |
|                                      |                                          |                                          |                                           |                                              |                                            |                                              |                                              |                                             | USART2 Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI).                                    |
| US3_CLK                              | 0: PD10<br>1: PD11<br>2: PD12<br>3: PD13 | 4: PD14<br>5: PD15<br>6: PI2<br>7: PI3   | 8: PB6<br>9: PB7<br>10: PB8<br>11: PB9    | 12: PB10<br>13: PB11<br>14: PJ14<br>15: PJ15 | 16: PC0<br>17: PC1<br>18: PC2<br>19: PC3   | 20: PC4<br>21: PC5<br>22: PF11<br>23: PF12   | 24: PF13<br>25: PF14<br>26: PF15<br>27: PK0  | 28: PK1<br>29: PK2<br>30: PD8<br>31: PD9    | USART3 clock input / output.                                                                                |
| US3_CS                               | 0: PD11<br>1: PD12<br>2: PD13<br>3: PD14 | 4: PD15<br>5: Pl2<br>6: Pl3<br>7: PB6    | 8: PB7<br>9: PB8<br>10: PB9<br>11: PB10   | 12: PB11<br>13: PJ14<br>14: PJ15<br>15: PC0  | 16: PC1<br>17: PC2<br>18: PC3<br>19: PC4   | 20: PC5<br>21: PF11<br>22: PF12<br>23: PF13  | 24: PF14<br>25: PF15<br>26: PK0<br>27: PK1   | 28: PK2<br>29: PD8<br>30: PD9<br>31: PD10   | USART3 chip select input / output.                                                                          |
| US3_CTS                              | 0: PD12<br>1: PD13<br>2: PD14<br>3: PD15 | 4: PI2<br>5: PI3<br>6: PB6<br>7: PB7     | 8: PB8<br>9: PB9<br>10: PB10<br>11: PB11  | 12: PJ14<br>13: PJ15<br>14: PC0<br>15: PC1   | 16: PC2<br>17: PC3<br>18: PC4<br>19: PC5   | 20: PF11<br>21: PF12<br>22: PF13<br>23: PF14 | 24: PF15<br>25: PK0<br>26: PK1<br>27: PK2    | 28: PD8<br>29: PD9<br>30: PD10<br>31: PD11  | USART3 Clear To<br>Send hardware<br>flow control input.                                                     |
| US3_RTS                              | 0: PD13<br>1: PD14<br>2: PD15<br>3: PI2  | 4: PI3<br>5: PB6<br>6: PB7<br>7: PB8     | 8: PB9<br>9: PB10<br>10: PB11<br>11: PJ14 | 12: PJ15<br>13: PC0<br>14: PC1<br>15: PC2    | 16: PC3<br>17: PC4<br>18: PC5<br>19: PF11  | 20: PF12<br>21: PF13<br>22: PF14<br>23: PF15 | 24: PK0<br>25: PK1<br>26: PK2<br>27: PD8     | 28: PD9<br>29: PD10<br>30: PD11<br>31: PD12 | USART3 Request<br>To Send hardware<br>flow control output.                                                  |
| US3_RX                               | 0: PD9<br>1: PD10<br>2: PD11<br>3: PD12  | 4: PD13<br>5: PD14<br>6: PD15<br>7: PI2  | 8: PI3<br>9: PB6<br>10: PB7<br>11: PB8    | 12: PB9<br>13: PB10<br>14: PB11<br>15: PJ14  | 16: PJ15<br>17: PC0<br>18: PC1<br>19: PC2  | 20: PC3<br>21: PC4<br>22: PC5<br>23: PF11    | 24: PF12<br>25: PF13<br>26: PF14<br>27: PF15 | 28: PK0<br>29: PK1<br>30: PK2<br>31: PD8    | USART3 Asynchro-<br>nous Receive.  USART3 Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO). |
| US3_TX                               | 0: PD8<br>1: PD9<br>2: PD10<br>3: PD11   | 4: PD12<br>5: PD13<br>6: PD14<br>7: PD15 | 8: PI2<br>9: PI3<br>10: PB6<br>11: PB7    | 12: PB8<br>13: PB9<br>14: PB10<br>15: PB11   | 16: PJ14<br>17: PJ15<br>18: PC0<br>19: PC1 | 20: PC2<br>21: PC3<br>22: PC4<br>23: PC5     | 24: PF11<br>25: PF12<br>26: PF13<br>27: PF14 | 28: PF15<br>29: PK0<br>30: PK1<br>31: PK2   | USART3 Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.      |
|                                      |                                          |                                          |                                           |                                              |                                            |                                              |                                              |                                             | USART3 Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI).                                    |
| VDAC0_EXT                            | 0: PA1                                   |                                          |                                           |                                              |                                            |                                              |                                              |                                             | Digital to analog converter VDAC0 external reference input pin.                                             |
| VDAC0_OUT0 /<br>OPA0_OUT             | 0: PA3                                   |                                          |                                           |                                              |                                            |                                              |                                              |                                             | Digital to Analog<br>Converter DAC0<br>output channel<br>number 0.                                          |
| VDAC0_OUT0AL<br>T / OPA0_OUT-<br>ALT | 0: PA5<br>1: PD13<br>2: PD15             |                                          |                                           |                                              |                                            |                                              |                                              |                                             | Digital to Analog<br>Converter DAC0 al-<br>ternative output for<br>channel 0.                               |

| Alternate                            |                                          |                                          |                                            | LOCA                                         | ATION                                        |                                              |                                              |                                              |                                                                               |
|--------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------|
| Functionality                        | 0 - 3                                    | 4 - 7                                    | 8 - 11                                     | 12 - 15                                      | 16 - 19                                      | 20 - 23                                      | 24 - 27                                      | 28 - 31                                      | Description                                                                   |
| VDAC0_OUT1 /<br>OPA1_OUT             | 0: PD14                                  |                                          |                                            |                                              |                                              |                                              |                                              |                                              | Digital to Analog<br>Converter DAC0<br>output channel<br>number 1.            |
| VDAC0_OUT1AL<br>T / OPA1_OUT-<br>ALT | 0: PD12<br>1: PA2<br>2: PA4              |                                          |                                            |                                              |                                              |                                              |                                              |                                              | Digital to Analog<br>Converter DAC0 al-<br>ternative output for<br>channel 1. |
| WTIM0_CC0                            | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3     | 4: PA4<br>5: PA5<br>6: PA6<br>7: PA7     | 8: PA8<br>9: PA9<br>10: PB6<br>11: PB7     | 12: PB8<br>13: PB9<br>14: PB10<br>15: PB11   | 16: PB12<br>17: PB13<br>18: PB14<br>19: PB15 | 20: PC0<br>21: PC1<br>22: PC2<br>23: PC3     | 24: PC4<br>25: PC5<br>26: PC6<br>27: PC7     | 28: PC8<br>29: PC9<br>30: PC10<br>31: PC11   | Wide timer 0 Capture Compare input / output channel 0.                        |
| WTIM0_CC1                            | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5     | 4: PA6<br>5: PA7<br>6: PA8<br>7: PA9     | 8: PB6<br>9: PB7<br>10: PB8<br>11: PB9     | 12: PB10<br>13: PB11<br>14: PB12<br>15: PB13 | 16: PB14<br>17: PB15<br>18: PC0<br>19: PC1   | 20: PC2<br>21: PC3<br>22: PC4<br>23: PC5     | 24: PC6<br>25: PC7<br>26: PC8<br>27: PC9     | 28: PC10<br>29: PC11<br>30: PD8<br>31: PD9   | Wide timer 0 Capture Compare input / output channel 1.                        |
| WTIM0_CC2                            | 0: PA4<br>1: PA5<br>2: PA6<br>3: PA7     | 4: PA8<br>5: PA9<br>6: PB6<br>7: PB7     | 8: PB8<br>9: PB9<br>10: PB10<br>11: PB11   | 12: PB12<br>13: PB13<br>14: PB14<br>15: PB15 | 16: PC0<br>17: PC1<br>18: PC2<br>19: PC3     | 20: PC4<br>21: PC5<br>22: PC6<br>23: PC7     | 24: PC8<br>25: PC9<br>26: PC10<br>27: PC11   | 28: PD8<br>29: PD9<br>30: PD10<br>31: PD11   | Wide timer 0 Capture Compare input / output channel 2.                        |
| WTIM0_CDTI0                          | 0: PA8<br>1: PA9<br>2: PB6<br>3: PB7     | 4: PB8<br>5: PB9<br>6: PB10<br>7: PB11   | 8: PB12<br>9: PB13<br>10: PB14<br>11: PB15 | 12: PC0<br>13: PC1<br>14: PC2<br>15: PC3     | 16: PC4<br>17: PC5<br>18: PC6<br>19: PC7     | 20: PC8<br>21: PC9<br>22: PC10<br>23: PC11   | 24: PD8<br>25: PD9<br>26: PD10<br>27: PD11   | 28: PD12<br>29: PD13<br>30: PD14<br>31: PD15 | Wide timer 0 Complimentary Dead Time Insertion channel 0.                     |
| WTIM0_CDTI1                          | 0: PB6<br>1: PB7<br>2: PB8<br>3: PB9     | 4: PB10<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC0<br>11: PC1   | 12: PC2<br>13: PC3<br>14: PC4<br>15: PC5     | 16: PC6<br>17: PC7<br>18: PC8<br>19: PC9     | 20: PC10<br>21: PC11<br>22: PD8<br>23: PD9   | 24: PD10<br>25: PD11<br>26: PD12<br>27: PD13 | 28: PD14<br>29: PD15<br>30: PF0<br>31: PF1   | Wide timer 0 Complimentary Dead Time Insertion channel 1.                     |
| WTIM0_CDTI2                          | 0: PB8<br>1: PB9<br>2: PB10<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC0<br>9: PC1<br>10: PC2<br>11: PC3     | 12: PC4<br>13: PC5<br>14: PC6<br>15: PC7     | 16: PC8<br>17: PC9<br>18: PC10<br>19: PC11   | 20: PD8<br>21: PD9<br>22: PD10<br>23: PD11   | 24: PD12<br>25: PD13<br>26: PD14<br>27: PD15 | 28: PF0<br>29: PF1<br>30: PF2<br>31: PF3     | Wide timer 0 Complimentary Dead Time Insertion channel 2.                     |
| WTIM1_CC0                            | 0: PB12<br>1: PB13<br>2: PB14<br>3: PB15 | 4: PC0<br>5: PC1<br>6: PC2<br>7: PC3     | 8: PC4<br>9: PC5<br>10: PC6<br>11: PC7     | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11   | 16: PD8<br>17: PD9<br>18: PD10<br>19: PD11   | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3     | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7     | Wide timer 1 Capture Compare input / output channel 0.                        |
| WTIM1_CC1                            | 0: PB14<br>1: PB15<br>2: PC0<br>3: PC1   | 4: PC2<br>5: PC3<br>6: PC4<br>7: PC5     | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9     | 12: PC10<br>13: PC11<br>14: PD8<br>15: PD9   | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5     | 28: PF6<br>29: PF7<br>30: PF8<br>31: PF9     | Wide timer 1 Capture Compare input / output channel 1.                        |
| WTIM1_CC2                            | 0: PC0<br>1: PC1<br>2: PC2<br>3: PC3     | 4: PC4<br>5: PC5<br>6: PC6<br>7: PC7     | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11   | 12: PD8<br>13: PD9<br>14: PD10<br>15: PD11   | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7     | 28: PF8<br>29: PF9<br>30: PF10<br>31: PF11   | Wide timer 1 Capture Compare input / output channel 2.                        |
| WTIM1_CC3                            | 0: PC2<br>1: PC3<br>2: PC4<br>3: PC5     | 4: PC6<br>5: PC7<br>6: PC8<br>7: PC9     | 8: PC10<br>9: PC11<br>10: PD8<br>11: PD9   | 12: PD10<br>13: PD11<br>14: PD12<br>15: PD13 | 16: PD14<br>17: PD15<br>18: PF0<br>19: PF1   | 20: PF2<br>21: PF3<br>22: PF4<br>23: PF5     | 24: PF6<br>25: PF7<br>26: PF8<br>27: PF9     | 28: PF10<br>29: PF11<br>30: PF12<br>31: PF13 | Wide timer 1 Capture Compare input / output channel 3.                        |

## 6.5 Analog Port (APORT) Client Maps

The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, DACs, etc. The APORT consists of a set of shared buses, switches, and control logic needed to configurably implement the signal routing. Figure 6.3 APORT Connection Diagram on page 103 shows the APORT routing for this device family (note that available features may vary by part number). A complete description of APORT functionality can be found in the Reference Manual.



Figure 6.3. APORT Connection Diagram

Client maps for each analog circuit using the APORT are shown in the following tables. The maps are organized by bus, and show the peripheral's port connection, the shared bus, and the connection from specific bus channel numbers to GPIO pins.

In general, enumerations for the pin selection field in an analog peripheral's register can be determined by finding the desired pin connection in the table and then combining the value in the Port column (APORT\_\_), and the channel identifier (CH\_\_). For example, if pin

PF7 is available on port APORT2X as CH23, the register field enumeration to connect to PF7 would be APORT2XCH23. The shared bus used by this connection is indicated in the Bus column.

Table 6.5. ACMP0 Bus and Pin Mapping

| Port    | Bus              | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | СН6  | CH5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| APORT0X | <b>BUSACMP0X</b> |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      | PA9 | PA8 |
| APORT0Y | BUSACMP0Y        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      | PA9 | PA8 |
| APORT1X | BUSAX            |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | DF0  |      |      |      |      |      | PC10 |     | BC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT1Y | BUSAY            | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2X | BUSBX            | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY            |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3X | BUSCX            |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT3Y | BUSCY            | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4X | BUSDX            | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY            |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

Table 6.6. ACMP1 Bus and Pin Mapping

| Port    | Bus              | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | СН6  | СН5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| APORT0X | <b>BUSACMP1X</b> |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     | PJ15 | PJ14 |      |      |      |      |     |     |
| APORT0Y | <b>BUSACMP1Y</b> |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     | PJ15 | PJ14 |      |      |      |      |     |     |
| APORT1X | BUSAX            |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT1Y | BUSAY            | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | 6Od |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2X | BUSBX            | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | 6Od |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY            |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | 9HG  |      | PF4  |      | PF2  |      | DF0  |      |      |      |      |      | PC10 |     | 8OA |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3X | BUSCX            |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT3Y | BUSCY            | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4X | BUSDX            | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY            |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

Table 6.7. ADC0 Bus and Pin Mapping

| Port    | Bus      | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | 9НО  | СН5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| APORT0X | BUSADC0X |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      | PI3  | PI2  | PI1 | PIO |
| APORT0Y | BUSADCOY |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      | PI3  | PI2  | PI1 | PIO |
| APORT1X | BUSAX    |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT1Y | BUSAY    | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2X | BUSBX    | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY    |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3X | BUSCX    |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT3Y | BUSCY    | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | 6ОА |     |
| APORT4X | BUSDX    | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY    |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

Table 6.8. CSEN Bus and Pin Mapping

| Port    | Bus   | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | СН6  | CH5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| CE      | XT    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1X | BUSAX |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT1Y | BUSAY | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT3X | BUSCX |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| CE      | XT_   | SEN  | ISE  |      |      |      |      |      |      |      |      |      |      | -    |      | l    |      |      | l    |      |      |      |      |     |     |      |      | ı    |      |      |      |     |     |
| APORT2X | BUSBX | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT4X | BUSDX | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

Table 6.9. IDAC0 Bus and Pin Mapping

| Port    | Bus   | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | 6НЭ | СН8 | CH7  | 9НЭ  | CH5  | CH4  | снз  | CH2  | CH1 | СНО |
|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| APORT1X | BUSCX |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT1Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |

Table 6.10. VDAC0 / OPA Bus and Pin Mapping

| Port    | Bus   | CH31     | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | СН6  | CH5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|-------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| ОР      | A0_   | <u>N</u> |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1Y | BUSAY | PF15     |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |          | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3Y | BUSCY | PB15     |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY |          | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| ОР      | A0_   | P        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1X | BUSAX |          | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT2X | BUSBX | PF15     |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT3X | BUSCX |          | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT4X | BUSDX | PB15     |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |

| Port    | Bus   | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | СН6  | CH5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
|         | A1_   |      |      |      |      |      |      |      |      |      |      |      | 0    |      | 0    | 0    |      | 0    |      |      |      |      |      | 0   |     |      | O    | 0    |      | 0    |      |     |     |
| APORT1Y | BUSAY | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| ОР      | A1_   | Р    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1X | BUSAX |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT2X | BUSBX | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT3X | BUSCX |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT4X | BUSDX | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| ОР      | A2_   | N    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1Y | BUSAY | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

| Port    | Bus   | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | СН6  | CH5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| ОР      | A2_   | OU.  | Т    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1Y | BUSAY | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | 6ОА |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| ОР      | A2_   | Р    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1X | BUSAX |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT2X | BUSBX | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT3X | BUSCX |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |
| APORT4X | BUSDX | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| VD      | AC    | 0_0  | UT0  | / OI | PA0  | _0ι  | JT   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1Y | BUSAY | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | 6ОА |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

| Port    | Bus   | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7  | 9НО  | СН5  | CH4  | СНЗ  | CH2  | CH1 | СНО |
|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| VD      | ACC   | 0_0  | JT1  | / OI | PA1  | _OL  | JΤ   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |      |      |      |      |      |      |     |     |
| APORT1Y | BUSAY | PF15 |      | PF13 |      | PF11 |      | PF9  |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      | PC5  |      | PC3  |      | PC1 |     |
| APORT2Y | BUSBY |      | PF14 |      | PF12 |      | PF10 |      | PF8  |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      | PC4  |      | PC2  |     | PC0 |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      | PB9  |      | PB7  |      |      |      |      |      |      |      | PA7  |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      | PB10 |      | PB8  |      | PB6  |      |      |      |      |      |      |      | PA6  |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     | PD8 |

# 7. BGA125 Package Specifications

### 7.1 BGA125 Package Dimensions



Figure 7.1. BGA125 Package Drawing

Table 7.1. BGA125 Package Dimensions

| Dimension | Min  | Тур  | Max  |
|-----------|------|------|------|
| A         | 0.80 | 0.87 | 0.94 |
| A1        | 0.16 | 0.21 | 0.26 |
| A2        | 0.61 | 0.66 | 0.71 |
| С         | 0.17 | 0.21 | 0.25 |
| D         | 6.90 | 7.00 | 7.10 |
| Е         | 6.90 | 7.00 | 7.10 |
| D1        | _    | 6.00 | _    |
| E1        | _    | 6.00 | _    |
| е         | _    | 0.50 | _    |
| b         | 0.25 | 0.30 | 0.35 |
| aaa       |      | 0.10 |      |
| bbb       |      | 0.10 |      |
| ddd       |      | 0.08 |      |
| eee       |      | 0.15 |      |
| fff       |      | 0.05 |      |
|           | •    |      |      |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

# 7.2 BGA125 PCB Land Pattern



Figure 7.2. BGA125 PCB Land Pattern Drawing

Table 7.2. BGA125 PCB Land Pattern Dimensions

| Dimension | Min | Nom  | Max |
|-----------|-----|------|-----|
| X         |     | 0.25 |     |
| C1        |     | 6.00 |     |
| C2        |     | 6.00 |     |
| E1        |     | 0.5  |     |
| E2        |     | 0.5  |     |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.
- 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.
- 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

### 7.3 BGA125 Package Marking



Figure 7.3. BGA125 Package Marking

The package marking consists of:

- PPPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 8. QFN48 Package Specifications

# 8.1 QFN48 Package Dimensions



Figure 8.1. QFN48 Package Drawing

Table 8.1. QFN48 Package Dimensions

| Dimension | Min      | Тур      | Max  |  |  |  |  |  |  |
|-----------|----------|----------|------|--|--|--|--|--|--|
| A         | 0.80     | 0.85     | 0.90 |  |  |  |  |  |  |
| A1        | 0.00     | 0.02     | 0.05 |  |  |  |  |  |  |
| A3        |          | 0.20 REF |      |  |  |  |  |  |  |
| b         | 0.18     | 0.25     | 0.30 |  |  |  |  |  |  |
| D         | 6.90     | 7.00     | 7.10 |  |  |  |  |  |  |
| Е         | 6.90     | 7.00     | 7.10 |  |  |  |  |  |  |
| D2        | 5.15     | 5.30     | 5.45 |  |  |  |  |  |  |
| E2        | 5.15     | 5.30     | 5.45 |  |  |  |  |  |  |
| е         | 0.50 BSC |          |      |  |  |  |  |  |  |
| L         | 0.30     | 0.40     | 0.50 |  |  |  |  |  |  |
| К         | 0.20     | _        | _    |  |  |  |  |  |  |
| R         | 0.09     | _        | _    |  |  |  |  |  |  |
| aaa       |          | 0.15     |      |  |  |  |  |  |  |
| bbb       |          | 0.10     |      |  |  |  |  |  |  |
| ccc       | 0.10     |          |      |  |  |  |  |  |  |
| ddd       | 0.05     |          |      |  |  |  |  |  |  |
| eee       | 0.08     |          |      |  |  |  |  |  |  |
| fff       |          | 0.10     |      |  |  |  |  |  |  |
|           |          |          |      |  |  |  |  |  |  |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 8.2 QFN48 PCB Land Pattern



Figure 8.2. QFN48 PCB Land Pattern Drawing

Table 8.2. QFN48 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| S1        | 6.01 |
| S         | 6.01 |
| L1        | 4.70 |
| W1        | 4.70 |
| е         | 0.50 |
| W         | 0.26 |
| L         | 0.86 |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \mu m$  minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.
- 7. A 4x4 array of 0.75 mm square openings on a 1.00 mm pitch can be used for the center ground pad.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 8.3 QFN48 Package Marking



Figure 8.3. QFN48 Package Marking

The package marking consists of:

- PPPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

## 9. Revision History

#### **Revision 1.1**

February, 2018

- · Updated 2. Ordering Information to revision-C OPNs.
- · System Overview Updates
  - · Added "4-pin JTAG" to debug interface options in Processor Core section.
  - · Memory maps updated with LE peripherals and new formatting.
- 4.1.1 Absolute Maximum Ratings: Added footnotes to clarify V<sub>DIGPIN</sub> specification for 5V tolerant GPIO.
- Table 4.2 General Operating Conditions on page 18:
  - Added footnote about IOVDD voltage restriction when CSEN peripheral is used with chopping enabled.
  - · Added footnote for additional information on peak current during voltage scaling operations.
- 4.1.4 DC-DC Converter: Expanded footnote on control loop settings to include appnote and register field reference.
- Table 4.16 Flash Memory Characteristics<sup>5</sup> on page 33: Device Erase Time typical values corrected from 69 to 82 ms.
- Table 4.21 Digital to Analog Converter (VDAC) on page 42: Gain Error min/max specifications relaxed for REFSEL on 1V25LN, VDD, and EXT settings.
- Table 4.22 Current Digital to Analog Converter (IDAC) on page 45: Total accuracy STEPSEL value setting corrected from 0x80 to 0x10.
- Table 4.26 Analog Port (APORT) on page 52: Operation in EM2/EM3 supply current changed from 915 to 67 nA (silicon fix from rev B to C).

#### Revision 1.0

2017-06-30

- · Finalized specification tables. All tables were updated with latest characterization data and production test limits.
- · Updated typical performance graphs for DC-DC.
- · Minor typographical, clarity, and consistency improvements.
- · Condensed pin function tables with new formatting.

#### Revision 0.5

2017-02-10

- · Updated Feature List and Front Page with latest characterization numbers.
- · List of OPNs in Ordering Table consolidated.
- Electrical Characteristics Table Changes
  - · All specification tables updated with latest characterization data and production test limits.
  - Split HFRCO/AUXHFRCO table into separate tables for HFRCO and AUXHFRCO.
  - OPAMP, CSEN, and VDAC specification line items updated to match test conditions.
  - Added tables for Analog Port (APORT) and Pulse Counter (PCNT).
- · Added Typical Performance Curves for supply current and DCDC parameters.
- · Added APORT Connection Diagram.

### Revision 0.2

December 9th, 2016

Initial release.





loT Portfolio www.silabs.com/loT



**SW/HW**www.silabs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA