

DS023 (v1.6) June 27, 2002

## XCR3032XL 32 Macrocell CPLD

### **Preliminary Product Specification**

### **Features**

- Lowest power 32 macrocell CPLD
- 5.0 ns pin-to-pin logic delays
- System frequencies up to 200 MHz
- 32 macrocells with 750 usable gates
- Available in small footprint packages
  - 48-ball CS BGA (36 user I/O pins)
  - 44-pin VQFP (36 user I/O)
  - 44-pin PLCC (36 user I/O)
- Optimized for 3.3V systems
  - Ultra-low power operation
  - 5V tolerant I/O pins with 3.3V core supply
  - Advanced 0.35 micron five layer metal EEPROM process
  - Fast Zero Power<sup>™</sup> (FZP) CMOS design technology
- Advanced system features
  - In-system programming
  - Input registers
  - Predictable timing model
  - Up to 23 available clocks per function block
  - Excellent pin retention during design changes
  - Full IEEE Standard 1149.1 boundary-scan (JTAG)
  - Four global clocks
  - Eight product term control terms per function block
- Fast ISP programming times
- Port Enable pin for dual function of JTAG ISP pins
- 2.7V to 3.6V supply voltage at industrial temperature range
- Programmable slew rate control per macrocell
- Security bit prevents unauthorized access
- Refer to XPLA3 family data sheet (<u>DS012</u>) for architecture description

## **Description**

The XCR3032XL is a 3.3V, 32-macrocell CPLD targeted at power sensitive designs that require leading edge programmable logic solutions. A total of two function blocks provide 750 usable gates. Pin-to-pin propagation delays are 5.0 ns with a maximum system frequency of 200 MHz.

## **TotalCMOS Design Technique for Fast Zero Power**

Xilinx offers a TotalCMOS CPLD, both in process technology and design technique. Xilinx employs a cascade of CMOS gates to implement its sum of products instead of the traditional sense amp approach. This CMOS gate implementation allows Xilinx to offer CPLDs that are both high performance and low power, breaking the paradigm that to have low power, you must have low performance. Refer to Figure 1 and Table 1 showing the  $I_{CC}$  vs. Frequency of our XCR3032XL TotalCMOS CPLD (data taken with two resetable up/down, 16-bit counters at 3.3V, 25°C).



Figure 1: I<sub>CC</sub> vs. Frequency at V<sub>CC</sub> = 3.3V, 25°C

Table 1:  $I_{CC}$  vs. Frequency ( $V_{CC} = 3.3V, 25^{\circ}C$ )

| Frequency (MHz)              | 0    | 1    | 5    | 10   | 20   | 50  | 100   | 200  |
|------------------------------|------|------|------|------|------|-----|-------|------|
| Typical I <sub>CC</sub> (mA) | 0.02 | 0.13 | 0.54 | 1.06 | 2.09 | 5.2 | 10.26 | 20.3 |

© 2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



# DC Electrical Characteristics Over Recommended Operating Conditions<sup>(1)</sup>

| Symbol                         | Parameter                              | Test Conditions                             |                                   | Min.                | Max. | Unit |
|--------------------------------|----------------------------------------|---------------------------------------------|-----------------------------------|---------------------|------|------|
| V <sub>OH</sub> <sup>(2)</sup> | Output High voltage                    | $V_{CC} = 3.0 \text{V to } 3.6 \text{V, I}$ | $_{OH}$ = $-8$ mA                 | 2.4                 | -    | V    |
|                                |                                        | $V_{CC} = 2.7V \text{ to } 3.0V, I$         | $_{OH}$ = $-8$ mA                 | 2.0 <sup>(3)</sup>  | -    | V    |
|                                |                                        | $I_{OH} = -500  \mu A$                      |                                   | 90% V <sub>CC</sub> | -    | V    |
| V <sub>OL</sub>                | Output Low voltage                     |                                             | I <sub>OL</sub> = 8 mA            | -                   | 0.4  | V    |
| I <sub>IL</sub> <sup>(4)</sup> | Input leakage current                  |                                             | $V_{IN} = GND \text{ or } V_{CC}$ | -10                 | 10   | μΑ   |
| I <sub>IH</sub> <sup>(4)</sup> | I/O High-Z leakage current             |                                             | $V_{IN} = GND \text{ or } V_{CC}$ | -10                 | 10   | μΑ   |
| I <sub>CCSB</sub>              | Standby current                        |                                             | V <sub>CC</sub> = 3.6V            | -                   | 100  | μΑ   |
| I <sub>CC</sub>                | Dynamic current <sup>(5,6)</sup>       |                                             | f = 1 MHz                         | -                   | 0.25 | mA   |
|                                |                                        |                                             | f = 50 MHz                        | -                   | 7.5  | mA   |
| C <sub>IN</sub>                | Input pin capacitance <sup>(7)</sup>   |                                             | f = 1 MHz                         | -                   | 8    | pF   |
| C <sub>CLK</sub>               | Clock input capacitance <sup>(7)</sup> |                                             | f = 1 MHz                         | -                   | 12   | pF   |
| C <sub>I/O</sub>               | I/O pin capacitance <sup>(7)</sup>     |                                             | f = 1 MHz                         | -                   | 10   | pF   |

#### Notes:

- 1. See XPLA3 family data sheet (DS012) for recommended operating conditions
- 2. See Figure 2 for output drive characteristics of the XPLA3 family.
- 3. This parameter guaranteed by design and characterization, not by testing.
- 4. Typical leakage current is less than 1  $\mu$ A.
- 5. See Table 1, Figure 1 for typical values.
- This parameter measured with a 16-bit, resetable up/down counter loaded into every function block, with all outputs disabled and unloaded. Inputs are tied to V<sub>CC</sub> or ground. This parameter guaranteed by design and characterization, not testing.
- 7. Typical values, not tested.



Figure 2: Typical I/V Curve for the XPLA3 Family, 3.3V, 25°C



# AC Electrical Characteristics Over Recommended Operating Conditions<sup>(1,2)</sup>

|                                    |                                                  |      | -5   | -    | 7    | -10  |      |      |
|------------------------------------|--------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                             | Parameter                                        | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| T <sub>PD1</sub>                   | Propagation delay time (single p-term)           |      | 4.5  | -    | 7.0  | -    | 9.1  | ns   |
| T <sub>PD2</sub>                   | Propagation delay time (OR array) <sup>(3)</sup> |      | 5.0  | -    | 7.5  | -    | 10.0 | ns   |
| T <sub>CO</sub>                    | Clock to output (global synchronous pin clock)   |      | 3.5  |      | 5.0  | -    | 6.5  | ns   |
| T <sub>SUF</sub>                   | Setup time (fast input register)                 | 2.5  | -    | 3.0  | -    | 3.0  | -    | ns   |
| T <sub>SU1</sub> <sup>(4)</sup>    | Setup time (single p-term)                       | 3.0  | -    | 4.3  | -    | 5.4  | -    | ns   |
| T <sub>SU2</sub>                   | Setup time (OR array)                            | 3.5  | -    | 4.8  | -    | 6.3  | -    | ns   |
| T <sub>H</sub> <sup>(4)</sup>      | Hold time                                        | 0    | -    | 0    | -    | 0    | -    | ns   |
| T <sub>WLH</sub> <sup>(4)</sup>    | Global Clock pulse width (High or Low)           | 2.5  | -    | 3.0  | -    | 4.0  | -    | ns   |
| T <sub>PLH</sub> <sup>(4)</sup>    | P-term clock pulse width                         | 4.0  | -    | 5.0  | -    | 6.0  | -    | ns   |
| T <sub>R</sub> <sup>(4)</sup>      | Input rise time                                  | -    | 20   | -    | 20   | -    | 20   | ns   |
| T <sub>L</sub> <sup>(4)</sup>      | Input fall time                                  | -    | 20   | -    | 20   | -    | 20   | ns   |
| f <sub>SYSTEM</sub> <sup>(4)</sup> | Maximum system frequency                         | -    | 200  | -    | 119  | -    | 95   | MHz  |
| T <sub>CONFIG</sub> <sup>(4)</sup> | Configuration time <sup>(5)</sup>                | -    | 30   | -    | 30   | -    | 30   | μs   |
| T <sub>INIT</sub> <sup>(4)</sup>   | ISP initialization time                          | -    | 30   | -    | 30   | -    | 30   | μs   |
| T <sub>POE</sub> <sup>(4)</sup>    | P-term OE to output enabled                      | -    | 7.2  | -    | 9.3  | -    | 11.2 | ns   |
| T <sub>POD</sub> <sup>(4)</sup>    | P-term OE to output disabled <sup>(6)</sup>      | -    | 7.2  | -    | 9.3  | -    | 11.2 | ns   |
| T <sub>PCO</sub> <sup>(4)</sup>    | P-term clock to output                           | -    | 6.0  | -    | 8.3  | -    | 10.7 | ns   |
| T <sub>PAO</sub> <sup>(4)</sup>    | P-term set/reset to output valid                 | -    | 6.5  | -    | 9.3  | -    | 11.2 | ns   |

#### Notes:

- 1. Specifications measured with one output switching.
- 2. See XPLA3 family data sheet (DS012) for recommended operating conditions.
- 3. See Figure 4 for derating.
- 4. These parameters guaranteed by design and/or characterization, not testing.
- 5. Typical current draw during configuration is 3 mA at 3.6V.
- 6. Output  $C_L = 5 pF$ .



# Internal Timing Parameters<sup>(1,2)</sup>

|                    |                                          |        | -5   | -    | 7    | -1   | 10   |      |
|--------------------|------------------------------------------|--------|------|------|------|------|------|------|
| Symbol             | Parameter                                | Min.   | Max. | Min. | Max. | Min. | Max. | Unit |
| Buffer Del         | ays                                      |        | :    | :    | :    | :    |      |      |
| T <sub>IN</sub>    | Input buffer delay                       | -      | 0.7  | -    | 1.6  | -    | 2.2  | ns   |
| T <sub>FIN</sub>   | Fast Input buffer delay                  | -      | 2.2  | -    | 3.0  | -    | 3.1  | ns   |
| T <sub>GCK</sub>   | Global Clock buffer delay                | -      | 0.7  | -    | 1.0  | -    | 1.3  | ns   |
| T <sub>OUT</sub>   | Output buffer delay                      | -      | 1.8  | -    | 2.7  | -    | 3.6  | ns   |
| T <sub>EN</sub>    | Output buffer enable/disable delay       | -      | 4.5  | -    | 5.0  | -    | 5.7  | ns   |
| Internal R         | egister, Product Term, and Combinatorial | Delays | •    |      |      |      |      |      |
| T <sub>LDI</sub>   | Latch transparent delay                  | -      | 1.3  | -    | 1.6  | -    | 2.0  | ns   |
| T <sub>SUI</sub>   | Register setup time                      | 1.0    | -    | 1.0  | -    | 1.2  | -    | ns   |
| T <sub>HI</sub>    | Register hold time                       | 0.3    | -    | 0.5  | -    | 0.7  | -    | ns   |
| T <sub>ECSU</sub>  | Register clock enable setup time         | 2.0    | -    | 2.5  | -    | 3.0  | -    | ns   |
| T <sub>ECHO</sub>  | Register clock enable hold time          | 3.0    | -    | 4.5  | -    | 5.5  | -    | ns   |
| T <sub>COI</sub>   | Register clock to output delay           | -      | 1.0  | -    | 1.3  | -    | 1.6  | ns   |
| T <sub>AOI</sub>   | Register async. S/R to output delay      | -      | 2.0  | -    | 2.3  | -    | 2.1  | ns   |
| T <sub>RAI</sub>   | Register async. recovery                 | -      | 3.5  | -    | 5.0  | -    | 6.0  | ns   |
| T <sub>PTCK</sub>  | Product term clock delay                 | -      | 2.5  | -    | 2.7  | -    | 3.3  | ns   |
| T <sub>LOGI1</sub> | Internal logic delay (single p-term)     | -      | 2.0  | -    | 2.7  | -    | 3.3  | ns   |
| T <sub>LOGI2</sub> | Internal logic delay (PLA OR term)       | -      | 2.5  | -    | 3.2  | -    | 4.2  | ns   |
| Feedback           | Feedback Delays                          |        |      |      |      |      |      |      |
| T <sub>F</sub>     | ZIA delay                                | -      | 0.5  | -    | 2.9  | -    | 3.5  | ns   |
| Time Add           | ers                                      |        |      |      |      |      |      |      |
| T <sub>LOGI3</sub> | Fold-back NAND delay                     | -      | 2.0  | -    | 2.5  | -    | 3.0  | ns   |
| T <sub>UDA</sub>   | Universal delay                          | -      | 1.2  | -    | 2.0  | -    | 2.5  | ns   |
| T <sub>SLEW</sub>  | Slew rate limited delay                  | -      | 4.0  | -    | 5.0  | -    | 6.0  | ns   |

## Notes:

- 1. These parameters guaranteed by design and characterization, not testing.
- 2. See XPLA3 family data sheet (DS012) for timing model.



## **Switching Characteristics**



Figure 3: AC Load Circuit



Figure 4: Derating Curve for T<sub>PD2</sub>



## Measurements:

All circuit delays are measured at the +1.5V level of inputs and outputs, unless otherwise specified.

DS023\_06\_042800

Figure 5: Voltage Waveform



## **Pin Descriptions**

Table 2: XCR3032XL User I/O Pins

|                     | PC44 | VQ44 | CS48 |
|---------------------|------|------|------|
| Total User I/O Pins | 36   | 36   | 36   |

Table 3: XCR3032XL I/O Pins

| Function<br>Block | Macrocell | PC44              | VQ44              | CS48              |
|-------------------|-----------|-------------------|-------------------|-------------------|
| 1                 | 1         | 4                 | 42                | A2                |
| 1                 | 2         | 5                 | 43                | A1                |
| 1                 | 3         | 6                 | 44                | C4                |
| 1                 | 4         | 7 <sup>(1)</sup>  | 1 <sup>(1)</sup>  | B1 <sup>(1)</sup> |
| 1                 | 5         | 8                 | 2                 | C2                |
| 1                 | 6         | 9                 | 3                 | C1                |
| 1                 | 7         | 11                | 5                 | D3                |
| 1                 | 8         | 12                | 6                 | D1                |
| 1                 | 9         | 13 <sup>(1)</sup> | 7 <sup>(1)</sup>  | D2 <sup>(1)</sup> |
| 1                 | 10        | 14                | 8                 | E1                |
| 1                 | 11        | 16                | 10                | F1                |
| 1                 | 12        | 17                | 11                | G1                |
| 1                 | 13        | 18                | 12                | E4                |
| 1                 | 14        | 19                | 13                | F2                |
| 1                 | 15        | 20                | 14                | G2                |
| 1                 | 16        | 21                | 15                | F3                |
| 2                 | 1         | 41                | 35                | C5                |
| 2                 | 2         | 40                | 34                | A6                |
| 2                 | 3         | 39                | 33                | В6                |
| 2                 | 4         | 38 <sup>(1)</sup> | 32 <sup>(1)</sup> | B7 <sup>(1)</sup> |
| 2                 | 5         | 37                | 31                | D4                |
| 2                 | 6         | 36                | 30                | C6                |
| 2                 | 7         | 34                | 28                | D6                |
| 2                 | 8         | 33                | 27                | D7                |
| 2                 | 9         | 32 <sup>(1)</sup> | 26 <sup>(1)</sup> | E5 <sup>(1)</sup> |
| 2                 | 10        | 31                | 25                | E7                |
| 2                 | 11        | 29                | 23                | F7                |
| 2                 | 12        | 28                | 22                | G7                |
| 2                 | 13        | 27                | 21                | G6                |
| 2                 | 14        | 26                | 20                | F5                |

Table 3: XCR3032XL I/O Pins

| Function<br>Block | Macrocell | PC44 | VQ44 | CS48 |
|-------------------|-----------|------|------|------|
| 2                 | 15        | 25   | 19   | G5   |
| 2                 | 16        | 24   | 18   | F4   |

## Notes:

1. JTAG pins

Table 4: XCR3032XL Global, JTAG, Port Enable, Power, and No Connect Pins

| Pin Type        | PC44              | VQ44             | CS48              |
|-----------------|-------------------|------------------|-------------------|
| IN0 / CLK0      | 2                 | 40               | А3                |
| IN1 / CLK1      | 1                 | 39               | B4                |
| IN2 / CLK2      | 44                | 38               | A4                |
| IN3 / CLK3      | 43                | 37               | B5                |
| TCK             | 32                | 26               | E5                |
| TDI             | 7                 | 1                | B1                |
| TDO             | 38                | 32               | B7                |
| TMS             | 13                | 7                | D2                |
| PORT_EN         | 10 <sup>(1)</sup> | 4(1)             | C3 <sup>(1)</sup> |
| V <sub>CC</sub> | 3, 15, 23,<br>35  | 9, 17, 29,<br>41 | B3, C7,<br>E2, G4 |
| GND             | 22, 30, 42        | 16, 24, 36       | A5, E3, E6        |
| No Connects     | -                 | -                | A7, B2,<br>F6, G3 |

#### Notes:

 Port Enable is brought High to enable JTAG pins when JTAG pins are used as I/O. See family data sheet (<u>DS012</u>) for full explanation.



# **Ordering Information**



## **Device Ordering Options**

|     | Speed                     |  |  |  |  |
|-----|---------------------------|--|--|--|--|
| -10 | 10 ns pin-to-pin<br>delay |  |  |  |  |
| -7  | 7.5 ns pin-to-pin delay   |  |  |  |  |
| -5  | 5 ns pin-to-pin delay     |  |  |  |  |

| Package |                                         |  |  |  |
|---------|-----------------------------------------|--|--|--|
| PC44    | 44-pin Plastic Lead Chip Carrier (PLCC) |  |  |  |
| VQ44    | 44-pin Very Thin Quad Flat Pack (VQFP)  |  |  |  |
| CS48    | 48-ball Chip Scale Package              |  |  |  |

| Temperature    |                                                     |  |  |
|----------------|-----------------------------------------------------|--|--|
| C = Commercial | $T_A = 0$ °C to +70°C<br>$V_{CC} = 3.0$ V to 3.6V   |  |  |
| I = Industrial | $T_A = -40$ °C to +85°C<br>$V_{CC} = 2.7$ V to 3.6V |  |  |

# **Component Availability**

| Pins      | 3   | 44           | 44           | 48          |
|-----------|-----|--------------|--------------|-------------|
| Туре      | )   | Plastic PLCC | Plastic VQFP | Plastic BGA |
| Code      | Э   | PC44         | VQ44         | CS48        |
| XCR3032XL | -5  | С            | С            | С           |
|           | -7  | C,I          | C,I          | C,I         |
|           | -10 | C, I         | C, I         | C, I        |



# **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/18/00 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                         |
| 02/05/01 | 1.1     | Removed Timing Model.                                                                                                                                                                                                                                                                                                                                                                           |
| 04/11/01 | 1.2     | Update TSUF spec to meet UMC characterization data. Added Icc vs. Freq. numbers, Table 1 and updated Figure 1. Added Typical I/V curve, Figure 2; added Table 2: Total User I/O; changed V <sub>OH</sub> spec.                                                                                                                                                                                  |
| 04/19/01 | 1.3     | Updated Typical I/V curve, Figure 2: added voltage levels.                                                                                                                                                                                                                                                                                                                                      |
| 08/27/01 | 1.4     | Changed from Advance to Preliminary; updated DC Electrical Characteristics; AC Electrical Characteristics; Internal Timing Parameters; added Derating Curve; added -10 industrial packages. Added 200 MHz to Figure 1 and Table 1. changed -5 F <sub>SYSTEM</sub> to 200 MHz, -5 T <sub>F</sub> to 0.5 ns.                                                                                      |
| 01/08/02 | 1.5     | Updated $T_{HI}$ spec to correct a typo. Added single p-term setup time ( $T_{SU1}$ ) to AC Table, renamed $T_{SU}$ to $T_{SU2}$ for setup time through the OR array. Updated AC Load Circuit diagram to more closely resemble true test conditions, added note for $T_{POD}$ delay measurement. Updated note 5 in AC Characteristics table lowering typical current draw during configuration. |
| 06/27/02 | 1.6     | Added voltage and temperature to Figure 2. Increased -5 T <sub>PCO</sub> to 6.0 (from 5.5 ns) by adding T <sub>PTCK</sub> parameter to internal timing model.                                                                                                                                                                                                                                   |