







**TPS7B82-Q1** 

# TPS7B82-Q1 300mA、高電圧、超低 IQ、低ドロップアウト・レギュレータ

# 1 特長

- 車載アプリケーション用に AEC-Q100 認定取得済み
  - 温度グレード 1:-40°C ≤ T<sub>A</sub> ≤ 125°C
  - 温度グレード 0:-40°C ≤ T<sub>A</sub> ≤ 150°C
- 広い接合部温度範囲:
  - グレード 1:-40°C ≤ T<sub>J</sub> ≤ 150°C
  - グレード 0:-40°C ≤ T」≤ 165°C
- 低い静止電流 Io
  - シャットダウン時 Io:300nA
  - 軽負荷時:2.7µA (標準値)
  - 軽負荷時:5µA (最大値)
- 3V~40Vの広い V<sub>IN</sub> 入力電圧範囲、最大 45V の過 渡電圧に対応
- 最大出力電流:300mA
- 2%の出力電圧精度
- 最大ドロップアウト電圧:固定 5V 出力バージョンで、 負荷電流 200mA 時に 700mV
- 低 ESR (0.001Ω~5Ω) のセラミック出力コンデンサ (1µF~200µF) で安定
- 2.5V、3.3V、5V の固定出力電圧
- パッケージ
  - − 8  $\stackrel{\cdot}{\vdash}$  HVSSOP,  $R_{\theta JA}$  = 63.9°C/W
  - − 6  $\stackrel{\circ}{\vdash}$  WSON, R<sub>θJA</sub> = 72.8°C/W
  - 5  $\stackrel{\circ}{\vdash}$  TO-252, R<sub>θ,IA</sub> = 31.1°C/W
  - 14 ピン HTSSOP、R<sub>θJA</sub> = 52.0°C/W

# 2 アプリケーション

- 車載ヘッド・ユニット
- テレマティクス制御ユニット
- ヘッドライト
- 車体制御モジュール
- インバータおよびモータ制御

# 3 概要

車載用のバッテリ接続アプリケーションでは、消費電力を 削減し、バッテリ駆動時間を延長するため、静止電流 (Io) が低いことが重要です。常時オンのシステムには超低静 止電流 lo が不可欠です。

TPS7B82-Q1 は低ドロップアウトのリニア・レギュレータで あり、3V~40Vの広い入力電圧範囲 (45Vの負荷ダンプ 保護) で動作するよう設計されています。 TPS7B82-Q1 は 最低 3V で動作するため、コールド・クランクおよび始動 -停止状態の間も動作を継続できます。軽負荷時の標準静 止電流がわずか 2.7µA なので、スタンバイ・システムのマ イクロコントローラ (MCU) や CAN/LIN トランシーバの電 源として最適なソリューションです。

このデバイスには、短絡および過電流保護機能が内蔵さ れています。このデバイスは -40℃~+125℃の周囲温 度、-40℃~+150℃の接合部温度で動作します。また、こ のデバイスは高放熱パッケージを採用しているため、デバ イスの電力消費が大きくても持続的に動作できます。これ らの特長から、このデバイスは各種の車載アプリケーション の電源として設計されていると言えます。

# 製品情報(1)

| 部品番号       | パッケージ       | 本体サイズ (公称)      |  |  |  |  |  |
|------------|-------------|-----------------|--|--|--|--|--|
|            | HVSSOP (8)  | 3.00mm × 3.00mm |  |  |  |  |  |
| TPS7B82-Q1 | WSON (6)    | 2.00mm × 2.00mm |  |  |  |  |  |
| 1F3/B02-Q1 | TO-252 (5)  | 6.10mm × 6.60mm |  |  |  |  |  |
|            | HTSSOP (14) | 5.00mm × 4.40mm |  |  |  |  |  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



代表的なアプリケーション回路図



# **Table of Contents**

| 1 特長                                            | 1 | 7.4 Device Functional Modes                          | 12   |
|-------------------------------------------------|---|------------------------------------------------------|------|
| 2 アプリケーション                                      |   | 8 Application and Implementation                     | 13   |
| 3 概要                                            |   | 8.1 Application Information                          | 13   |
| 4 Revision History                              |   | 8.2 Typical Application                              | 13   |
| 5 Pin Configuration and Functions               |   | 9 Power Supply Recommendations                       | 15   |
| 6 Specifications                                |   | 10 Layout                                            | 15   |
| 6.1 Absolute Maximum Ratings                    |   | 10.1 Layout Guidelines                               | 15   |
| 6.2 ESD Ratings                                 |   | 10.2 Layout Example                                  | 15   |
| 6.3 Recommended Operating Conditions            |   | 11 Device and Documentation Support                  | 16   |
| 6.4 Thermal Information                         |   | 11.1 Receiving Notification of Documentation Updates | s 16 |
| 6.5 Electrical Characteristics: Grade 1 Options |   | 11.2 サポート・リソース                                       | 16   |
| 6.6 Electrical Characteristics: Grade 0 Options |   | 11.3 Trademarks                                      | 16   |
| 6.7 Typical Characteristics                     |   | 11.4 Electrostatic Discharge Caution                 | 16   |
| 7 Detailed Description                          |   | 11.5 Glossary                                        | 16   |
| 7.1 Overview                                    |   | 12 Mechanical, Packaging, and Orderable              |      |
| 7.2 Functional Block Diagram                    |   | Information                                          | 16   |
| 7.3 Feature Description                         |   |                                                      |      |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | hanges from Revision H (March 2021) to Revision I (August 2021)                                                                  | Page           |
|---|----------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | Changed I <sub>Q</sub> parameter maximum specifications from 3.5 $\mu$ A to 5 $\mu$ A and from 4.5 $\mu$ A to 6.5 $\mu$ A in the |                |
|   | Electrical Characteristics: Grade 0 Options table                                                                                |                |
| • | Changed V <sub>(Load-Reg)</sub> parameter maximum specification from 10 mV to 20 mV in the Electrical Charac                     | teristics:     |
|   | Grade 0 Options table                                                                                                            | <mark>6</mark> |
| • | Changed V <sub>OUT</sub> parameter test condition from 40 V to 14 V in the Electrical Characteristics: Grade 0 C                 | Options        |
|   | table                                                                                                                            | 6              |
|   |                                                                                                                                  | _              |
| _ | hanges from Revision G (July 2020) to Revision H (March 2021)                                                                    | Page           |
| • | ドキュメントに PWP (HTSSOP) パッケージを追加                                                                                                    | 1              |
| • | 「特長」セクションにグレード <b>0</b> の情報を追加                                                                                                   | 1              |
| • | 「 特長」セクションから熱抵抗の箇条書き項目を削除                                                                                                        | 1              |
| • | 「パッケージ」の箇条書きのTO-252 の箇条書き副項目の R <sub>0JA</sub> 定格を 38.8℃/W から 31.1℃/W に変更                                                        | 1              |
| • |                                                                                                                                  |                |
|   | Added grade 0 information to junction temperature parameter in Absolute Maximum Ratings                                          | 4              |
| • | Added grade 0 information to <i>junction temperature</i> parameter in <i>Absolute Maximum Ratings</i>                            |                |
| • | , , ,                                                                                                                            | 4              |

Submit Document Feedback

# **5 Pin Configuration and Functions**



☑ 5-1. DGN Package, 8-Pin HVSSOP PowerPAD™, Top View



図 5-2. DRV Package, 6-Pin WSON PowerPAD™, Top View



図 5-4. PWP Package, 14-Pin HTSSOP, Top View

図 5-3. KVU Package, 5-Pin TO-252, Top View

NC - No internal connection

表 5-1. Pin Functions

|            |             | PIN     |        |                                    |         |                                                                                     |     |             |
|------------|-------------|---------|--------|------------------------------------|---------|-------------------------------------------------------------------------------------|-----|-------------|
| NAME       |             |         | NO.    |                                    | NO. I/O |                                                                                     | I/O | DESCRIPTION |
| INAIVIE    | DGN         | DGN DRV |        | PWP                                |         |                                                                                     |     |             |
| DNC        | -           | 5       | 4      | 10                                 | _       | Do not connect to a biased voltage. Tie this pin to ground or leave floating.       |     |             |
| EN         | 2           | 2       | 2      | 3                                  | I       | Enable input pin                                                                    |     |             |
| GND        | 4, 5, 6     | 3,4     | 3, TAB | 5                                  | _       | Ground reference                                                                    |     |             |
| IN         | 1           | 1       | 1      | 1                                  | I       | Input power-supply pin                                                              |     |             |
| NC         | 3, 7        | _       | _      | 2, 4, 6, 7,<br>8, 9, 11,<br>12, 13 | _       | Not internally connected                                                            |     |             |
| OUT        | 8           | 6       | 5      | 14                                 | 0       | Regulated output voltage pin                                                        |     |             |
| Thermal pa | Thermal pad |         |        |                                    | _       | Connect the thermal pad to a large-area GND plane for improved thermal performance. |     |             |



# **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating ambient temperature range (unless otherwise noted)(1) (2)

|                  |                                  | MIN  | MAX             | UNIT |
|------------------|----------------------------------|------|-----------------|------|
| V <sub>IN</sub>  | Unregulated input <sup>(3)</sup> | -0.3 | 45              | V    |
| V <sub>EN</sub>  | Enable input <sup>(3)</sup>      | -0.3 | V <sub>IN</sub> | V    |
| V <sub>OUT</sub> | Regulated output                 | -0.3 | 7               | V    |
| т                | Junction temperature (grade 1)   | -40  | 150             | °C   |
| T <sub>J</sub>   | Junction temperature (grade 0)   | -40  | 165             | C    |
| T <sub>stg</sub> | Storage temperature range        | -40  | 150             | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values are with respect to GND.
- (3) Absolute maximum voltage, withstand 45 V for 200 ms.

# 6.2 ESD Ratings

|                    |                         |                                                                                            |                              | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------------|------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level H2 |                              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 CDM ESD classification level C3B              | Corner pins (1, 4, 5, and 8) | ±750  | V    |
|                    |                         | CDIVI ESD Classification level CSB                                                         | Other pins                   | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                  |                                                  | MIN   | MAX      | UNIT |
|------------------|--------------------------------------------------|-------|----------|------|
| V <sub>IN</sub>  | Unregulated input voltage                        | 3     | 40       | V    |
| V <sub>EN</sub>  | Enable input voltage                             | 0     | $V_{IN}$ | V    |
| C <sub>OUT</sub> | Output capacitor requirements <sup>(1)</sup>     | 1     | 200      | μF   |
| ESR              | Output capacitor ESR requirements <sup>(2)</sup> | 0.001 | 5        | Ω    |
| _                | Ambient temperature (grade 1)                    | -40   | 125      | °C   |
| T <sub>A</sub>   | Ambient temperature (grade 0)                    | -40   | 150      | C    |
| _                | Junction temperature (grade 1)                   | -40   | 150      | °C   |
| T <sub>J</sub>   | Junction temperature (grade 0)                   | -40   | 165      | C    |

- (1) The output capacitance range specified in the table is the effective value.
- (2) Relevant equivalent series resistance (ESR) value at f = 10 kHz.

#### **6.4 Thermal Information**

|                       |                                              |                 | TPS7E         | 382-Q1          |                 |      |
|-----------------------|----------------------------------------------|-----------------|---------------|-----------------|-----------------|------|
| THERMAL METRIC(1)     |                                              | DGN<br>(HVSSOP) | DRV<br>(WSON) | KVU<br>(TO-252) | PWP<br>(HTSSOP) | UNIT |
|                       |                                              | 8 PINS          | 6 PINS        | 5 PINS          | 14 PINS         |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 63.9            | 72.8          | 31.1            | 52.0            | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.2            | 85.8          | 39.9            | 48.2            | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 22.6            | 37.4          | 9.9             | 28.2            | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.8             | 2.7           | 4.2             | 2.5             | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 22.3            | 37.3          | 9.9             | 28.1            | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.1            | 13.8          | 2.8             | 10.7            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics: Grade 1 Options

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 1 options,  $T_J$  = -40°C to +150°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                              | TEST CONDITIO                                                                                             | NS                   | MIN                                               | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------|-----|------|------|
| SUPPLY V                | OLTAGE AND CURRENT (                   | IN)                                                                                                       |                      |                                                   |     |      |      |
| V <sub>IN</sub>         | Input voltage                          |                                                                                                           |                      | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |     | 40   | V    |
| I <sub>(SD)</sub>       | Shutdown current                       | EN = 0 V                                                                                                  |                      |                                                   | 0.3 | 1    | μΑ   |
|                         |                                        | V <sub>IN</sub> = 6 V to 40 V, EN ≥ 2 V,                                                                  | DRV and KVU packages |                                                   | 1.9 | 3.5  |      |
| Lan                     | Quiescent current                      | I <sub>OUT</sub> = 0 mA                                                                                   | DGN package          |                                                   | 1.9 | 5    |      |
| I <sub>(Q)</sub>        | Quiescent current                      | $V_{IN} = 6 \text{ V to } 40 \text{ V, EN} \ge 2 \text{ V,}$                                              | DRV and KVU packages |                                                   | 2.7 | 4.5  | μΑ   |
|                         |                                        | I <sub>OUT</sub> = 0.2 mA                                                                                 | DGN package          |                                                   | 2.7 | 6.5  |      |
| \/                      | V <sub>IN</sub> undervoltage detection | Ramp V <sub>IN</sub> down until the output turns OFF                                                      |                      |                                                   |     | 2.7  | V    |
| V <sub>(IN, UVLO)</sub> | V <sub>IN</sub> undervoltage detection | Hysteresis                                                                                                |                      | 200                                               |     | mV   |      |
| ENABLE I                | NPUT (EN)                              |                                                                                                           |                      |                                                   |     | '    |      |
| V <sub>IL</sub>         | Logic-input low level                  |                                                                                                           |                      |                                                   |     | 0.7  | V    |
| V <sub>IH</sub>         | Logic-input high level                 |                                                                                                           |                      | 2                                                 |     |      | V    |
| REGULAT                 | ED OUTPUT (OUT)                        |                                                                                                           |                      |                                                   |     | ,    |      |
| V <sub>OUT</sub>        | Regulated output                       | V <sub>IN</sub> = V <sub>OUT</sub> + V <sub>(Dropout)</sub> to 40 V,<br>I <sub>OUT</sub> = 1 mA to 300 mA | DRV and KVU packages | -1.5%                                             |     | 1.5% |      |
|                         |                                        | TOUT - THIA to 300 HIA                                                                                    | DGN package          | -2%                                               |     | 2%   |      |
| V <sub>(Line-Reg)</sub> | Line regulation                        | V <sub>IN</sub> = 6 V to 40 V, I <sub>OUT</sub> = 10 mA                                                   |                      |                                                   |     | 10   | mV   |
| V <sub>(Load-Reg)</sub> | Load regulation                        | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> = 1 mA to 300 mA                                                 | DRV and KVU packages |                                                   |     | 10   | mV   |
| . 37                    |                                        |                                                                                                           | DGN package          |                                                   |     | 20   |      |



## 6.5 Electrical Characteristics: Grade 1 Options (continued)

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 1 options,  $T_J$  = -40°C to +150°C, over operating ambient temperature range (unless otherwise noted)

|                        | PARAMETER                      |                                                       | TEST CONDITION                 | NS                   | MIN | TYP | MAX  | UNIT |
|------------------------|--------------------------------|-------------------------------------------------------|--------------------------------|----------------------|-----|-----|------|------|
|                        |                                |                                                       | I <sub>OUT</sub> = 300 mA      | DRV and KVU packages |     | 630 | 1170 |      |
|                        |                                |                                                       |                                | DGN package          |     |     | 1000 | 0    |
|                        |                                | V <sub>OUT(NOM)</sub> = 5 V                           | I <sub>OUT</sub> = 200 mA      | DRV and KVU packages |     | 420 | 780  |      |
|                        |                                |                                                       |                                | DGN package          |     | 400 | 700  |      |
|                        | - (4)                          |                                                       | I <sub>OUT</sub> = 100 mA      | DRV and KVU packages |     | 210 | 390  |      |
| V <sub>(Dropout)</sub> | Dropout voltage <sup>(1)</sup> |                                                       |                                | DGN package          |     | 200 | 350  | mV   |
|                        |                                | V <sub>OUT</sub> = 3.3 V                              | I <sub>OUT</sub> = 300 mA      | DRV and KVU packages |     | 730 | 1350 |      |
|                        |                                |                                                       |                                | DGN package          |     |     | 1250 |      |
|                        |                                |                                                       | I <sub>OUT</sub> = 200 mA      | DRV and KVU packages |     | 475 | 900  |      |
|                        |                                |                                                       |                                | DGN package          |     |     | 850  |      |
|                        |                                |                                                       | I <sub>OUT</sub> = 100 mA      |                      |     |     | 450  |      |
| I <sub>OUT</sub>       | Output current                 | V <sub>OUT</sub> in regulation                        | -                              |                      | 0   |     | 300  | mA   |
| I <sub>(CL)</sub>      | Output current limit           | V <sub>OUT</sub> short to 90%                         | × V <sub>OUT</sub>             |                      | 310 | 510 | 690  | mA   |
| PSRR                   | Power-supply ripple rejection  | $V_{(Ripple)} = 0.5 V_{PP},$<br>$C_{OUT} = 2.2 \mu F$ | I <sub>OUT</sub> = 10 mA, freq | uency = 100 Hz,      |     | 60  |      | dB   |
| OPERATI                | NG TEMPERATURE RANG            | SE .                                                  |                                |                      |     |     |      |      |
| T <sub>(SD)</sub>      | Junction shutdown temperature  |                                                       |                                |                      |     | 175 |      | °C   |
| T <sub>(HYST)</sub>    | Hysteresis of thermal shutdown |                                                       |                                |                      |     | 20  |      | °C   |

<sup>(1)</sup> Dropout is not valid for the 2.5-V output because of the minimum input voltage limits.

# 6.6 Electrical Characteristics: Grade 0 Options

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 0 options (PWP package),  $T_J$  =  $-40^{\circ}$ C to +165°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                              | TEST CONDITIONS                                                                                           | MIN                                               | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|------|------|
| SUPPLY V                | OLTAGE AND CURRENT (                   | N)                                                                                                        |                                                   |     |      |      |
| V <sub>IN</sub>         | Input voltage                          |                                                                                                           | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |     | 40   | V    |
| I <sub>(SD)</sub>       | Shutdown current                       | EN = 0 V                                                                                                  |                                                   | 0.3 | 1    | μA   |
| 1                       | Quiescent current                      | $V_{IN}$ = 6 V to 40 V, EN $\geq$ 2 V, $I_{OUT}$ = 0 mA                                                   |                                                   | 1.9 | 5    |      |
| I <sub>(Q)</sub>        | Quiescent current                      | $V_{IN}$ = 6 V to 40 V, EN $\ge$ 2 V, $I_{OUT}$ = 0.2 mA                                                  |                                                   | 2.7 | 6.5  | μΑ   |
| M                       | V undervoltage detection               | Ramp V <sub>IN</sub> down until the output turns OFF                                                      |                                                   |     | 2.7  | V    |
| V <sub>(IN, UVLO)</sub> | V <sub>IN</sub> undervoltage detection | Hysteresis                                                                                                |                                                   | 200 |      | mV   |
| ENABLE I                | NPUT (EN)                              |                                                                                                           | <u></u>                                           |     |      |      |
| V <sub>IL</sub>         | Logic-input low level                  |                                                                                                           |                                                   |     | 0.7  | V    |
| V <sub>IH</sub>         | Logic-input high level                 |                                                                                                           | 2                                                 |     |      | V    |
| REGULAT                 | ED OUTPUT (OUT)                        |                                                                                                           |                                                   |     |      |      |
| V <sub>OUT</sub>        | Regulated output                       | V <sub>IN</sub> = V <sub>OUT</sub> + V <sub>(Dropout)</sub> to 14 V,<br>I <sub>OUT</sub> = 1 mA to 300 mA | -1.5%                                             |     | 1.5% |      |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 6.6 Electrical Characteristics: Grade 0 Options (continued)

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 0 options (PWP package),  $T_J$  = -40°C to +165°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                      |                                                       | TEST CONDITIONS                               | MIN | TYP | MAX  | UNIT |
|-------------------------|--------------------------------|-------------------------------------------------------|-----------------------------------------------|-----|-----|------|------|
| V <sub>(Line-Reg)</sub> | Line regulation                | V <sub>IN</sub> = 6 V to 40 V,                        |                                               |     | 10  | mV   |      |
| V <sub>(Load-Reg)</sub> | Load regulation                | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> =            | 1 mA to 300 mA                                |     |     | 20   | mV   |
|                         |                                |                                                       | I <sub>OUT</sub> = 300 mA                     |     | 630 | 1170 |      |
|                         |                                | V <sub>OUT(NOM)</sub> = 5 V                           | I <sub>OUT</sub> = 200 mA                     |     | 420 | 780  |      |
| V                       | Drangut valtage(1)             |                                                       | I <sub>OUT</sub> = 100 mA                     |     | 210 | 390  | mV   |
| $V_{(Dropout)}$         | Dropout voltage <sup>(1)</sup> |                                                       | I <sub>OUT</sub> = 300 mA                     |     | 730 | 1350 | IIIV |
|                         |                                | V <sub>OUT</sub> = 3.3 V                              | I <sub>OUT</sub> = 200 mA                     |     | 475 | 900  | 1    |
|                         |                                |                                                       | I <sub>OUT</sub> = 100 mA                     |     |     | 450  |      |
| I <sub>OUT</sub>        | Output current                 | V <sub>OUT</sub> in regulation                        |                                               | 0   |     | 300  | mA   |
| I <sub>(CL)</sub>       | Output current limit           | V <sub>OUT</sub> short to 90%                         | × V <sub>OUT</sub>                            | 310 | 510 | 690  | mA   |
| PSRR                    | Power-supply ripple rejection  | $V_{(Ripple)} = 0.5 V_{PP},$<br>$C_{OUT} = 2.2 \mu F$ | I <sub>OUT</sub> = 10 mA, frequency = 100 Hz, |     | 60  |      | dB   |
| OPERATII                | NG TEMPERATURE RANG            | Ē                                                     |                                               |     |     |      |      |
| T <sub>(SD)</sub>       | Junction shutdown temperature  |                                                       |                                               |     | 185 |      | °C   |
| T <sub>(HYST)</sub>     | Hysteresis of thermal shutdown |                                                       |                                               |     | 20  |      | °C   |



# **6.7 Typical Characteristics**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J$  = -40°C to 150°C (unless otherwise noted)



# **6.7 Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J$  = -40°C to 150°C (unless otherwise noted)





# **6.7 Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J$  = -40°C to 150°C (unless otherwise noted)





# 7 Detailed Description

#### 7.1 Overview

The TPS7B82-Q1 is a 40-V, 300-mA low-dropout (LDO) linear regulator with ultra-low quiescent current. This voltage regulator consumes only 3  $\mu$ A of quiescent current at light load, and is designed for the automotive always-on application.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Device Enable (EN)

The EN pin is a high-voltage-tolerant pin. A high input activates the device and turns the regulation ON. Connect this pin to an external microcontroller or a digital circuit to enable and disable the device, or connect to the IN pin for self-bias applications.

#### 7.3.2 Undervoltage Shutdown

This device has an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage  $(V_{IN})$  falls below an internal UVLO threshold  $(V_{(UVLO)})$ . This threshold limit ensures that the regulator does not latch into an unknown state during low-input-voltage conditions. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence when the input voltage is above the required level.

#### 7.3.3 Current Limit

This device features current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This limit protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, fault protection limits the current through the pass element to I<sub>(LIM)</sub> to protect the device from excessive power dissipation.

#### 7.3.4 Thermal Shutdown

This device incorporates a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature must not exceed the TSD trip point. The junction temperature exceeding the TSD trip point causes the output to turn off. When the junction temperature falls below the TSD trip point minus thermal shutdown hysteresis, the output turns on again.



#### 7.4 Device Functional Modes

#### 7.4.1 Operation With V<sub>IN</sub> Lower Than 3 V

The device normally operates with input voltages above 3 V. The device can also operate at lower input voltages; the maximum UVLO voltage is 2.7 V. At input voltages below the actual UVLO voltage, the device does not operate.

#### 7.4.2 Operation With V<sub>IN</sub> Larger Than 3 V

When  $V_{IN}$  is greater than 3 V, if  $V_{IN}$  is also higher than the output set value plus the device dropout voltage,  $V_{OUT}$  is equal to the set value. Otherwise,  $V_{OUT}$  is equal to  $V_{IN}$  minus the dropout voltage.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 8 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 8.1 Application Information

The TPS7B82-Q1 is a 300-mA, 40-V low-dropout linear regulator with ultra-low quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device.

#### 8.2 Typical Application

⊠ 8-1 shows a typical application circuit for the TPS7B82-Q1. Different values of external components can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. Use a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



図 8-1. TPS7B82-Q1 Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in 表 8-1.

表 8-1. Design Requirements Parameters

| PARAMETER           | VALUE          |  |  |
|---------------------|----------------|--|--|
| Input voltage range | 3 V to 40 V    |  |  |
| Output voltage      | 5 V or 3.3 V   |  |  |
| Output current      | 300 mA maximum |  |  |

#### 8.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- · Output voltage
- Output current

#### 8.2.2.1 Input Capacitor

Although an input capacitor is not required for stability, good analog design practice is to connect a 10-μF to 22-μF capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple rejection, and PSRR. The voltage rating must be greater than the maximum input voltage.

#### 8.2.2.2 Output Capacitor

To ensure the stability of the TPS7B82-Q1, the device requires an output capacitor with a value in the range from 1  $\mu$ F to 200  $\mu$ F and with an ESR range between 0.001  $\Omega$  and 5  $\Omega$ . Select a ceramic capacitor with low ESR to improve the load transient response.

#### 8.2.3 Application Curve



図 8-2. TPS7B82-Q1 Power-Up Waveform (5 V)

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 3 V to 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B82-Q1, add a capacitor with a value greater than or equal to 10  $\mu$ F with a 0.1- $\mu$ F bypass capacitor in parallel at the input.

# 10 Layout

## 10.1 Layout Guidelines

For LDO power supplies, especially high-voltage and large output current supplies, layout is an important step. If layout is not carefully designed, the regulator can fail to deliver enough output current because of thermal limitation. To improve the thermal performance of the device, and to maximize the current output at high ambient temperature, spread the copper under the thermal pad as far as possible and place enough thermal vias on the copper under the thermal pad. 🗵 10-1 shows an example layout.

#### 10.2 Layout Example



図 10-1. TPSB82-Q1 Example Layout Diagram

# 11 Device and Documentation Support

# 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 11.3 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

www.ti.com 20-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|----|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  | (1)    |              |                    |    | ,              | (2)          | (6)                           | (3)                 |              | (4/3)                |         |
| TPS7B8225QDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8  | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 150   | 1QFX                 | Samples |
| TPS7B8233EPWPRQ1 | ACTIVE | HTSSOP       | PWP                | 14 | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | 7B8233E              | Samples |
| TPS7B8233QDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8  | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 150   | 1GGX                 | Samples |
| TPS7B8233QDRVRQ1 | ACTIVE | WSON         | DRV                | 6  | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 10RH                 | Samples |
| TPS7B8233QKVURQ1 | ACTIVE | TO-252       | KVU                | 5  | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 150   | 7B8233Q1             | Samples |
| TPS7B8250EPWPRQ1 | ACTIVE | HTSSOP       | PWP                | 14 | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | 7B8250E              | Samples |
| TPS7B8250QDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8  | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 150   | 19TX                 | Samples |
| TPS7B8250QDRVRQ1 | ACTIVE | WSON         | DRV                | 6  | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 1UFH                 | Samples |
| TPS7B8250QKVURQ1 | ACTIVE | TO-252       | KVU                | 5  | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 150   | 7B8250Q1             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Aug-2021

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B8225QDGNRQ1 | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233EPWPRQ1 | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDGNRQ1 | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDRVRQ1 | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8233QKVURQ1 | TO-252          | KVU                | 5  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TPS7B8250EPWPRQ1 | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDGNRQ1 | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDRVRQ1 | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8250QKVURQ1 | TO-252          | KVU                | 5  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |



www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7B8225QDGNRQ1               | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233EPWPRQ1               | HTSSOP       | PWP             | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| TPS7B8233QDGNRQ1               | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233QDRVRQ1               | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8233QKVURQ1               | TO-252       | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |
| TPS7B8250EPWPRQ1               | HTSSOP       | PWP             | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| TPS7B8250QDGNRQ1               | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8250QDRVRQ1               | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8250QKVURQ1               | TO-252       | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- The center lead is in electrical contact with the exposed thermal tab.
- D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side.
- E. Falls within JEDEC TO-252 variation AD.



# KVU (R-PSFM-G5)

# PLASTIC FLANGE MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- 3. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is an alternate information source for PCB land pattern designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

PWP (R-PDSO-G14)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206332-2/AO 01/16

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G14)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated