







**TPS7B88-Q1** JAJSKF8 - JANUARY 2021

# TPS7B88-Q1 500mA、40V、低ドロップアウト・レギュレータ、

## 1 特長

- 車載アプリケーション用に AEC-Q100 認定済み:
  - 温度グレード 1:-40℃~+125℃、T<sub>Λ</sub>
  - 接合部温度:-40℃~+150℃、T」
- 入力電圧範囲:3V~40V (最大 42V)
- 出力電圧範囲:3.3V および 5V (固定)
- 最大出力電流:500mA
- 出力電圧精度:±1.15%(最大値)
- 低いドロップアウト電圧:
  - 525mV (450mA の場合)
- 低い静止電流:
  - 軽負荷時:17μA (標準値)
- 優れたライン過渡応答:
  - V<sub>OUT</sub> の ±2% の偏差 (コールド・クランク時)
  - V<sub>OUT</sub> の ±2% の偏差 (1V/µs の V<sub>IN</sub> スルーレート)
- 2.2µF 以上のコンデンサで安定
- 3ピン TO-252 パッケージ:(R<sub>θJA</sub>)30°C/W

## 2 アプリケーション

- 再構成可能インストルメント・クラスタ
- 車体制御モジュール (BCM)
- 常時オンのバッテリ接続アプリケーション:
  - 車載ゲートウェイ
  - リモート・キーレス・エントリ (RKE)



ライン過渡応答 (3V/μs の V<sub>IN</sub> スルーレート)

## 3 概要

TPS7B88-Q1 は、車載用アプリケーションのバッテリに接 続するように設計された低ドロップアウト・リニア・レギュレー タです。このデバイスの入力電圧範囲は **40V** まで拡張さ れているため、車載用システムで予測される過渡現象 (負 荷ダンプなど) にも耐えられます。このデバイスは軽負荷 時の静止電流がわずか 17µA であることから、スタンバイ・ システムのマイクロコントローラや CAN (コントローラ・エリ ア・ネットワーク) トランシーバなど、常時オンのコンポーネ ントへの電力供給に最適なソリューションです。

このデバイスは、負荷やラインの変動 (例:コールド・クラン ク条件時) に出力が素早く応答できる最先端の過渡応答 性能を備えています。またこのデバイスは、ドロップアウト からの回復時に出力オーバーシュートを最小限に抑える 革新的なアーキテクチャを採用しています。通常動作時 は、ライン、負荷、温度の全範囲にわたって誤差 ±1.15% の高い DC 精度を維持します。

このデバイスは熱伝導性のパッケージで供給されるため、 部品から回路基板へ熱を効率的に伝達できます。

## 製品情報(1)

| 部品番号       | パッケージ      | 本体サイズ (公称)      |  |  |  |  |
|------------|------------|-----------------|--|--|--|--|
| TPS7B88-Q1 | TO-252 (3) | 6.60mm × 6.10mm |  |  |  |  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



基準電圧と等しい出力



## **Table of Contents**

| 1 特長                                 | 1  | 8 Application and Implementation        | 15               |
|--------------------------------------|----|-----------------------------------------|------------------|
| 2アプリケーション                            |    | 8.1 Application Information             | 15               |
| 3 概要                                 |    | 8.2 Typical Application                 | 17               |
| 4 Revision History                   |    | 9 Power Supply Recommendations          | 19               |
| 5 Pin Configuration and Functions    |    | 10 Layout                               | <mark>2</mark> 0 |
| 6 Specifications                     |    | 10.1 Layout Guidelines                  | 20               |
| 6.1 Absolute Maximum Ratings         |    | 10.2 Layout Example                     | <mark>2</mark> 1 |
| 6.2 ESD Ratings                      |    | 11 Device and Documentation Support     | 22               |
| 6.3 Recommended Operating Conditions |    | 11.1 Device Support                     |                  |
| 6.4 Thermal Information              |    | 11.2 Documentation Support              | <mark>22</mark>  |
| 6.5 Electrical Characteristics       |    | 11.3ドキュメントの更新通知を受け取る方法                  | <mark>22</mark>  |
| 6.6 Typical Characteristics          |    | 11.4 サポート・リソース                          | <mark>22</mark>  |
| 7 Detailed Description               |    | 11.5 Trademarks                         | <mark>22</mark>  |
| 7.1 Overview                         |    | 11.6 静電気放電に関する注意事項                      | <u>22</u>        |
| 7.2 Functional Block Diagram         | 12 | 11.7 用語集                                | 22               |
| 7.3 Feature Description              |    | 12 Mechanical, Packaging, and Orderable |                  |
| 7.4 Device Functional Modes          |    | Information                             | 22               |

**4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE         | REVISION | NOTES           |
|--------------|----------|-----------------|
| January 2021 | *        | Initial Release |



# **5 Pin Configuration and Functions**



図 5-1. KVU Package, 3-Pin TO-252, Top View

表 5-1. Pin Functions

| P           | PIN | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | KVU | IIFE\/              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GND         | 2   | G                   | Ground pin. Connect this pin to the thermal pad with a low-impedance connection.                                                                                                                                                                                                                                                                                                                                                                                   |
| IN          | 1   | Р                   | Input power-supply voltage pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground as listed in the <i>Recommended Operating Conditions</i> table and the <i>Input Capacitor</i> section. Place the input capacitor as close to the input of the device as possible                                                                                                              |
| OUT         | 3   | 0                   | Regulated output voltage pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Output Capacitor</i> section. Place the output capacitor as close to output of the device as possible. If using a high ESR capacitor, decouple the output with a 100-nF ceramic capacitor. |
| Thermal pad | Pad | _                   | Connect the thermal pad to a large area GND plane for improved thermal performance.                                                                                                                                                                                                                                                                                                                                                                                |

<sup>(1)</sup> I = input; O = output; P = power; G = ground.



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                | MIN  | MAX                    | UNIT |
|------------------|--------------------------------|------|------------------------|------|
| V <sub>IN</sub>  | Unregulated input              | -0.3 | 42                     | V    |
| V <sub>OUT</sub> | Regulated output               | -0.3 | $V_{IN} + 0.3 V^{(2)}$ | V    |
| TJ               | Operating junction temperature | -40  | 150                    | °C   |
| T <sub>stg</sub> | Storage temperature            | -65  | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. Theseare stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect devicereliability.

## 6.2 ESD Ratings

|                    |                   |                                                         |             | VALUE | UNIT |
|--------------------|-------------------|---------------------------------------------------------|-------------|-------|------|
|                    | _ , , , , , , , , | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |             | ±2000 |      |
| V <sub>(ESD)</sub> |                   | Charged-device model (CDM), per AEC                     | All pins    | ±500  | V    |
|                    |                   | Q100-011                                                | Corner pins | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordancewith the ANSI/ESDA/JEDEC JS-001 specification.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                   | MIN   | TYP | MAX | UNIT |
|------------------|-----------------------------------|-------|-----|-----|------|
| V <sub>IN</sub>  | Input voltage                     | 3     |     | 40  | V    |
| V <sub>OUT</sub> | Output voltage                    | 1.2   |     | 18  | V    |
| I <sub>OUT</sub> | Output current                    | 0     |     | 500 | mA   |
| C <sub>OUT</sub> | Output capacitor <sup>(2)</sup>   | 2.2   |     | 220 | μF   |
| ESR              | Output capacitor ESR requirements | 0.001 |     | 2   | Ω    |
| C <sub>IN</sub>  | Input capacitor <sup>(1)</sup>    | 0.1   | 1   |     | μF   |
| TJ               | Operating junction temperature    | -40   |     | 150 | °C   |

<sup>(1)</sup> For robust EMI performance the minimum input capacitance is 500 nF.

#### 6.4 Thermal Information

|                       |                                              | TPS7B88-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup> (2)            |            | UNIT |
|                       |                                              | 3 PINS     | UNII |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 30         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.5       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.6        | °C/W |
| Ψлт                   | Junction-to-top characterization parameter   | 2.6        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 8.6        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.3        | °C/W |

<sup>1)</sup> The thermal data is based on the JEDEC standard high K profile, JESD 51-7. Two-signal, two-plane, four-layer board with 2-oz. copper. The copper pad is soldered to the thermal land pattern. Also, correct attachment procedure must be incorporated.

Product Folder Links: TPS7B88-Q1

<sup>(2)</sup> The absolute maximum rating is VIN + 0.3 V or 20 V, whichever is smaller

<sup>(2)</sup> Effective output capacitance of 1 μF minimum required for stability.

<sup>(2)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

specified at T<sub>J</sub> =  $-40^{\circ}$ C to +150°C, V<sub>IN</sub> = 13.5 V, I<sub>OUT</sub> = 0 mA, C<sub>OUT</sub> = 2.2  $\mu$ F, 1 m $\Omega$  < C<sub>OUT</sub> ESR < 2  $\Omega$ , C<sub>IN</sub> = 1  $\mu$ F typical values are at T<sub>J</sub> = 25°C

|                               | PARAMETER                                                    | Test Co                                                                                                                           | onditions                                       | MIN   | TYP | MAX   | UNIT              |
|-------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------|-----|-------|-------------------|
|                               |                                                              | $V_{IN} = V_{OUT} + 1 \text{ V to } 40 \text{ V, } I_{O}$<br>25°C <sup>(1)</sup>                                                  | $_{UT}$ = 100 $\mu$ A to 450 mA, $T_{J}$ =      | -0.85 |     | 0.85  |                   |
| V <sub>OUT</sub>              | Regulated output                                             | $V_{IN} = V_{OUT} + 1 \text{ V to } 40 \text{ V}, I_{OUT} = 100 \mu\text{A to } 500 \text{ mA}, T_{J} = 25^{\circ}\text{C}^{(1)}$ |                                                 | -0.85 |     | 0.85  | %                 |
|                               |                                                              | $V_{IN} = V_{OUT} + 1 \text{ V to } 40 \text{ V, } I_{O}$                                                                         | <sub>UT</sub> = 100 μA to 450 mA <sup>(1)</sup> | -1.15 |     | 1.15  |                   |
|                               |                                                              | $V_{IN} = V_{OUT} + 1 \text{ V to } 40 \text{ V, } I_{O}$                                                                         | <sub>UT</sub> = 100 μA to 500 mA <sup>(1)</sup> | -1.15 |     | 1.15  |                   |
| ۸۱/                           | Load regulation                                              | V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, I <sub>OUT</sub> = 100<br>V                                                             | 0 μA to 450 mA , $V_{OUT} \ge 3.3$              |       |     | 0.425 | %                 |
| $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation                                              | V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, I <sub>OUT</sub> = 100<br>V                                                             | $0$ μA to 500 mA , $V_{OUT} ≥ 3.3$              |       |     | 0.45  | 70                |
| $\Delta V_{OUT(\Delta VIN)}$  | Line regulation                                              | $V_{IN} = V_{OUT} + 1 \text{ V to } 40 \text{ V}, I_{O}$                                                                          | <sub>DUT</sub> = 100 μA                         |       |     | 0.2   | %                 |
| ΔV <sub>OUT</sub>             | Load transient response settling time                        | $t_R = t_F = 1 \ \mu s; \ C_{OUT} = 10 \ \mu F$                                                                                   | F, V <sub>OUT</sub> ≥ 3.3V                      |       |     | 100   | μs                |
|                               |                                                              | t <sub>R</sub> = t <sub>F</sub> = 1 μs; C <sub>OUT</sub> = 10 μF                                                                  | I <sub>OUT</sub> = 150 mA to 350 mA             | -2%   |     |       |                   |
| $\Delta V_{OUT}$              | Load transient response overshoot, undershoot <sup>(2)</sup> |                                                                                                                                   | I <sub>OUT</sub> = 350 mA to 150 mA             |       |     | 10%   | %V <sub>OUT</sub> |
|                               |                                                              | · · · · ·                                                                                                                         | I <sub>OUT</sub> = 0 mA to 500 mA               | -10%  |     |       |                   |
|                               |                                                              | $V_{IN} = V_{OUT} + 1 \text{ V to } 40V, I_{OUT} = 0 \text{ mA}, T_J = 25^{\circ}C^{(3)}$                                         |                                                 |       | 17  | 21    |                   |
| $I_Q$                         | Quiescent current                                            | $V_{IN} = V_{OUT} + 1 \text{ V to } 40 \text{ V, } I_{OUT} = 0 \text{ mA}^{(3)}$                                                  |                                                 |       |     | 26    | μΑ                |
|                               |                                                              | I <sub>OUT</sub> = 500 μA                                                                                                         |                                                 |       |     | 35    |                   |
|                               | Dropout voltage fixed output voltages (KVU Package)          | $I_{OUT} \le 1 \text{ mA}, V_{OUT} \ge 3.3 \text{ V}, V_{IN} = V_{OUT(NOM)} \times 0.95$                                          |                                                 |       |     | 46    |                   |
| $V_{DO}$                      |                                                              | $I_{OUT}$ = 315 mA, $V_{OUT} \ge 3.3$ V, $V_{IN} = V_{OUT(NOM)}$                                                                  |                                                 |       | 275 | 400   | mV                |
| <b>v</b> DO                   |                                                              | $I_{OUT}$ = 450 mA, $V_{OUT} \ge 3.3$ V, $V_{IN} = V_{OUT(NOM)}$                                                                  |                                                 |       | 360 | 525   |                   |
|                               |                                                              | $I_{OUT}$ = 500 mA, $V_{OUT} \ge 3.3$ V, $V_{IN} = V_{OUT(NOM)}$                                                                  |                                                 |       | 390 | 575   |                   |
| V <sub>UVLO(RISING)</sub>     | Rising input supply UVLO                                     | V <sub>IN</sub> rising                                                                                                            |                                                 | 2.6   | 2.7 | 2.82  | V                 |
| V <sub>UVLO(FALLING)</sub>    | Falling input supply UVLO                                    | V <sub>IN</sub> falling                                                                                                           |                                                 | 2.38  | 2.5 | 2.6   | V                 |
| V <sub>UVLO(HYST)</sub>       | V <sub>UVLO(IN)</sub> hysteresis                             |                                                                                                                                   |                                                 |       | 230 |       | mV                |
| I <sub>CL</sub>               | Output current limit                                         | V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, V <sub>OUT</sub> short to 90% x V <sub>OUT(NOM)</sub>                                   |                                                 | 540   |     | 780   | mA                |
| PSRR                          | Power supply rejection ratio                                 | V <sub>IN</sub> - V <sub>OUT</sub> = 1 V, frequency = 1 kHz, I <sub>OUT</sub> = 450 mA                                            |                                                 |       | 70  |       | dB                |
| $T_J$                         | Junction temperature                                         |                                                                                                                                   |                                                 | -40   |     | 150   | °C                |
| T <sub>SD(SHUTDOWN)</sub>     | Junction shutdown temperature                                |                                                                                                                                   |                                                 |       | 175 |       | °C                |
| T <sub>SD(HYST)</sub>         | Hysteresis of thermal shutdown                               |                                                                                                                                   |                                                 |       | 20  |       | °C                |

<sup>(1)</sup> Power dissipation is limited to 2 W for device production testing purposes. The power dissipation can be higher during normal operation. See the thermal dissipation section for more information on how much power the device can dissipate while maintaining a junction temperature below 150°C.

<sup>(2)</sup> Specified by design.

<sup>(3)</sup> For the adjustable output this is tested in unity gain and resistor current is not included.



### 6.6 Typical Characteristics



specified at  $T_J$  = -40°C to +150°C,  $V_{IN}$  = 13.5 V,  $I_{OUT}$  = 100  $\mu$ A,  $C_{OUT}$  = 2.2  $\mu$ F, 1 m $\Omega$  <  $C_{OUT}$  ESR < 2  $\Omega$ ,  $C_{IN}$  = 1  $\mu$ F (unless otherwise noted)





specified at  $T_J$  = -40°C to +150°C,  $V_{IN}$  = 13.5 V,  $I_{OUT}$  = 100  $\mu$ A,  $C_{OUT}$  = 2.2  $\mu$ F, 1 m $\Omega$  <  $C_{OUT}$  ESR < 2  $\Omega$ ,  $C_{IN}$  = 1  $\mu$ F (unless otherwise noted)















## 7 Detailed Description

#### 7.1 Overview

The TPS7B88-Q1 is a low-dropout linear regulator (LDO) with improved transient performance that allows for quick response to changes in line or load conditions. The device aslo features a novel output overshoot reduction feature that minimizes output overshoot during cold-crank conditions.

During normal operation, the device has a tight DC accuracy of ±1.15% over line, load, and temperature. The increased accuracy allows for the powering of sensitive analog loads or sensors.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table.

#### 7.3.2 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during startup can be high from large  $V_{\text{IN}} - V_{\text{OUT}}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before startup completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.



#### 7.3.3 Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brickwall scheme. In a high-load current fault, the brickwall scheme limits the output current to the current limit (I<sub>CL</sub>). I<sub>CL</sub> is listed in the *Electrical Characteristics* table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power [ $(V_{IN} - V_{OUT}) \times I_{CL}$ ]. If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report.

#### 



図 7-1. Current Limit



#### 7.4 Device Functional Modes

#### 7.4.1 Device Functional Mode Comparison

The *Device Functional Mode Comparison* table shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

表 7-1. Device Functional Mode Comparison

| OPERATING MODE                                    | PARAMETER                                                   |                                          |                                            |  |  |
|---------------------------------------------------|-------------------------------------------------------------|------------------------------------------|--------------------------------------------|--|--|
| OFERATING MODE                                    | V <sub>IN</sub>                                             | I <sub>OUT</sub>                         | TJ                                         |  |  |
| Normal operation                                  | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | $T_J < T_{SD(shutdown)}$                   |  |  |
| Dropout operation                                 | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> |  |  |
| Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | Not applicable                           | T <sub>J</sub> > T <sub>SD(shutdown)</sub> |  |  |

#### 7.4.2 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CI</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>)

#### 7.4.3 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

## 7.4.4 Disabled

The output of the device can be shutdown by forcing the input voltage below the UVLO falling threshold (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off and internal circuits are shutdown.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 8 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 8.1 Application Information

#### 8.1.1 Input and Output Capacitor Selection

The TPS7B88-Q1 requires an output capacitor of 2.2  $\mu F$  or larger (1  $\mu F$  or larger capacitance) for stability and an equivalent series resistance (ESR) between 0.001  $\Omega$  and 2  $\Omega$ . For best transient performance, use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and ESR over temperature. When choosing a capacitor for a specific application, be mindful of the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitance is 220  $\mu F$ .

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source.

## 8.1.2 Dropout Voltage

Dropout voltage  $(V_{DO})$  is defined as the input voltage minus the output voltage  $(V_{IN} - V_{OUT})$  at the rated output current  $(I_{RATED})$ , where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$

#### 8.1.3 Reverse Current

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \le V_{IN} + 0.3 \text{ V}$ .

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.



## 8.1.4 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation (P<sub>D</sub>).

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2)

注

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature  $(T_A)$  for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance (R<sub>B,IA</sub>) of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ .

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{3}$$

Thermal resistance (R<sub>0JA</sub>) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the Thermal Information table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.

#### 8.1.4.1 Power Dissipation Versus Ambient Temperature

🗵 8-1 is based off of a JESD51-7 4-layer, high-K board. The allowable power dissipation was estimated using the following equation. As disscussed in the An empirical analysis of the impact of board layout on LDO thermal performance application report, thermal dissipation can be improved in the JEDEC high-K layout by adding top layer copper and increasing the number of thermal vias. If a good thermal layout is used, the allowable thermal dissipation can be improved by up to 50%.



図 8-1. TPS7B88-Q1 Allowable Power Dissipation

40 Ambient Temerature (°C)

60

80

100

120

140

-20

-40

n

20

(4)



#### 8.1.5 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi  $(\Psi)$  thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter  $(\psi_{JT})$  and junction-to-board characterization parameter  $(\psi_{JB})$ . These parameters provide two methods for calculating the junction temperature  $(T_J)$ , as described in the following equations. Use the junction-to-top characterization parameter  $(\psi_{JT})$  with the temperature at the center-top of device package  $(T_T)$  to calculate the junction temperature. Use the junction-to-board characterization parameter  $(\psi_{JB})$  with the PCB surface temperature 1 mm from the device package  $(T_B)$  to calculate the junction temperature.

$$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{5}$$

where:

- P<sub>D</sub> is the dissipated power
- T<sub>T</sub> is the temperature at the center-top of the device package

$$T_{J} = T_{B} + \psi_{JB} \times P_{D} \tag{6}$$

where

 T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application report.

#### 8.2 Typical Application

☑ 8-2 shows a typical application circuit for the TPS7B88-Q1. TI recommends a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



図 8-2. Typical Application Schematic for the TPS7B88-Q1

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in 表 8-1 as the input parameters.

表 8-1. Design Parameters

| DESIGN PARAMETER    | EXAMPLE VALUE |
|---------------------|---------------|
| Input voltage range | 6 V to 40 V   |
| Output voltage      | 5 V           |
| Output current      | 350 mA        |
| Output capacitor    | 10 μF         |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

JAJSKF8 - JANUARY 2021



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input Capacitor

The device requires an input decoupling capacitor, the value of which depends on the application. The typical recommended value for the decoupling capacitor is 1  $\mu$ F. The voltage rating must be greater than the maximum input voltage.

#### 8.2.2.2 Output Capacitor

The device requires an output capacitor to stabilize the output voltage. The capacitor value must be between 2.2  $\mu F$  and 200  $\mu F$  and the ESR range must be between 1 m $\Omega$  and 2  $\Omega$ . For this design, a low ESR, 10- $\mu F$  ceramic capacitor was used to improve transient performance.



## 8.2.3 Application Curves



## 9 Power Supply Recommendations

This device is designed for operation from an input voltage supply with a range between 3 V and 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B88-Q1, add an electrolytic capacitor with a value of 22 µF and a ceramic bypass capacitor at the input.



## 10 Layout

## 10.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close as possible to each other, connected by a wide, component-side, copper surface. The use of vias and long traces to the input and output capacitors is strongly discouraged and negatively affects system performance. TI also recommends a ground reference plane either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similarly to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.

#### 10.1.1 Package Mounting

Solder pad footprint recommendations for the TPS7B88-Q1 are available at the end of this document and at www.ti.com.

## 10.1.2 Board Layout Recommendations to Improve PSRR and Noise Performance

As depicted in 🗵 10-1, place the input and output capacitors close to the device for the layout of the TPS7B88-Q1. In order to enhance the thermal performance, place as many vias as possible around the device. These vias improve the heat transfer between the different GND planes in the PCB.

To improve AC performance such as PSRR, output noise, and transient response, TI recommends a board design with separate ground planes for  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor must connect directly to the GND pin of the device.

Minimize equivalent series inductance (ESL) and ESR in order to maximize performance and ensure stability. Place each capacitor as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. TI strongly discourages the use of vias and long traces to connect the capacitors because may negatively affect system performance and even cause instability.

If possible, and to ensure the maximum performance specified in this document, use the same layout pattern used for the TPS7B88-Q1 evaluation board, available at <a href="https://www.ti.com">www.ti.com</a>.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 10.2 Layout Example



• Denotes a via

図 10-1. KVU Package Fixed Output



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Device Nomenclature

#### 表 11-1. Device Nomenclature<sup>(1)</sup>

| PRODUCT          | V <sub>OUT</sub>                                                                                                                                                                                                                               |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TPS7B88xxQKVURQ1 | xx is the nominal output voltage (for example, 33 = 3.3 V V; 50 = 5.0 V).  Q indicates that this device is a grade-1 device in accordance with the AEC-Q100 standard.  Q1 indicates that this device is an automotive grade (AEC-Q100) device. |  |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on <a href="https://www.ti.com">www.ti.com</a>.

#### 11.1.2 Development Support

For the PSpice model, see the TPS7B4250 PSpice Transient Model.

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Various Applications for Voltage-Tracking LDO application report
- Texas Instruments, TPS7B4250 Evaluation Module user's guide
- Texas Instruments, TPS7B5250-Q1 Pin FMEA application report

### 11.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

#### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 11.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 11.7 用語集

TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 19-Sep-2021

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                    |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| TPS7B8833QKVURQ1   | ACTIVE | TO-252       | KVU                | 3    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 7B8833                  | Samples |
| TPS7B8833QKVURQ1R2 | ACTIVE | TO-252       | KVU                | 3    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 150   | 7B8833                  | Samples |
| TPS7B8850QKVURQ1   | ACTIVE | TO-252       | KVU                | 3    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 7B8850                  | Samples |
| TPS7B8850QKVURQ1R2 | ACTIVE | TO-252       | KVU                | 3    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 150   | 7B8850                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

www.ti.com 19-Sep-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4205521-2/E





TO-252



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Shape may vary per different assembly sites.

  4. Reference JEDEC registration TO-252.



TO-252



NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).
- 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



TO-252



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations

design recommendations.

8. Board assembly site may have different recommendations for stencil design.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated