



**Product Data Sheet** 

Rev.1.3 2022/11/9

# **S5KM312CL**

Smart mmWave Sensor Series





# **S5KM312CL**

# 1 General Description



The S5KM312CL is an integrated single-chip mmWave sensor SoC based on FMCW radar transceiver technology. It works in the 24 GHz K-band with up to 4 GHz modulation bandwidth in each single frequency sweeping chirp.

The S5KM312CL offers a low-cost fully integrated solution for all critical mmWave functions with full transceiver and signal processing path, including full K-band RF transceiver, on-chip pattern generator, PLL, and ADCs. The pattern generator supports multiple frequency sweeping modes with different time-frequency waveforms, e.g. saw-tooth and triangular waveforms. The pattern generator and PLL support fast chirp mode up to 8 kHz chirp rate. The digitized signals from the receiver chain can be serialized via multiple output interfaces. The device supports full cascading for higher angular resolution applications.

The device is packaged in a 32 pin 4 mm  $\,\times\,$  4 mm leadless ROHS compliant QFN package for easy interfacing to a wide range of antenna board technologies.

### 2 Main Features

- 24 GHz K-band highly integrated FMCW radar sensor SoC
- Up to 4 GHz bandwidth FM tuning range
- Integrated signal generator, low phase noise PLL, transmitter, receivers, baseband and ADCs
- · One transmit channel and two receive channels
- TX maximum output power: 12 dBm
- RX noise figure: 10.5 dB
- Phase noise @ 1 MHz offset: -97 dBc/Hz
- Built-in 2.5 MHz throughput rate ADC with 16 bits resolution

- Support multi-devices cascading applications
- Built-in hardware accelerator for FFT and filtering
- Chip configuration interface supports:
   I2C/SPI/UART
- Data output interface supports: SPI/UART/RAW data
- · Support flexible power supply modes
- Easy hardware design:  $4 \times 4 \text{ mm}^2 \text{ QFN32}$  package for ultra-compact and low-cost PCB design
- Junction temperature range of −40°C to 105°C

# 3 Applications

- Smart Home Radar sensor
- Robotics
- Proximity and Position sensor

- · Motion detector
- Gesture recognition
- · Vital signs monitoring



# **Table of Contents**

# **Table of Contents**

| 1 |     | General Description1                     |     | 7.2   | ESD Ratings                          | 10   |
|---|-----|------------------------------------------|-----|-------|--------------------------------------|------|
| 2 |     | Main Features 1                          |     | 7.3   | Thermal Resistance                   | 10   |
| 3 |     | Applications 1                           |     | 7.4   | Recommended Operating Conditions     | . 11 |
| 4 |     | Block Diagram3                           |     | 7.5   | Power Supply Characteristics         | 11   |
| 5 |     | Terminal Configuration and Description 4 |     | 7.6   | Dynamic Performance                  | 12   |
|   | 5.1 | Pin Diagram4                             |     | 7.7   | Timing and Switching Characteristics | . 13 |
|   | 5.2 | Signal Descriptions4                     |     | 7.8   | External Clock and Crystal           |      |
|   | 5.3 | Pin Mux Function6                        |     | Cha   | racteristics                         | . 14 |
|   | 5.4 | Chip Configuration Pin States            | 8   |       | Interface and Peripherals            | . 16 |
|   | Con | figuration6                              |     | 8.1   | Chip Configuration Communication     |      |
| 6 |     | Functional Description7                  |     | Inte  | rface                                | 16   |
|   | 6.1 | Transceiver Section7                     |     | 8.2   | Chip Data Communication Interface    | . 21 |
|   | 6.2 | Waveform Generator Section7              | 9   |       | Application Information              | 29   |
|   | 6.3 | DSP Accelerator8                         |     | 9.1   | Application Schematic                | . 29 |
|   | 6.4 | Power Supply Section9                    | 10  |       | Package Outline                      | 30   |
|   | 6.5 | Cascading Application9                   | 11  |       | Handling Information                 | 31   |
|   | 6.6 | Temperature Sensor9                      | 12  |       | References                           | 31   |
| 7 |     | Electrical Characteristics               | 13  |       | Revision History                     | 31   |
|   | 71  |                                          | Imp | ortar | nt Notice and Warnings               | 32   |



# 4 Block Diagram

The RF and analog subsystem implements the FMCW (frequency-modulated continuous-wave) transceiver system with one transmitter (TX), two receivers (RX1 and RX2), synthesizer, mixer, and baseband. Gain controls are applied to both transmitter and receiver to adjust the whole link budget to work in different scenarios. The baseband section includes intermediate frequency (IF) amplifier, filter and ADC. A built-in DSP accelerator can process the IQ ADC's raw data with Range FFT or Doppler FFT.

S5KM312CL supports full cascading applications, offering separate LOBUF\_IN and LOBUF\_OUT connections, separate 25 MHz clock inputs and output connections. The pattern generator and PLL support fast chirp mode up to 8 kHz chirp rate.

S5KM312CL can be configured via I2C/SPI/UART interface, RAW data can be directly outputted via GPIO mode, DSP processed data can be serialized and outputted via SPI/UART interface.

Figure 4-1 presents the illustration of the design of S5KM312CL.



Figure 4-1 S5KM312CL block diagram



# **Terminal Configuration and Description**

# 5 Terminal Configuration and Description

## 5.1 Pin Diagram

The outlook of S5KM312CL is shown in Figure 5-1.



Figure 5-1 Pin diagram QFN32 (top view)

## 5.2 Signal Descriptions

Information of each pin is given in Table 5-1.

Table 5-1 Pin descriptions

| Signal Name | BALL_NO | Туре  | Description                                                                                                                             |  |
|-------------|---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| RX2         | 1       | IN    | Single-ended RX2 receiver input port                                                                                                    |  |
| RSTN        | 3       | IN    | External hardware reset input: A logic LOW on this pin resets the device, causing internal digital circuit to take their default states |  |
| V_R         | 4       | Power | 1.6 V analog power supply for RX sections                                                                                               |  |
| PLL_VC      | 5       | IN    | Connected to external loop filter to drive the internal VCO                                                                             |  |
| LOBUF_OUT   | 6       | OUT   | 8 GHz Local Oscillator output port                                                                                                      |  |
| V_T         | 7       | Power | 1.6 V analog power supply for TX sections                                                                                               |  |



# **Terminal Configuration and Description**

|               | 1                 |        | T                                                                          |  |  |
|---------------|-------------------|--------|----------------------------------------------------------------------------|--|--|
| LOBUF_IN      | 8                 | IN     | 8 GHz Local Oscillator input port                                          |  |  |
| TX            | 10                | OUT    | Single-ended transmitter output port                                       |  |  |
| REXT          | 12                | IN     | Current bias circuit input, connect to ground with a bias resistor.        |  |  |
| XOUT          | 13                | OUT    | Crystal oscillator Output port                                             |  |  |
| XIN           | 14                | IN     | Crystal oscillator or external clock Input port                            |  |  |
| VDD_A         | 15                | Power  | 3.3 V power supply for analog domain                                       |  |  |
| DCDC_SW       | 16                | OUT    | DCDC regulator switch node. Connect to the power inductor.                 |  |  |
| VDD           | 17                | Power  | 3.3 V power supply for the DCDC converter and digital domain               |  |  |
| V_A           | 18                | Power  | 1.6 V power supply for analog circuits                                     |  |  |
| V_D           | 19                | Power  | 1.6 V power supply for digital circuits                                    |  |  |
|               |                   | OD     | Configuration_I2C_SDA: Configuration channel I2C data I/O (open drain)     |  |  |
| I2C_SDA       | 20[1]             | IN/OUT | Configuration_SPI_MOSI: Configuration channel SPI data master-out/slave-in |  |  |
|               |                   | IN     | Configuration_UART_RX: Configuration channel UART receiver                 |  |  |
|               |                   | IN     | Configuration_I2C_SCL: Configuration channel I2C clock                     |  |  |
| I2C_SCL       | 21[1]             | IN/OUT | Configuration_SPI_SCLK: Configuration channel SPI serial clock             |  |  |
|               |                   | OUT    | Configuration_UART_TX: Configuration channel UART transmitter              |  |  |
|               |                   | IN     | SYNC_IN: Chirp sequence trigger                                            |  |  |
| SYNC_IN       | 22 <sup>[1]</sup> |        | Configuration_SPI_CSN: Configuration channel SPI chip select enable.       |  |  |
|               |                   | IN/OUT | Connect to Ground with a 3.3kΩ resistor if neither cascaded nor            |  |  |
|               |                   |        | Configuration SPI not used.                                                |  |  |
|               |                   | OUT    | SYNC_OUT: Chirp timing indication                                          |  |  |
| SYNC_OUT      | 23[1]             | IN/OUT | Configuration_SPI_MISO: Configuration channel SPI data master-in/slave-out |  |  |
|               |                   | IN     | Chip pin mux function, see Table 5-2                                       |  |  |
| DAW CLK       | 24[1]             | IN     | Chip pin mux function, see Table 5-2                                       |  |  |
| RAW_CLK       | 2411              | OUT    | RAW_CLK: Serial raw data clock out                                         |  |  |
|               |                   | IN     | Chip pin mux function (internally pull up), see Table 5-3                  |  |  |
| UART_TXD      | 25 <sup>[1]</sup> | OUT    | RAW_READY: Serial raw data ready                                           |  |  |
|               |                   | OUT    | DATA_UART_TX: Optionally FFT data UART output, 115200 baud rates           |  |  |
| ODL OOM       | 0.6[1]            | OUT    | RAW_D0: RX serial raw data channel I data output at RX1 channel            |  |  |
| SPI_CSN       | 26[1]             | OUT    | DATA_SPI_CSN: FFT data SPI chip select enable                              |  |  |
|               |                   | OUT    | RAW_D1: RX serial raw data channel Q data output at RX1 channel            |  |  |
| SPI_MOSI_0    | 27 <sup>[1]</sup> | IN     | I2C address high bit configuration, see Table 5-4                          |  |  |
| 3. 1_141001_0 |                   | OUT    | DATA_SPI_MOSI [0]: FFT data SPI master-out/ slave-in output at RX1 channel |  |  |



## **Terminal Configuration and Description**

|            |                  | OUT | RAW_D2: RX serial raw data channel I data output at RX2 channel    |  |  |
|------------|------------------|-----|--------------------------------------------------------------------|--|--|
|            |                  | IN  | I2C address low bit configuration, see Table 5-4                   |  |  |
| SPI_MOSI_1 | 28[1]            | OUT | DATA_SPI_MOSI [1]: FFT data SPI master-out/ slave-in output at RX2 |  |  |
|            |                  |     | channel                                                            |  |  |
|            |                  | OUT | GPIO Output, Target Detect. High: target exists: Low: No target.   |  |  |
| SPI SCLK   | 29[1]            | OUT | RAW_D3: RX serial raw data channel Q data output at RX2 channel    |  |  |
| SPI_SULK   | 290              | OUT | DATA_SPI_SCLK: FFT data SPI clock                                  |  |  |
| RX1        | 31               | IN  | Single-ended receiver1 input port                                  |  |  |
| CND        | Thermal PAD,     | CND | Cround                                                             |  |  |
| GND        | 2, 9, 11, 30, 32 | GND | Ground                                                             |  |  |

Note:

#### 5.3 Pin Mux Function

For S5KM312CL, Pin 20  $\sim$  Pin 29 have multiple digital communication multiplexing functions, and should be properly set to Selected Configuration mode by Pin 23/Pin 24/Pin 25 configuration status during S5KM312CL's power up or hardware reset's chip settling time. Pin 28's target detect function is controlled by register setting.

Table 5-2 Function Mode Selection Setup -Chip Configuration setting

| Pin 23 | Pin 24 | Chip Configuration Mode |
|--------|--------|-------------------------|
| Low    | Low    | UART                    |
| Low    | High   | I2C                     |
| High   | Low    | SPI                     |
| High   | High   | SPI                     |

Table 5-3 Function Mode Selection Setup - Data Communication setting

| Pin2 5 | Data Communication Mode |
|--------|-------------------------|
| Low    | Raw Data                |
| High   | SPI/UART                |

When configuration mode is set as I2C communication, Pin27 and Pin28 should be set to configure the slave chip's address during S5KM312CL power up or hardware reset's chip settling time. Up to 4 devices can share the same I2C bus in I2C configuration mode.

Table 5-4 I2C Device Address

| Pin 27 | Pin 28 | I2C Slave Device Address |
|--------|--------|--------------------------|
| Low    | Low    | 7'b010_0000              |
| Low    | High   | 7'b010_0001              |
| High   | Low    | 7'b010_0010              |
| High   | High   | 7'b010_0011              |

## 5.4 Chip Configuration Pin States Configuration

The S5KM312CL Configuration mode is determined by Pin 23 and Pin 24 configuration states, the Data Communication mode is determined by Pin 25 configuration state, during the chip settling time. Pin 23 ~ Pin 25 configuration states are fully determined by the external voltage applied on the pin during the chip settling

<sup>[1]</sup> There are pin multiplexing in Pin 20 ~ Pin 29.



### **Functional Description**

time; each configuration pin has 2 states: low and high. Setting "Low" when the pin is connected to ground with a  $3.3~k\Omega$  resistor; setting "High" when the pin is connected to VDD with a  $10~k\Omega$  resistor. Pin 24 and Pin 25 can be float when setting "High" as they are internally pulled up.

After the chip settling time, Pin 23 ~ Pin 25's external applied voltage should be released, as the chosen configuration mode and processed data output mode are triggered.

## 6 Functional Description

#### 6.1 Transceiver Section

The S5KM312CL provides one transmitter, and the transmitter parameters can be set via I2C/SPI/UART configuration channel, and directly controlled by the waveform generator. The transmitter can deliver RF power of maximum 12 dBm via the TX port and support programmable transmitter output power for system optimization.

The S5KM312CL provides two receivers, which consist of LNAs, mixers, LPF filters, PGAs, ADCs, and decimation filters. The baseband subsystem has two quadrature mixers, dual RX channels' IF and ADC chains to provide complex I and Q outputs for DSP processing.

#### 6.2 Waveform Generator Section

The waveform generator provides a linear frequency chirp, and frequency deviation from 0 MHz to 4000 MHz. CW mode is also supported in the waveform generator. The waveform generator provides a sequence of frequency chirps with precise timing. An indicative timing of each frequency chirp is shown in Figure 6-1.



Figure 6-1 Timing parameters in a frequency chirp

The S5KM312CL works in continuous sensing mode, each frame starts from t<sub>pre</sub>, which the waveform generator is initialized to prepare the chirp generation, t<sub>pre</sub> is programable and typically 20 µs. Then TX output port sends given numbers of chirps for target sensing. After the last chirp of a frame, the S5KM312CL can enter low power mode during the NOP time denoted as t\_NOP in Figure 6-2.



## **Functional Description**

If the register  $0x41^1$  bit4 is set to 0, the RF transceiver (PA, LNA) and baseband (ADC, LPF&PGA) circuits will automatically power down in each frame's NOP time  $t_{NOP}$  and return to work at next  $t_{pre}$  period. During the NOP time, PD time is S5KM312CL's fully power down time, S5KM312CL takes  $t_{2pd}$  time of typical 22  $\mu$ s to turn to low power mode or vice versa.



Figure 6-2 Continuous sensing mode

#### 6.3 DSP Accelerator

The S5KM312CL integrates Range FFT and Doppler FFT DSP accelerator, the typical DSP flow diagram is shown in Figure 6-3.

The output of the DSP accelerator can be selected as Range FFT data, Doppler FFT data or Doppler FFT Peak data by the data output format configuration.

The I/Q raw data output from RX1 and RX2 channel ADCs is processed by the DSP accelerator. In DSP accelerator, the raw data is down sampled firstly, and 3 configuration modes are supported for Down sampling: continuous sampling mode, 1/2 down sampling mode, and 1/4 down sampling mode. The down sampled data can be sent out as RAW data or go to the Range FFT process, the FFT window supports 64/128/256 points. If Doppler processing is selected, Range FFT processed data will pass an IIR high pass filter for cluster removing; then processed by Doppler FFT process, the sampling points support 16x64/64x16/8x128/32x32 points; finally, the Doppler FFT Peak outputs as the last optional DSP processing stage.



Figure 6-3 DSP accelerator data flow

The S5KM312CL also supports a simplified mode for target identification at Pin 28 if the target identification function is turned on; when the DSP accelerator identifies a moving target existing, Pin 28 outputs a logical High, otherwise Pin 28 keeps at logical Low.

<sup>&</sup>lt;sup>1</sup> For register information please refer to S5KM312CL Technical Reference Manual.



## **Functional Description**

## 6.4 Power Supply Section

The S5KM312CL 3.3 V power supply domain is based on an available supply voltage of nominal 3.3 V on PCB board, the 3.3 V power supply is converted into a 1.6 V supply by means of on-chip DCDC circuits or an external DCDC. The S5KM312CL supports two power supply modes: single 3.3 V power supply mode and dual power supply (3.3 V and 1.6 V) mode.

3.3 V power supply domain should be properly equipped with a 100 nF capacitor as close as possible to the power pins for better PSRR.

Pin DCDC\_SW is an output pin of the internal DCDC buck converter, and it should connect to a 22  $\mu$ H power inductor and a 22  $\mu$ F capacitor as the internal DCDC's output filter. The inductor and output capacitor together provide a low pass filter. The power inductor should be a low ESR power inductor, as in the reference of SWPA252012S220MT. The output capacitor allows the use of ceramic capacitors with low ESR. These capacitors provide low output voltage ripple and are thus recommended. To keep its resistance up to high frequencies and to achieve narrow capacitance variation with temperature, it is recommended to use X7R or X5R dielectric.

## 6.5 Cascading Application

In a cascading system with several S5KM312CL devices, one S5KM312CL device should be configured as the master device, the others as slave devices. The master's LOBUF\_OUT pin is connected to each slave chip's LOBUF\_IN pin. In cascaded system, the S5KM312CL devices can be configured through I2C/UART interface. S5KM312CL built-in timing scheme can support up to 4 devices cascading application for TDM MIMO. Figure 6-4 shows a 2-devices-cascaded system.



Figure 6-4 Cascaded system configuration

## 6.6 Temperature Sensor

A 10-bit temperature sensor is provided in S5KM312CL for temperature monitoring.



## 7 Electrical Characteristics

## 7.1 Absolute Maximum Ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

Table 7-1 Absolute Maximum Ratings [1]

| Parameter                              | Description                                                                                                                                 | Min. | Max. | Unit |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| $VDD_max$                              | 3.3 V power supply max input                                                                                                                | -0.5 | 3.7  | V    |
| V_1.6 <sub>max</sub>                   | 1.6 V power supply (when internal DCDC is not used) max input                                                                               | -0.5 | 3.7  | V    |
| RF_in <sub>max</sub>                   | Externally applied power on RF RX1, RX2, LOBUF_IN ports                                                                                     | -    | 0    | dBm  |
| RF_OUT <sub>max</sub>                  | Externally applied power on RF TX, LOBUF_OUT [2]                                                                                            | -    | 16   | dBm  |
| Analog Input<br>and Output<br>voltage  | Externally applied voltage at PLL_VC, REXT, XIN, XOUT, DCDC_SW ports                                                                        | -0.5 | 3.7  | V    |
| Digital Input<br>and Output<br>voltage | Externally applied voltage at RSTN, I2C_SDA, I2C_SCL, SYNC_IN, SYNC_OUT, RAW_CLK, UART_TXD, SPI_CSN, SPI_MOSI_0, SPI_MOSI_1, SPI_SCLK ports | -0.5 | 3.7  | V    |
| TJ                                     | Junction temperature range                                                                                                                  | -40  | 125  | °C   |
| T <sub>STG</sub>                       | Storage temperature range                                                                                                                   | -40  | 125  | °C   |

#### Note:

Attention: Stresses exceeding those Max. and Min. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

# 7.2 ESD Ratings

Table 7-2 ESD Ratings

| Model            |                          | Value                  | Unit |
|------------------|--------------------------|------------------------|------|
| V                | HBM: Human body model    | +/-2000 <sup>[1]</sup> | V    |
| V <sub>ESD</sub> | CDM: Charge device model | +/-500[2]              | V    |

#### Note:

[1] According to ANSI/ESDA/JEDEC standard, Method JS-001-2017

[2] According to ANSI/ESDA/JEDEC standard, Method JS-002-2014

## 7.3 Thermal Resistance

Table 7-3 Thermal Resistance

| Parameter      | Description                                | Min. | Тур. | Max. | Unit  |
|----------------|--------------------------------------------|------|------|------|-------|
| $R_{	heta JA}$ | The junction-to-ambient thermal resistance | -    | 47   | -    | °C /W |

Note:

[1]  $T_j = T_A + R_{\theta,JA} x P_{total}$ , where  $P_{total}$  is the power consumption of the chip and  $T_A$  is the environment temperature in the still air.

<sup>[1]</sup> All voltages with respect to ground

<sup>[2]</sup> This value is for an externally applied signal level on the TX, RX1 and RX2. Additionally, a reflection coefficient up to Gamma = 1 can be applied on the TX output.



## 7.4 Recommended Operating Conditions

**Table 7-4 Recommended Operating Conditions** 

| Parameter | Description                                           | Min. | Тур. | Max. | Unit |
|-----------|-------------------------------------------------------|------|------|------|------|
| VDD_A     | 3.3 V power supply for analog circuits                | 3.0  | 3.3  | 3.6  | ٧    |
| VDD       | 3.3 V power supply for DCDC and digital I/O circuits  | 3.0  | 3.3  | 3.6  | ٧    |
| V_T, V_R, | 1.6 V power supply when the internal DCDC is bypassed | 1.5  | 1.6  | 1.7  | ٧    |
| V_A, V_D  | 1.6 v power supply when the internal DCDC is bypassed | 1.5  | 1.0  |      | v    |
| VIH       | Voltage input High                                    | 2.3  | -    | VDD  | ٧    |
| VIL       | Voltage input Low                                     | 0    | -    | 0.8  | ٧    |
| VOH       | Voltage output High                                   | 2.45 | -    | VDD  | ٧    |
| VOL       | Voltage output Low                                    | 0    | -    | 0.45 | ٧    |
| TJ        | Operating junction temperature range                  | -40  | -    | 105  | °C   |

## 7.5 Power Supply Characteristics

## 7.5.1 Power Supply Modes

S5KM312CL has internal low PSRR DCDC module and can support 2 power supply modes: 3.3 V single power supply mode, and 3.3 V/1.6 V dual power supply mode.

#### 7.5.1.1 3.3 V Single Power Supply Mode

S5KM312CL can utilize the internal low PSRR DCDC module, connect VDD\_A and VDD to external 3.3 V power supply, and connect DCDC\_SW as 1.6 V power supply to V\_T, V\_R, V\_A, V\_D.

### 7.5.1.2 3.3 V/1.6 V Dual Power Supply Mode

S5KM312CL has 2 fully independent power supplies (3.3 V and 1.6 V), if internal DCDC is not used, connect VDD\_A and VDD to external 3.3 V power supply, and connect V\_T, V\_R, V\_A, V\_D to external 1.6 V power supply.

#### 7.5.2 Power Consumption

Data in Table 7-5 are measured under 25°C ambient temperature, single power supply mode, applied external voltage refers to typical value in Table 7-4.

**Table 7-5 Average Power Consumption** 

| mW |
|----|
|    |

Data in Table 7-6 are measured under 25°C ambient temperature when the internal DCDC is used, applied external voltage refers to typical value in Table 7-4.

**Table 7-6 Maximum Current Ratings at Power Terminals** 

| Parameter | Supply Name | Min. | Тур. | Max. | Unit |
|-----------|-------------|------|------|------|------|
| O man and | VDD_A       | -    | -    | 24   | mA   |
| Current   | VDD         | -    | -    | 145  | mA   |



Data in Table 7-7 are measured under 25°C ambient temperature when the internal DCDC is bypassed.

**Table 7-7 Maximum Current Ratings at Power Terminals** 

| Parameter   | Supply Name | Min. | Тур. | Max. | Unit |
|-------------|-------------|------|------|------|------|
|             | VDD_A       | -    | -    | 23   | mA   |
|             | VDD         | -    | -    | 14   | mA   |
| Current     | V_T         | -    | -    | 128  | mA   |
| Consumption | V_R         | -    | -    | 56   | mA   |
|             | V_A         | -    | -    | 63   | mA   |
|             | V_D         | -    | -    | 10   | mA   |

# 7.6 Dynamic Performance

Unless otherwise specified, the following conditions apply:  $V_{DD\_33}$  = 3.3 V and  $V_{DD\_13}$ = 1.3 V.  $T_{case}$  = 25°C. Reference plane on PCB 1.6 mm from bump center; input and output load impedance at 50  $\Omega$ . All RF parameters are measured in an application board, relevant information is to be added.

**Table 7-8 RF Performance** 

| Symbol                       | Description                                   | Condition                                                 | Min. | Тур. | Max. | Units |
|------------------------------|-----------------------------------------------|-----------------------------------------------------------|------|------|------|-------|
| Z_Out                        | TX output load impedance                      |                                                           | -    | 50   | -    | Ω     |
| F_Out                        | TX output frequency range                     |                                                           | 23   | Ī    | 27   | GHz   |
| P <sub>max</sub> _Out_ISM    | TX maximum output power                       | Throughout 24G ISM band                                   | 10   | -    | 12   | dBm   |
| P <sub>max</sub> _Out_FullBW | TX maximum output power                       | Throughout F_Out                                          | 9.5  | -    | 12   | dBm   |
| P_Out                        | TX recommended output programable power range |                                                           | -5   | -    | 12   | dBm   |
| Z_LO_out                     | LO output impedance                           |                                                           | -    | 50   | -    | Ω     |
| F_LO_out                     | LO output frequency range                     |                                                           | 7.7  | -    | 9    | GHz   |
| P_Lobuf_Out                  | LO buffer output power                        | Register default value configuration                      | -    | 50   | -    | dBm   |
| P_Lobuf_In                   | Power feed into LO buffer input               | 8 GHz ~ 8.33 GHz                                          | -    | 4    | -    | dBm   |
| Z_Lo_in                      | LO buffer input impedance                     |                                                           | 1    | -    | 6    | Ω     |
| Z_ln                         | RX input load impedance                       |                                                           | -    | 50   | -    | Ω     |
| F_In                         | RX frequency range                            |                                                           | 23   | -    | 27   | GHz   |
| S <sub>11</sub> _RX          | RX input return loss                          |                                                           | -    | -10  | -8   | dB    |
| NF                           | RX noise figure                               | SSB, throughout F_In, including RF, analog and ADC in RX. | -    | 10.5 | 12   | dB    |
|                              | RX RF Input 1 dB                              | 30 dB gain, 24 GHz                                        | -    | -26  | -    | dBm   |
| IP1dB                        | compression point (RX chain including ADC)    | 24 dB gain, 24 GHz                                        | -    | -20  | -    | dBm   |
| G_RX                         | Recommended gain range of RF in RX            | Condition                                                 | 20   | -    | 31   | dB    |



#### **Table 7-9 Baseband Performance**

| Parameter | Description         | Condition | Min. | Тур. | Max. | Unit |
|-----------|---------------------|-----------|------|------|------|------|
| Res_ADC   | ADC resolution      |           | -    | 16   | -    | bit  |
| Fs        | ADC conversion rate |           | -    | 2.5  | -    | MHz  |

#### Table 7-10 Pattern Generator and PLL Performance

| Parameter          | Description             | Condition            | Min.    | Тур. | Max. | Unit   |
|--------------------|-------------------------|----------------------|---------|------|------|--------|
| F_Ref              | PLL input reference     |                      | _       | 25   | -    | MHz    |
| r_kei              | frequency               |                      | -       | 25   | -    | IVITIZ |
|                    |                         | with off-chip filter |         |      |      |        |
| DW DII             | PLL bandwidth           | parameter as follow: |         | 65   |      | Lu-    |
| BW_PLL             | PLL bandwidth           | R1=430 Ω, C1=22 nF,  | -       | 65   |      | kHz    |
|                    |                         | C2=2.2 nF            |         |      |      |        |
| DN                 | phase noise at 1 MHz    | measured @ TX        | 100     | -97  | -90  | dDo/Uz |
| PN <sub>1MHz</sub> | offset @ TX output port | output               | -100 -9 | -97  | -90  | dBc/Hz |
|                    |                         | Measured at TX       |         |      |      |        |
|                    |                         | output               |         |      |      |        |
| BW_Chirp           | FMCW chirp bandwidth    | frequency=24GHz,     | -       | 0.25 | 4    | GHz    |
|                    |                         | BW_PLL=50 K, 1 MHz   |         |      |      |        |
|                    |                         | offset               |         |      |      |        |
| R_Ramp             | FMCW chirp ramp rate    | @ TX output          | -       | -    | 15   | MHz/µs |

#### Table 7-11 DCDC Performance

| Symbol | Description             | Condition           | Min. | Тур. | Max. | Unit |
|--------|-------------------------|---------------------|------|------|------|------|
| · ·    | Internal DCDC switching | Single power supply | 400  | 500  | 650  | kHz  |
| Isw    | frequency               | mode                | 400  | 300  | 030  | KIIZ |

## 7.7 Timing and Switching Characteristics

#### 7.7.1 Start-up Sequence

The start-up sequence is depicted in Figure 7-1. If S5KM312CL works in single power supply mode, no power sequence restriction as  $V_T/V_R/V_A/V_D$  are supplied by internal DCDC and those pins' power up sequences are also controlled by internal power management block. If S5KM312CL works in dual power supply mode, the  $V_T$ ,  $V_R$ ,  $V_A$ , and  $V_D$  pins should be powered up after VDD in roughly 1.2 ms. After a rough time of 3.1 ms ( $T_{start}$ ), the crystal oscillator starts up. An interval of roughly 0.4 ms after  $T_{start}$  is needed before releasing the internal RSTN. The interval of roughly 0.5 ms after  $T_{start}$ , crystal oscillator stabilizes the 25 MHz clock outputs, chip configuration and data communication mode has been confirmed, Pin 23 ~ Pin 25 pin mux function selection control can be released. Then, after the time of  $T_{settling}$  (~0.4 ms), chip configuration command can be sent into S5KM312CL. Finally, after roughly 0.2 ms, all function blocks are ready.

The VDD power up to Pin 23 ~ Pin 25 pin mux function selection control released is roughly 3.6 ms, the VDD power up to chip configuration communication ready is typically 4 ms in single power supply mode.





Figure 7-1 Power up time and sequence

## 7.7.2 Hardware Reset Timing

The S5KM312CL chip configuration can be set during both initial power up and hardware reset.

Hardware reset requires an external reset pulse shown in Figure 7-2. If hardware reset is active, all S5KM312CL internal registers value will be reset to their default values, all the chip's configuration needs to be re-configured after the reset finishes.

Hardware reset activates when Pin RSTN is triggered by logic low, the Pin 23  $\sim$  Pin 25 should be connected to proper logic inputs to guarantee the chip entering target function mode (check Table 5-2 and Table 5-3), before Pin RSTN gets a logic high. The Pin 23  $\sim$  Pin 25 should keep the logic level of 0.1 ms after the RSTN rising edge of logic high. Then, Pin 23  $\sim$  Pin 25 pin mux function selection control can be released. The chip is accessible for configuration.  $T_{RST}$  is recommended to be greater than 2 ms.



Figure 7-2 Reset pulse width

## 7.8 External Clock and Crystal Characteristics

S5KM312CL requires external clock source (that is, a 25 MHz crystal or external clock input) for initial boot and as a reference for an internal PLL hosted in the device. Since the feedback resistance is integrated on chip,



only a crystal and capacitors Ct1 and Ct2 need to be connected externally, in the case of fundamental mode oscillation. Figure 7-3 shows the crystal implementation.



Figure 7-3 Crystal implementation

The load capacitors, Ct1 and Ct2 in Figure 7-3 should be chosen such that Equation 1 is satisfied.  $C_L$  in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator XIN and XOUT pins.

$$C_L = \frac{\text{Ct1} \times \text{Ct2}}{\text{Ct1} + \text{Ct2}} + \text{Cp}$$

Equation 1

Table 7-12 shows the electrical characteristics of the clock crystal.

**Table 7-12 Crystal Electrical Characteristics** 

| Parameter              | Description                             | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------------------|------|------|------|------|
| $f_P$                  | Parallel resonance crystal frequency    | -    | 25   | -    | MHz  |
| $C_L$                  | Crystal load capacitance                | 5    | 10   | 20   | pF   |
| $C_p$                  | Crystal shunt capacitance               | -    | -    | 2    | pF   |
| ESR                    | Crystal ESR                             | -    | -    | 50   | Ω    |
| Temperature range      | Expected temperature range of operation | -40  | -    | 85   | °C   |
| Frequency<br>tolerance | Crystal frequency tolerance [1][2][3]   | -50  | -    | 50   | ppm  |

#### Note:

- [1] The crystal manufacturer's specification must satisfy this requirement
- [2] Includes initial tolerance of the crystal, drift over temperature, aging and frequency pulling due to incorrect load capacitance.
- [3] Crystal tolerance affects radar sensor accuracy.

The clock signal becomes available at the moment the crystal signal level stabilizes, typically 3 ms after the supply lines to S5KM312CL are activated.

An external AC coupled sine wave or DC coupled square wave clock signal may be applied to S5KM312CL as the clock resource, the signal is fed to XIN pin only, XOUT pin should be floated. The electrical characteristic of the external clock signal is shown in Table 7-13. The incoming clock signal should be AC-coupled to the XIN



pin, using a 2 pF capacitor.

Table 7-13 External Clock Signal Specifications

| Parameter              | Description                     | Min. | Тур. | Max. | Unit   |
|------------------------|---------------------------------|------|------|------|--------|
| fs                     | External clock signal frequency |      | 25   | -    | MHz    |
| Amp                    | AC clock signal amplitude       | 0.5  | -    | 1.5  | V(pp)  |
| Duty cycle             | Duty cycle of clock signal      | -    | 50%  | -    |        |
| Frequency<br>tolerance | Crystal frequency tolerance     | -20  | -    | 20   | ppm    |
|                        | Phase noise at 1 kHz            | -    | -    | -135 | dBc/Hz |
| PN                     | Phase noise at 100 kHz          | -    | -    | -150 | dBc/Hz |
|                        | Phase noise at 1 MHz            | -    | -    | -150 | dBc/Hz |

# 8 Interface and Peripherals

S5KM312CL has 2 types of digital communication interfaces: chip configuration interface and processed data output interface.

## 8.1 Chip Configuration Communication Interface

S5KM312CL configuration communication interface is determined by Pin 23 and Pin 24 status during the power up or hardware reset period. S5KM312CL has 3 types of configuration communication modes: I2C, SPI, and UART.

## 8.1.1 I2C for Configuration

The I2C module works as a slave terminator, and has following features:

- The I2C-interface is an I2C-bus compliant interface with open-drain pins;
- The I2C-bus interface supports Fast-mode with bit rate up to 400 Kb/s;
- Bidirectional data transfer between masters and slaves;
- Support up to 4 I2C device addresses.

## 8.1.1.1 I2C Timing Characteristics

Table 8-1 I2C Timing Parameter

| Symbol              | Parameter                                  | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------|------|------|------|------|
| f <sub>scl</sub>    | SCL clock frequency                        | -    | -    | 400  | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition       | 0.4  | -    | -    | μs   |
| t <sub>LOW</sub>    | Low time of the SCL clock                  | 0.4  | -    | -    | μs   |
| t <sub>HIGH</sub>   | High time of the SCL clock                 | 0.4  | -    | -    | μs   |
| t <sub>SU;STA</sub> | Set-up time for a repeated START condition | 0.1  | -    | -    | μs   |
| t <sub>HD;DAT</sub> | Data hold time                             | 0    | -    | -    | ns   |
| t <sub>SU;DAT</sub> | Data set-up time                           | 50   | -    | -    | ns   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals      | 20   | -    | 300  | ns   |



| t <sub>f</sub>      | Fall time of both SDA and SCL signals            | 20  | - | 300 | ns |
|---------------------|--------------------------------------------------|-----|---|-----|----|
| t <sub>su;sto</sub> | Set-up time for STOP conditions                  | 0.1 | - | -   | μs |
| t <sub>BUF</sub>    | BUS free time between a STOP and START condition | 1   | - | -   | μs |



Figure 8-1 I2C timing diagram

The data on the SDA must be stable during the t<sub>HIGH</sub>, and can only change when the clock signal is low.

Table 8-2 lists the acronyms used in I2C functionality.

Description **Acronym** SA[6:0] The 7 bits slave address SRN[7:0] Slave Internal Register Number **DATA[7:0]** Data Word Read/Write  $R/\overline{W}$ (0 = data from master to slave, 1 = data from slave to master) **ACK** Acknowledgement NACK Non-Acknowledgement (=1) Start condition (initiated by master) S Sr Repeated Start condition (initiated by master) Р Stop condition (initiated by master)

Table 8-2 I2C Abbreviations

#### 8.1.1.2 I2C Interface Data Protocol

The S5KM312CL Configuration\_I2C interface operates in byte data format. Start and Stop condition are generated by external master terminator, and depicted as S and P part in Figure 8-2. The first byte after the Start condition consists of a 7-bit slave address followed by the R /  $\overline{W}$  bit.

R /  $\overline{W}$  = 0: The master writes data to the addressed slave.

R /  $\overline{W}$  = 1: The master reads data from the slave.

One extra clock dedicated for acknowledgement (ACK) is inserted after each byte. If the ACK is inserted by the slave after the first byte from the master, it is followed by 8 bits of data from the transmitter (master or slave, depending on the R /  $\overline{W}$  bit). After the data bits have been transferred, the receiver inserts an ACK bit.



To ignore the readback message, the master terminator must send a no-acknowledge (NACK) bit at the acknowledge clock time on the bus.



Figure 8-2 I2C color conventions

#### 8.1.1.3 I2C Write

A typical I2C write for chip configuration is depicted in Figure 8-3.



Figure 8-3 I2C configuration communication Write

#### 8.1.1.4 I2C Read

In a read sequence (bit R /  $\overline{W}$  = 1), after each data byte, the master responds with an acknowledgement (ACK). After the last data byte, the master responds with a non-acknowledgement (NACK). A typical I2C read for chip configuration is depicted in Figure 8-4.



Figure 8-4 I2C configuration communication Read

#### 8.1.2 SPI for Configuration

The S5KM312CL chip configuration SPI supports full duplex transfers and has following features:

- Maximum SPI speed of 2.08 Mbit/s;
- · Synchronous serial communication;
- Slave operation at mode 00.

### 8.1.2.1 Configuration SPI Interface Timing Characteristic

Table 8-3 Configuration SPI timing parameter

| Symbol                | Parameter                     | Condition | Min. | Тур. | Max. | Unit |
|-----------------------|-------------------------------|-----------|------|------|------|------|
| T <sub>c(sck)</sub>   | Clock period                  |           | 480  | -    | -    | ns   |
| T <sub>sck_high</sub> | Clock high time               |           | 160  | -    | -    | ns   |
| T <sub>sck_low</sub>  | Clock low time                |           | 320  | -    | -    | ns   |
| T <sub>h(CSN)</sub>   | Chip select hold time         |           | 320  | -    | -    | ns   |
| T <sub>su(SI)</sub>   | SPI MOSI input setup time     |           | 40   | -    | -    | ns   |
| T <sub>h(SI)</sub>    | SPI MOSI input data hold time |           | 40   | -    | -    | ns   |
| T <sub>a(S0)</sub>    | SPI data output access time   |           | 0    | -    | -    | ns   |
| T <sub>dis(S0)</sub>  | SPI data output disable time  |           | 0    | -    | -    | ns   |



| T <sub>h(SO)</sub>  | SPI data output hold time               | 40    | - | -   | ns |
|---------------------|-----------------------------------------|-------|---|-----|----|
| T <sub>v(S0)</sub>  | SPI MOSI data output valid time         | -     | - | 120 | ns |
| T <sub>cs_sck</sub> | SPI CSN setup time                      | 160   | - | -   | ns |
| T <sub>sck_cs</sub> | SPI CSN hold time                       | 160   | - | -   | ns |
| T <sub>cs_cs</sub>  | SPI CSN disable to next CSN enable time | 320   | - | -   | ns |
| POL <sub>clk</sub>  | SPI clock polarity (CPOL)               | <br>- | 0 | -   |    |
| Фclk                | SPI clock phase (CPHA)                  | -     | 0 | -   |    |



Figure 8-5 Configuration SPI interface timing diagram

#### 8.1.2.2 Configuration SPI Interface Data Protocol

The S5KM312CL configuration SPI interface works at 4-wire communication mode, the control is based on a combination of a single SPI protocol handler, with several register interfaces within each sub-block.

Pin nomenclature for interfacing to a host MCU is as follows: "SCLK" is serial clock input at a maximum bus signaling rate of 2.08 Mbps; "MOSI" (Master Out Slave In) is the serial input to write serial data into S5KM312CL; "MISO" (Master In Slave Out) is the serial output for data to be read from S5KM312CL; and "CSN" (Chip Select) is the select pin for Write and Read operations.

The S5KM312CL SPI operates in byte data format. The data frame starts from R /  $\overline{W}$ , then 7 bits A0~A6 follows, 2 bytes data will be read or written in communication process.

R /  $\overline{W}$  = 0: The master writes data to the addressed slave.

R /  $\overline{W}$  = 1: The master reads data from the slave.





Figure 8-6 SPI color conventions

#### 8.1.2.3 SPI Write

The SPI interface can be used to write into a single 16-bit register. A typical SPI write for a chip configuration data is depicted in Figure 8-7. The write operation starts with R /  $\overline{W}$  bit, followed by the Register address (7 bits), a payload message of 16-bit. Therefore, it requires a transfer from external controler to S5KM312CL .



Figure 8-7 SPI configuration Write

#### 8.1.2.4 SPI Read

The MISO interface timing is shown in Figure 8-8. The interface protocol shown below is valid only if the first bit of MOSI (R /  $\overline{W}$  bit) is set to '1'.



Figure 8-8 SPI configuration Read

## 8.1.3 UART for Configuration

S5KM312CL chip configuration UART interface has both TX and RX lane, and typical data communication speed is 115.2 kbps.

#### 8.1.3.1 Configuration UART Interface Timing Characteristic

**Table 8-4 Configuration UART Interface Timing Parameter** 

| Symbol | Parameter | Min. | Тур.   | Max. | Unit |
|--------|-----------|------|--------|------|------|
| Bd     | Baud Rate | -    | 115200 | -    | bps  |

#### 8.1.3.2 Configuration UART Interface Data Protocol

S5KM312CL configuration SPI interface is based on a combination of a single UART protocol handler and several register interfaces within each sub-block.

Pin nomenclature for interfacing to a host controller is as follows: "Configuration\_UART\_RX" is the serial input to write serial data into S5KM312CL; "Configuration\_UART\_TX" is the serial output for data to be read from S5KM312CL.

The S5KM312CL UART interface operates in asynchronous communication mode with no clock pin. The data frame starts from a start bit ('0'), then followed with 8 bits data payload with additional one parity bit, and ends with one stop bit.

During UART configuration operation, data sent to S5KM312CL should contain one parity bit and S5KM312CL will not check the parity; data sent from S5KM312CL will add 1-bit odd parity.





Figure 8-9 UART color conventions

#### 8.1.3.3 Configuration UART Write

The UART interface can be used to write into a single 16-bit register. A typical UART chip configuration is depicted in Figure 8-10. The configuration operation command is composed of 3 sections, the first section sends the 7-bit slave address and 1-bit  $R / \overline{W}$ ; the next 2 sections write the data value to the slave address. A payload message of 16-bit data is divided into 2 sections (low bits and high bits) and follows the rule that starts from a start bit ('0'), with 8 bits data follows, and ends with a parity check bit and a stop bit.

The data write or read enable bit locates at the slave address section.

R /  $\overline{W}$  = 0: The master writes data to the addressed slave.

R /  $\overline{W}$  = 1: The master reads data from the slave.

S: start bit

PA: parity check bit

P: stop bit

I: idle bits



Figure 8-10 UART configuration Write

#### 8.1.3.4 Configuration UART Read

The Read operation timing is shown in Figure 8-11. The interface protocol shown below is valid only if the first bit over UART\_RX (R / W bit) is set to 'R'.



Figure 8-11 UART configuration Read

## 8.2 Chip Data Communication Interface

The S5KM312CL data communication is determined by Pin 25 status during the power up or hardware reset period. The S5KM312CL has 3 types of data communication modes: RAW Data, SPI, and UART. RAW Data interface sends the RAW data from ADC; SPI and UART interfaces send the DSP processed data out to the receiver.



#### 8.2.1 SPI For Data Communication

S5KM312CL chip data communication SPI interface works in master mode, and has 2 lanes MOSI. Pin 27 "SPI\_MOSI\_0" (MOSI[0]) transmits RX1's data, Pin 28 "SPI\_MOSI\_1" (MOSI[1]) transmits RX2's data.

It only supports data output with frames of FFT data flowing from the master to the slave, and has following features:

- Maximum SPI speed of 16.67 Mbit/s
- Master operation, mode 00
- 2 lanes data output

#### 8.2.1.1 Data Communication SPI Interface Timing Characteristic

Table 8-5 Data Communication SPI Timing Parameter

| Symbol                | Parameter                               | Condition | Min. | Тур. | Max. | Unit |
|-----------------------|-----------------------------------------|-----------|------|------|------|------|
| T <sub>c(sck)</sub>   | clock period                            |           | 60   |      | 640  | ns   |
| T <sub>sck_high</sub> | clock high time                         |           | 20   | -    | -    | ns   |
| T <sub>sck_low</sub>  | clock low time                          |           | 40   | -    | -    | ns   |
| T_h(MO)               | SPI MOSI data output hold time          |           | 0    | -    | -    | ns   |
| T_v(MO)               | SPI MOSI data output valid time         |           | 15   | -    | -    | ns   |
| T <sub>cs_scl</sub>   | SPI CSN setup time                      |           | 60   | -    | -    | ns   |
| T <sub>scl_cs</sub>   | SPI CSN hold time                       |           | 40   | -    | -    | ns   |
| T <sub>cs_cs</sub>    | SPI CSN disable to next CSN enable time |           | 120  | -    | -    | ns   |
| POL <sub>clk</sub>    | SPI clock polarity (CPOL)               |           | -    | 0    | -    |      |
| фclk                  | SPI clock phase (CPHA)                  |           | -    | 0    | -    |      |





Figure 8-12 Data communication SPI interface timing diagram

The data SPI outputs are not guaranteed during the period of chip configuration. All the data transmitted out through the DATA\_SPI channel follow the format shown in Figure 8-13.



Figure 8-13 Data channel transmission

#### 8.2.1.2 Data Communication SPI Output for Range FFT

When Range FFT data SPI output mode is selected by chip configuration command, the chip will transfer Range FFT data. Pin nomenclature for interfacing is as follows: Pin 29 "SPI\_SCLK" is the serial clock output; Pin 27 "SPI\_MOSI\_0" and Pin 28 "SPI\_MOSI\_1" are the serial outputs of RX1 and RX2's serial data from S5KM312CL; and Pin 26 "SPI\_CSN" (Chip Select) is the select pin for Read operations.

S5KM312CL data communication SPI operates in 32 bits format. The data frame starts with the header Dword (32 bits); then all the FFT data is sent out, high 16 bits represent real part of the FFT data, low 16 bits represent imaginary part of the FFT data; finally, the tail Dword (32 bits) will valid the check\_sum and terminate the data output.

The transfer is under MSB first sequence and the Range FFT data type is signed integer. Table 8-6 illustrates the Range FFT data format over Pin 27 and Pin 28.



Table 8-6 Range FFT data frame format over MOSI[x] [1]

| Header[Dword 0]  | 'b1010 1010 | [23:<br>22] | 'b<br>11 | FFT_chirp_index[19:11] [3] |                               |                             | ) (b                      |   | CFG_FFT_TX_MAX[8:0] [4] |
|------------------|-------------|-------------|----------|----------------------------|-------------------------------|-----------------------------|---------------------------|---|-------------------------|
| Data [Dword 1]   | FFT rea     | ıl data (   | 31:1     | 6]                         | FFT Imaginary data 0 [15:0]   |                             |                           |   |                         |
| Data [Dword 2]   | FFT rea     | ıl data 1   | [31:1    | 6]                         |                               | FFT Imaginary data 1 [15:0] |                           |   |                         |
| Data [Dword]     | FFT rea     | l data      | [31:1    | 6]                         | FFT Imaginary data [15:0]     |                             |                           |   | ry data [15:0]          |
| Data [Dword m]   | FFT real    | data m      | -1 [31:  | 16]                        | FFT Imaginary data m-1 [15:0] |                             |                           |   | / data m-1 [15:0]       |
| Tail [Dword m+1] | Check_      | _sum [3     | 1:16]    | [5]                        | [15:<br>14]                   | ′b<br>11                    | FFT_ch<br>_inde<br>[11:8] | x | 'Ь 0101 0101            |

#### Note:

- [1] MOSI[x]: MOSI[0] and MOSI[1] share the same data format, x can be 0 or 1.
- [2] [23:22]: value is 'b00 if MOSI[0], value is 'b01 if MOSI[1]
- [3] FFT\_chirp\_index[19:11]: the chirp sequence number in one frame, start from "0" in each frame.
- [4] CFG\_FFT\_TX\_MAX[8:0]: the number of m (the total FFT transferred points) +1 in this chirp
- [5] Check\_sum[31:16]: sum of all data in this frame, and equals to the value of low 16 bits sum result.
- [6] [15:14]: value is 'b00 if MOSI[0], value is 'b01 if MOSI[1]
- [7] FFT\_chirp\_index[11:8]: the chirp sequence number in one frame, it equals to FFT\_chirp\_index[19:11]'s low 4 bits value.

#### 8.2.1.3 Data Communication SPI Output for Doppler FFT

When Doppler FFT data SPI output mode is selected by chip configuration command, the chip will transfer Doppler FFT data. Pin nomenclature for interfacing is as follows: Pin 29 is the serial clock output; Pin 27 and Pin 28 are the serial outputs to read out serial data from S5KM312CL; and Pin 26 is the select pin for Read operations. DFFT is short for "Doppler FFT" in the following diagrams and tables.

The S5KM312CL data communication SPI operates in 32 bits format. The data frame starts from the header Dword (32 bits); then all the FFT data are sent out, the high 16 bits represent real part of the FFT data, and the low 16 bits represent imaginary part of the FFT data; finally, the tail Dword (32 bits) will valid the check\_sum and terminate the data output.

The data transfer is under MSB first sequence and the Doppler FFT data type is signed integer. Table 8-7 illustrates the Doppler FFT data format over MOSI[0] and MOSI[1].

Table 8-7 Doppler FFT data frame format over MOSI[x] [1]

| Header [Dword 0]  | ъ 1010 1010                                   | [23:<br>22] | 'b<br>11           | 'b 1111                      | DPL_frame_cnt [15:0] [3]        |  |  |  |
|-------------------|-----------------------------------------------|-------------|--------------------|------------------------------|---------------------------------|--|--|--|
| Data [Dword 1]    | DFFT real o                                   | data 0      | 31:16]             | DFFT imaginary data 0 [15:0] |                                 |  |  |  |
| Data [Dword 2]    | DFFT real o                                   | data 1      | 31:16]             |                              | DFFT imaginary data 1 [15:0]    |  |  |  |
| Data [Dword]      | DFFT real d                                   | lata        | [31:16]            |                              | DFFT imaginary data [15:0]      |  |  |  |
| Data [Dword 1024] | Data [Dword 1024] DFFT real data 1023 [31:16] |             |                    |                              | DFFT imaginary data 1023 [15:0] |  |  |  |
| Tail [Dword 1025] | Check_su                                      | ım [31:     | 16] <sup>[4]</sup> |                              | 'b 0101 0101 0101 0101          |  |  |  |

Note:



- [1] MOSI[x]: MOSI[0] and MOSI[1] share the same data format, x can be 0 or 1.
- [2] [23:22]: value is 'b10 if MOSI[0], value is 'b11 if MOSI[1]
- [3] DPL\_frame\_cnt: Doppler frame sequence number, start from 0, cycling between 0 and 0xFFFF.
- [4] Check\_sum: sum of DFFT data in this frame, and equals to the value of low 16 bits sum result.

### 8.2.1.4 Channel Interleaved SPI Output

S5KM312CL can interleave RX1 and RX2's output data via a single SPI data lane, the data can be Range FFT or Doppler FFT results. This function trades off the system SPI resource with data rate, suitable for SPI resource limited scenarios. Figure 8-14 shows the timing and sequence that only Pin 27 (MOSI[0]) is used to output RX1 and RX2's results data interleaved as double words whose data format is the same as that depicted in SPI output for Range FFT or Doppler FFT data correspondingly.



Figure 8-14 Merged FFT data interleaved sequence

#### 8.2.1.5 Data Communication SPI Output for Doppler FFT Peak

The S5KM312CL can transfer Doppler FFT peak data with data SPI, where Pin 27 is the data output bus MOSI[0]. The transfer is under MSB first sequence and the Doppler FFT data type is signed integer.

| Heade   | er [Dword 0]             |                                        | 'b1010 1010     | 'b(  | 01 b00                | The Charles           | 00             | 0000 0000 0000        |   | CFG_LEN_RPT [5:0] <sup>[1]</sup> |  |
|---------|--------------------------|----------------------------------------|-----------------|------|-----------------------|-----------------------|----------------|-----------------------|---|----------------------------------|--|
|         | _ •                      |                                        | DFFT0_MAX0_DIDX |      | DFFT0_                | MAX0_RIDX             |                | DFFT1_MAX0_DIDX       |   | DEET4 1411/0 DIDV [4 0]          |  |
| Data    | [Dword 1]                | 0                                      | [30:24]         | 0    | [:                    | 22:16]                | 0              | [14:8]                | 0 | DFFT1_MAX0_RIDX [6:0]            |  |
| Data    | Data [Dword 2] DFFT0_MAX |                                        |                 |      |                       |                       | D_VALUE [31:0] |                       |   |                                  |  |
| Data    | [Dword 3]                |                                        |                 |      |                       | DFFT1_MAX0            | _VA            | LUE [31:0]            |   |                                  |  |
| Data    | [Durand 4]               | 0                                      | DFFT0_MAX1_DIDX | 0    | DFFT0_                | MAX1_RIDX             | 0              | DFFT1_MAX1_DIDX       | 0 | DFFT1_MAX1_RIDX [6:0]            |  |
| Data    | Data [Dword 4]           | U                                      | [30:24]         | ٥    | [2                    | 22:16]                | U              | [14:8]                | 0 | DEFT LIVIAN LKIDN [0.0]          |  |
| Data    | [Dword 5]                | DFFT0_MAX1_VALUE [31:0]                |                 |      |                       |                       |                |                       |   |                                  |  |
| Data    | [Dword 6]                |                                        |                 |      |                       | DFFT1_MAX1            | _VA            | LUE [31:0]            |   |                                  |  |
| Data    | [Dword]                  |                                        |                 |      |                       | Dat                   | ta             |                       |   |                                  |  |
| Data ID |                          |                                        | DFFT0_MAXm_DIDX |      | DFFT0_                | MAXm_DIDX             | 0              | DFFT1_MAXm_RIDX       |   | DFFT1_MAXm_RIDX                  |  |
| Data [D | word (3m-2)]             | 0                                      | [30:24] [2]     | 0    | [2                    | :2:16] <sup>[2]</sup> | 0              | [14:8] <sup>[3]</sup> | 0 | [6:0] <sup>[3]</sup>             |  |
| Data [D | word (3m-1)]             | rd (3m-1)] DFFT0_MAXm_VALUE [31:0] [4] |                 |      |                       |                       |                |                       |   |                                  |  |
| Data [D | word (3m)] [5]           | DFFT1_MAXm_VALUE [31:0] [4]            |                 |      |                       |                       |                |                       |   |                                  |  |
| TAIL [D | word (3m+1)]             |                                        | Check_sui       | n [3 | 31:16] <sup>[6]</sup> |                       | 'b             | 01 'b00 'b0000        |   | 'b 0101 0101                     |  |

Table 8-8 Doppler FFT Peak Data Frame Format

#### Note:

- [1] CFG\_LEN\_RPT [5:0]: Length of Data Dwords payload; max value is 27;
- [2] DFFTX\_MAXm\_DIDX [6:0]: DFFT peak location, Doppler FFT index; DFFT0 is RX1 channel data, DFFT1 is RX2 channel data;
- [3] DFFTX\_MAXm\_RIDX [6:0]: DFFT peak location, range FFT index; DFFT0 is RX1 channel data, DFFT1 is RX2 channel data;
- [4] DFFTX\_MAXm\_VALUE [31:0]: DFFTX peak value; This value is the modulus value of 2DFFT at the corresponding position; DFFT0 is RX1 channel data, DFFT1 is RX2 channel data;



- [5] 3m: Data Dword payload max number, equals to the value of CFG\_LEN\_RPT [5:0];
- [6] Check\_sum: Sum of all data in this frame, and equals to the value of low 16 bits sum result.

#### 8.2.2 UART Output for Data Communication

The S5KM312CL data communication UART interface only has TX lane, and the electrical characteristics are listed in Table 8-9.

Table 8-9 Data communication UART interface electrical characteristics

| Symbol | Parameter | Min. | Тур. | Max. | Unit |
|--------|-----------|------|------|------|------|
| Bd     | Baud Rate | 4.8  | -    | 256  | bps  |

The S5KM312CL DATA\_UART\_TX interface can also transfer SPI mode data\_MOSI\_0's data, including Range FFT data, Doppler FFT data, and Doppler FFT peak. The DATA\_UART\_TX sends out the data with an odd parity bit. the format is from DW0's highest byte to the lowest byte, then goes to next DW, until reach last DW. Each byte is from LSB to MSB.



Figure 8-15 UART output data timing

Note:

[1] DWx: the last DW of the data frame.

#### 8.2.3 RAW Data Output

The S5KM312CL chip data communication RAW data interface is selected via S5KM312CL Pin 25 state during the power up or hardware reset recommended for the device debug and specific applications. RAW data can only be transmitted by RAW data output ports.

Pin 24 "RAW\_CLK" is RAW data clock output at signaling rate of 50 MHz; 4 lanes of data will be sent out parallelly, Pin 26 and Pin 27 (signal: RAW\_D0 and RAW\_D1) send out the RX1 I channel and Q channel ADC real-time data, Pin 28 and Pin 29 (signal: RAW\_D2 and RAW\_D3) send out the RX2's I channel and Q channel ADC real-time data. RAW\_D0 to RAW\_3 data message is valid when Pin 24 RAW\_READY is high.

The RAW data output has following features:

- · Fixed RAW data clock of 50 MHz;
- 4 lanes data parallel output.



## 8.2.3.1 RAW Data Output Interface Timing Characteristic

| Symbol                | Parameter                   | Condition | Min. | Тур. | Max. | Unit |
|-----------------------|-----------------------------|-----------|------|------|------|------|
| T <sub>c(sck)</sub>   | clock period                |           | -    | 20   | -    | ns   |
| T <sub>sck_high</sub> | RAW_SCK high time           |           | -    | 10   | -    | ns   |
| T <sub>sck_low</sub>  | RAW_SCK low time            |           | -    | 10   | -    | ns   |
| T_C(D)                | RAW data output change time |           | 0    | -    | 4    | ns   |
| T_V(D)                | RAW data output valid time  |           | -    | -    | 5    | ns   |
| T <sub>rdy_sck</sub>  | RAW_READY setup time        |           | -    | 10   | -    | ns   |
| T <sub>h(rdy)</sub>   | RAW_READY hold time         |           | -    | 360  | -    | ns   |
| т                     | RAW_READY disable to next   |           |      | 40   |      | no   |
| $T_{rdy\_rdy}$        | RAW_READY enable time       |           |      | 40   |      | ns   |



Figure 8-16 RAW data output data timing

## 8.2.3.2 RAW Data Output Protocol

The S5KM312CL RAW data output data frame is shown as Figure 8-17, RAW\_D0 to RAW\_D3 send the RX1 I\_ADC, RX1 Q\_ADC, RX2 I\_ADC, and RX2 Q\_ADC data simultaneously. Each data frame starts from F-head bit and C-head bit, followed by 16 bits data, and ends in 2 clocks of idle.



Figure 8-17 RAW data color conventions

RAW\_Data output protocol is shown as Figure 8-18.



| RAW_D0 | F | С | Data[15:0] | 1 | F | С | Data[15:0] | ı | <br>F | С | Data[15:0] | I |
|--------|---|---|------------|---|---|---|------------|---|-------|---|------------|---|
| RAW_D1 | F | С | Data[15:0] | ı | F | С | Data[15:0] | ı | <br>F | С | Data[15:0] | I |
| RAW_D2 | F | С | Data[15:0] | 1 | F | С | Data[15:0] | ı | <br>F | С | Data[15:0] | I |
| RAW_D3 | F | С | Data[15:0] | ı | F | С | Data[15:0] | Ţ | <br>F | С | Data[15:0] | I |

Figure 8-18 RAW data output protocol

F: Frame-head bit, 1 bit. F is 1 when this data message is the frame's first data message; if not, F is always 0.

C: Chirp-head bit, 1 bit. C is 1 when this data message is the chirp's first data message; if not, C is always 0.

Data[15:0]: RAW data message, 16 bits.

I: idle, 2 bits, fixed value: 2'b 00.

# **Application Information**

# 9 Application Information

# 9.1 Application Schematic



Figure 9-1 mmWave sensor 1T2R application schematic

Table 9-1 External component suggestions

| Component | Description                   | Value          | Remarks                    |
|-----------|-------------------------------|----------------|----------------------------|
| ANT       | PCB patch antenna             | 24 GHz antenna |                            |
| FB1       | Ferrite bead                  | GZ1005D310TF   |                            |
| C1        | Ceramic capacitor             | 100 nF         | X7R                        |
| C2        | DCDC output ceramic capacitor | 22 μF          | X5R                        |
| L1        | DCDC output power industor    | 22             | SWPA252012S220MT, ±20%,    |
| LI        | DCDC output power inductor    | 22 μH          | DCR < 1.7 Ω, Isat > 500 mA |
| R1        | Loop filter resistor          | 430 Ω          | ±5%                        |
| C3        | Loop filter ceramic capacitor | 22 nF          | ±5%, X7R                   |
| C4        | Loop filter ceramic capacitor | 2.2 nF         | ±5%, X7R                   |
| R2        | Resistor                      | 12.4 kΩ        | ±1%                        |
| C5, C6    | Capacitor                     | 12 pF          | ±5%, C0G                   |



# Package Outline

| Y1             | Crystal  | 25 MHz | <50 ppm |
|----------------|----------|--------|---------|
| R3, R4, R5, R6 | Resistor | 3.3 ΚΩ | ±5%     |

# 10 Package Outline







| Item                                     |       | Symbol    | Minimum | Normal  | Maximum |  |
|------------------------------------------|-------|-----------|---------|---------|---------|--|
| Body Size                                | X     | D         | 4.0 BSC |         |         |  |
| body Size                                | Y     | E         |         | 4.0 BSC |         |  |
| Exposed Pad Size                         | X     | D2        | 2.7     | 2.8     | 2.9     |  |
| Exposed rad Size                         | Y     | E2        | 2.7     | 2.8     | 2.9     |  |
| Total Thickness                          |       | A         | 0.7     | 0.75    | 0.8     |  |
| Molding Thickness                        | A1    |           | 0, 55   |         |         |  |
| LF Thickness                             | A2    | 0.203 REF |         |         |         |  |
| Stand Off                                | A3    | 0         | 0.02    | 0.05    |         |  |
| Lead Width                               |       | b         | 0.15    | 0.25    |         |  |
| Lead Length                              |       | L         | 0.25    | 0.3     | 0.35    |  |
| Lead Pitch                               |       | e         |         | 0.4 BSC |         |  |
| The space from term of lead to exposed p |       | k         |         | 0.3 REF |         |  |
| Package Edge Toler                       | rance | aaa       |         | 0.1     |         |  |
| Lead Offset                              | bbb   |           | 0.07    |         |         |  |
| Molding Flatness                         | ccc   | 0.1       |         |         |         |  |
| Coplanarity                              | eee   | 0, 08     |         |         |         |  |
| Exposed Pad Offset                       | fff   | 0, 1      |         |         |         |  |

SIDE VIEW

Figure 10-1 Package description



**Handling Information** 

# 11 Handling Information

#### **ESD CAUTION**



#### ESD (electrostatic discharge) sensitive device.

Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## 12 References

1. AN10017: S5KM312CL Hardware Design Guide

2. RM10003: S5KM312CL Technical Reference Manual

# 13 Revision History

| Revision | Date      | Data Sheet Status    | Contents                                                      |
|----------|-----------|----------------------|---------------------------------------------------------------|
| 1.0      | 2020/7/24 | Objective Data Sheet | Initial official release                                      |
| 1.01     | 2020/9/1  | Objective Data Sheet | Update frequency range;                                       |
|          |           |                      | Update the table for Doppler FFT;                             |
|          |           |                      | Update the diagram for Doppler FFT                            |
| 1.02     | 2020/9/24 | Objective Data Sheet | Update I2C timing diagram;                                    |
|          |           |                      | Add digital data output notice in application tips            |
| 1.1      | 2021/1/28 | Objective Data Sheet | Update package description and introduction of cascading mode |
| 1.2      | 2021/3/24 | Objective Data Sheet | Update Range FFT, Doppler FFT, Doppler FFT Peak data format   |
| 1.2.1    | 2022/9/22 | Objective Data Sheet | Merge to Application DCC template                             |
| 1.3      | 2022/11/9 | Product Data Sheet   | Update data sheet structure;                                  |
|          |           |                      | Modify timing and sequence diagrams                           |
|          |           |                      |                                                               |



### **Important Notice and Warnings**

## **Important Notice and Warnings**

**Product Specification** — The information and data provided in a product data sheet shall define the specification of the product as agreed between ICLEGEND MICRO and its customer, unless ICLEGEND MICRO and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which ICLEGEND MICRO product is deemed to offer functions and qualities beyond those described in the Product data sheet.

ICLEGEND MICRO provides information in this document which is believed to be accurate and reliable. However, ICLEGEND MICRO does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. ICLEGEND MICRO takes no responsibility for the content in this document if provided by an information source outside of ICLEGEND MICRO. In no event shall ICLEGEND MICRO be liable for any indirect, incidental, punitive, special or consequential damages (including -without limitation -lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

ICLEGEND MICRO reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

These resources are intended for skilled developers designing with ICLEGEND MICRO products. You are solely responsible for (1) selecting the appropriate ICLEGEND MICRO products for your application, (2) designing, validating and operation of your applications and products throughout the lifecycles, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice.

ICLEGEND MICRO grants you permission to use these resources only for development of the application that uses ICLEGEND MICRO products described in this resource. Other reproduction and display of these resources is prohibited. No license is granted to any other ICLEGEND MICRO intellectual property right or to any third party intellectual property right. ICLEGEND MICRO disclaims responsibility for, and you will fully indemnify ICLEGEND MICRO and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

ICLEGEND MICRO products are provided subject to ICLEGEND MICRO's Terms of Sale or other applicable terms. ICLEGEND MICRO's provision of these resources does not expand or otherwise alter ICLEGEND MICRO's applicable warranties or warranty disclaimers for ICLEGEND MICRO products.