| Mnemonics | Operands | Description                                 | Operation                                          | Flags       | #0 |
|-----------|----------|---------------------------------------------|----------------------------------------------------|-------------|----|
|           | •        | Arithmetic ar                               | nd Logic Instructions                              | •           | _  |
| ADD       | Rd, Rr   | Add without Carry                           | Rd ← Rd + Rr                                       | Z,C,N,V,S,H | 1  |
| ADC       | Rd, Rr   | Add with Carry                              | $Rd \leftarrow Rd + Rr + C$                        | Z,C,N,V,S,H | 1  |
| ADIW      | Rd, K    | Add Immediate to Word                       | Rd+1:Rd ← Rd+1:Rd + K                              | Z,C,N,V,S   | 2  |
| SUB       | Rd, Rr   | Subtract without Carry                      | Rd ← Rd - Rr                                       | Z,C,N,V,S,H | 1  |
| SUBI      | Rd, K    | Subtract Immediate                          | Rd ← Rd - K                                        | Z,C,N,V,S,H | 1  |
| SBC       | Rd, Rr   | Subtract with Carry                         | Rd ← Rd - Rr - C                                   | Z,C,N,V,S,H | 1  |
| SBCI      | Rd, K    | Subtract Immediate with Carry               | Rd ← Rd - K - C                                    | Z,C,N,V,S,H | 1  |
| SBIW      | Rd, K    | Subtract Immediate from Word                | Rd+1:Rd ← Rd+1:Rd - K                              | Z,C,N,V,S   | 2  |
| AND       | Rd, Rr   | Logical AND                                 | Rd ← Rd • Rr                                       | Z,N,V,S     | 1  |
| ANDI      | Rd, K    | Logical AND with Immediate                  | $Rd \leftarrow Rd \bullet K$                       | Z,N,V,S     | 1  |
| OR        | Rd, Rr   | Logical OR                                  | Rd ← Rd v Rr                                       | Z,N,V,S     | 1  |
| ORI       | Rd, K    | Logical OR with Immediate                   | Rd ← Rd v K                                        | Z,N,V,S     | 1  |
| EOR       | Rd, Rr   | Exclusive OR                                | $Rd \leftarrow Rd \oplus Rr$                       | Z,N,V,S     | 1  |
| СОМ       | Rd       | One's Complement                            | Rd ← \$FF - Rd                                     | Z,C,N,V,S   | 1  |
| NEG       | Rd       | Two's Complement                            | Rd ← \$00 - Rd                                     | Z,C,N,V,S,H | 1  |
| SBR       | Rd,K     | Set Bit(s) in Register                      | Rd ← Rd v K                                        | Z,N,V,S     | 1  |
| CBR       | Rd,K     | Clear Bit(s) in Register                    | Rd ← Rd • (\$FFh - K)                              | Z,N,V,S     | 1  |
| INC       | Rd       | Increment                                   | Rd ← Rd + 1                                        | Z,N,V,S     | 1  |
| DEC       | Rd       | Decrement                                   | Rd ← Rd - 1                                        | Z,N,V,S     | 1  |
| TST       | Rd       | Test for Zero or Minus                      | Rd ← Rd • Rd                                       | Z,N,V,S     | 1  |
| CLR       | Rd       | Clear Register                              | $Rd \leftarrow Rd \oplus Rd$                       | Z,N,V,S     | 1  |
| SER       | Rd       | Set Register                                | Rd ← \$FF                                          | None        | 1  |
| MUL       | Rd,Rr    | Multiply Unsigned                           | $R1:R0 \leftarrow Rd \times Rr (UU)$               | Z,C         | 2  |
| MULS      | Rd,Rr    | Multiply Signed                             | $R1:R0 \leftarrow Rd \times Rr (SS)$               | Z,C         | 2  |
| MULSU     | Rd,Rr    | Multiply Signed with Unsigned               | $R1:R0 \leftarrow Rd \times Rr (SU)$               | Z,C         | 2  |
| FMUL      | Rd,Rr    | Fractional Multiply Unsigned                | $R1:R0 \leftarrow (Rd \times Rr) << 1 (UU)$        | Z,C         | 2  |
| FMULS     | Rd,Rr    | Fractional Multiply Signed                  | $R1:R0 \leftarrow (Rd \times Rr) << 1 (SS)$        | Z,C         | 2  |
| FMULSU    | Rd,Rr    | Fractional Multiply Signed with<br>Unsigned | $R1:R0 \leftarrow (Rd \times Rr) <<1 \text{ (SU)}$ | Z,C         | 2  |

|        |       | Branch                                | Instructions                                         |             |      |
|--------|-------|---------------------------------------|------------------------------------------------------|-------------|------|
| RJMP   | k     | Relative Jump                         | PC ← PC + k + 1                                      | None        | 2    |
| JMP    |       | Indirect Jump to (Z)                  | PC(15:0) ← Z, PC(21:16) ← 0                          | None        | 2    |
| EIJMP  |       | Extended Indirect Jump to (Z)         | PC(15:0) ← Z, PC(21:16) ← EIND                       | None        | 2    |
| JMP    | k     | Jump                                  | PC ← k                                               | None        | 3    |
| RCALL  | k     | Relative Call Subroutine              | PC ← PC + k + 1                                      | None        | 3/4  |
| ICALL  |       | Indirect Call to (Z)                  | PC(15:0) ← Z, PC(21:16) ← 0                          | None        | 3/4  |
| EICALL |       | Extended Indirect Call to (Z)         | PC(15:0) ← Z, PC(21:16) ← EIND                       | None        | 4    |
| CALL   | k     | Call Subroutine                       | PC ← k                                               | None        | 4/5  |
| RET    |       | Subroutine Return                     | PC ← STACK                                           | None        | 4/5  |
| RETI   |       | Interrupt Return                      | PC ← STACK                                           | 1           | 4/5  |
| CPSE   | Rd,Rr | Compare, Skip if Equal                | if (Rd = Rr) PC ← PC + 2 or 3                        | None        | 1/2/ |
| CP     | Rd,Rr | Compare                               | Rd - Rr                                              | Z,C,N,V,S,H | 1    |
| CPC    | Rd,Rr | Compare with Carry                    | Rd - Rr - C                                          | Z,C,N,V,S,H | 1    |
| CPI    | Rd,K  | Compare with Immediate                | Rd - K                                               | Z,C,N,V,S,H | 1    |
| SBRC   | Rr, b | Skip if Bit in Register Cleared       | if (Rr(b)=0) PC ← PC + 2 or 3                        | None        | 1/2/ |
| SBRS   | Rr, b | Skip if Bit in Register Set           | if (Rr(b)=1) PC ← PC + 2 or 3                        | None        | 1/2/ |
| SBIC   | A, b  | Skip if Bit in I/O Register Cleared   | if(I/O(A,b)=0) PC ← PC + 2 or 3                      | None        | 1/2/ |
| SBIS   | A, b  | Skip if Bit in I/O Register Set       | If(I/O(A,b)=1) PC ← PC + 2 or 3                      | None        | 1/2/ |
| BRBS   | s, k  | Branch if Status Flag Set             | if (SREG(s) = 1) then PC ←PC+k + 1                   | None        | 1/2  |
| BRBC   | s, k  | Branch if Status Flag Cleared         | if (SREG(s) = 0) then PC ←PC+k + 1                   | None        | 1/2  |
| BREQ   | k     | Branch if Equal                       | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$         | None        | 1/2  |
| BRNE   | k     | Branch if Not Equal                   | if (Z = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRCS   | k     | Branch if Carry Set                   | if (C = 1) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRCC   | k     | Branch if Carry Cleared               | if (C = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRSH   | k     | Branch if Same or Higher              | if (C = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRLO   | k     | Branch if Lower                       | if (C = 1) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRMI   | k     | Branch if Minus                       | if (N = 1) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRPL   | k     | Branch if Plus                        | if (N = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRGE   | k     | Branch if Greater or Equal,<br>Signed | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1 | None        | 1/2  |
| BRLT   | k     | Branch if Less Than, Signed           | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1 | None        | 1/2  |
| BRHS   | k     | Branch if Half Carry Flag Set         | if (H = 1) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRHC   | k     | Branch if Half Carry Flag Cleared     | if (H = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRTS   | k     | Branch if T Flag Set                  | if (T = 1) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRTC   | k     | Branch if T Flag Cleared              | if (T = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRVS   | k     | Branch if Overflow Flag is Set        | if (V = 1) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRVC   | k     | Branch if Overflow Flag is<br>Cleared | if (V = 0) then PC $\leftarrow$ PC + k + 1           | None        | 1/2  |
| BRIE   | k     | Branch if Interrupt Enabled           | if ( l = 1) then PC ← PC + k + 1                     | None        | 1/2  |
| BRID   | k     | Branch if Interrupt Disabled          | if (   = 0) then PC ← PC + k + 1                     | None        | 1/2  |

## Registers and Operands

Rd: Destination (and source) register in the Register File

Rr: Source register in the Register File

 R:
 Result after instruction is executed
 SREG:
 Status Register

 K:
 Constant data
 C:
 Carry Flag

 k:
 Constant address
 Z:
 Zero Flag

 b:
 Bit in the Register File or I/O Register (3-bit)
 N:
 Negative Flag

Bit in the Status Register (3-bit) V: Two's complement overflow indicator X,Y,Z: Indirect Address Register S:  $N \oplus V$ , For signed tests

X,Y,Z: Indirect Address Register S:  $N \oplus V$ , For signe (X=R27:R26, Y=R29:R28 and Z=R31:R30) H: Half Carry Flag

A: I/O location address T: Transfer bit used by BLD and BST instructions q: Displacement for direct addressing (6-bit) I: Global Interrupt Enable/Disable Flag

WDR

Watchdog Reset

| 14011               | B : -   |                                                                                           | sfer Instructions                                               | N                   | T.             |
|---------------------|---------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------|----------------|
| MOV                 | Rd, Rr  | Copy Register                                                                             | Rd ← Rr                                                         | None                | 1              |
| MOVW                | Rd, Rr  | Copy Register Pair                                                                        | Rd+1:Rd ← Rr+1:Rr                                               | None                | 1              |
| LDI                 | Rd, K   | Load Immediate                                                                            | Rd ← K                                                          | None                | 1              |
| LDS                 | Rd, k   | Load Direct from data space                                                               | Rd ← (k)                                                        | None                | 2              |
| LD                  | Rd, X   | Load Indirect                                                                             | Rd ← (X)                                                        | None                | 2              |
| LD                  | Rd, X+  | Load Indirect and Post-Increment                                                          | $Rd \leftarrow (X), X \leftarrow X + 1$                         | None                | 2              |
| LD                  | Rd, -X  | Load Indirect and Pre-<br>Decrement                                                       | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                      | None                | 2              |
| LD                  | Rd, Y   | Load Indirect                                                                             | $Rd \leftarrow (Y)$                                             | None                | 2              |
| LD                  | Rd, Y+  | Load Indirect and Post-Increment                                                          | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                         | None                | 2              |
| LD                  | Rd, -Y  | Load Indirect and Pre-                                                                    | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$                      | None                | 2              |
|                     |         | Decrement                                                                                 |                                                                 |                     | _              |
| LDD                 | Rd,Y+q  | Load Indirect with Displacement                                                           | $Rd \leftarrow (Y + q)$                                         | None                | 2              |
| LD                  | Rd, Z   | Load Indirect                                                                             | $Rd \leftarrow (Z)$                                             | None                | 2              |
| LD                  | Rd, Z+  | Load Indirect and Post-Increment                                                          | $Rd \leftarrow (Z), Z \leftarrow Z+1$                           | None                | 2              |
| LD                  | Rd, -Z  | Load Indirect and Pre-<br>Decrement                                                       | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                      | None                | 2              |
| LDD                 | Rd, Z+q | Load Indirect with Displacement                                                           | $Rd \leftarrow (Z + q)$                                         | None                | 2              |
| STS                 | k, Rr   | Store Direct to data space                                                                | Rd ← (k)                                                        | None                | 2              |
| ST                  | X, Rr   | Store Indirect                                                                            | (X) ← Rr                                                        | None                | 2              |
| ST                  | X+, Rr  | Store Indirect and Post-                                                                  | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$          | None                | 2              |
| 01                  | Ατ, τιι | Increment                                                                                 | (A) (= 111, A (= A + 1                                          | 140110              |                |
| ST                  | -X, Rr  | Store Indirect and Pre-                                                                   | $X \leftarrow X - 1$ , $(X) \leftarrow Rr$                      | None                | 2              |
| O.T.                | V 5     | Decrement                                                                                 | 00 - P-                                                         | No                  | +-             |
| ST                  | Y, Rr   | Store Indirect                                                                            | (Y) ← Rr                                                        | None                | 2              |
| ST                  | Y+, Rr  | Store Indirect and Post-<br>Increment                                                     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                         | None                | 2              |
| ST                  | -Y, Rr  | Store Indirect and Pre-                                                                   | Y ← Y - 1, (Y) ← Rr                                             | None                | 2              |
|                     | 1, 2    | Decrement                                                                                 |                                                                 |                     | Ĺ              |
| STD                 | Y+q,Rr  | Store Indirect with Displacement                                                          | $(Y+q) \leftarrow Rr$                                           | None                | 2              |
| ST                  | Z, Rr   | Store Indirect                                                                            | (Z) ← Rr                                                        | None                | 2              |
| ST                  | Z+, Rr  | Store Indirect and Post-                                                                  | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                         | None                | 2              |
|                     |         | Increment                                                                                 |                                                                 |                     | <del></del>    |
| ST                  | -Z, Rr  | Store Indirect and Pre-                                                                   | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$                      | None                | 2              |
| 0.70                | 7       | Decrement                                                                                 | (7)                                                             | N                   | +              |
| STD                 | Z+q,Rr  | Store Indirect with Displacement                                                          |                                                                 | None                | 2              |
| LPM                 | Dd 7    | Load Program Memory                                                                       | R0 ← (Z)                                                        | None                | 3              |
| LPM                 | Rd, Z   | Load Program Memory                                                                       | Rd ← (Z)                                                        | None                | 3              |
| LPW                 | Rd, Z+  | Load Program Memory and Post-<br>Increment                                                | $Rd \leftarrow (Z), Z \leftarrow Z + 1$                         | None                | 3              |
| ELPM                |         | Extended Load Program Memory                                                              | R0 ← (RAMPZ:Z)                                                  | None                | 3              |
| ELPM                | Rd, Z   | Extended Load Program Memory                                                              | $Rd \leftarrow (RAMPZ:Z)$                                       | None                | 3              |
| ELPM                | Rd, Z+  | Extended Load Program Memory                                                              | $Rd \leftarrow (RAMPZ:Z), Z \leftarrow Z + 1$                   | None                | 3              |
|                     |         | and Post-Increment                                                                        |                                                                 |                     | _              |
| SPM                 |         | Store Program Memory                                                                      | (Z) ← R1:R0                                                     | None                | <del>  -</del> |
| ESPM                |         | Extended Store Program<br>Memory                                                          | (RAMPZ:Z) ← R1:R0                                               | None                | -              |
| IN                  | Rd, A   | In From I/O Location                                                                      | Rd ← I/O(A)                                                     | None                | 1              |
| OUT                 | A, Rr   | Out To I/O Location                                                                       | I/O(A) ← Rr                                                     | None                | 1              |
| PUSH                | Rr      | Push Register on Stack                                                                    | STACK ← Rr                                                      | None                | 2              |
| POP                 | Rd      | Pop Register from Stack                                                                   | Rd ← STACK                                                      | None                | 2              |
|                     |         | Bit and Bit-                                                                              | test Instructions                                               | '                   |                |
| LSL                 | Rd      | Logical Shift Left                                                                        | $Rd(n+1)\leftarrow Rd(n), Rd(0)\leftarrow 0, C\leftarrow Rd(7)$ | Z,C,N,V,H           | 1              |
| LSR                 | Rd      | Logical Shift Right                                                                       | $Rd(n)\leftarrow Rd(n+1), Rd(7)\leftarrow 0, C\leftarrow Rd(0)$ | Z,C,N,V             | 1              |
| ROL                 | Rd      | Rotate Left Through Carry                                                                 | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$   | Z,C,N,V,H           | 1              |
| ROR                 | Rd      | Rotate Right Through Carry                                                                | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$   | Z,C,N,V             | 1              |
| ASR                 | Rd      | Arithmetic Shift Right                                                                    | $Rd(n) \leftarrow Rd(n+1), n=06$                                | Z,C,N,V             | 1              |
| SWAP                | Rd      | Swap Nibbles                                                                              | Rd(30) ↔ Rd(74)                                                 | None                | 1              |
| BSET                | s       | Flag Set                                                                                  | SREG(s) ← 1                                                     | SREG(s)             | 1              |
| BCLR                | s       | Flag Clear                                                                                | $SREG(s) \leftarrow 0$                                          | SREG(s)             | 1              |
| SBI                 | A, b    | Set Bit in I/O Register                                                                   | I/O(A, b) ← 1                                                   | None                | 2              |
| СВІ                 | A, b    | Clear Bit in I/O Register                                                                 | I/O(A, b) ← 0                                                   | None                | 2              |
| BST                 | Rr, b   | Bit Store from Register to T                                                              | T ← Rr(b)                                                       | Т                   | 1              |
| BLD                 | Rd, b   | Bit load from T to Register                                                               | Rd(b) ← T                                                       | None                | 1              |
| SEC                 |         | Set Carry                                                                                 | C ← 1                                                           | С                   | 1              |
| CLC                 |         | Clear Carry                                                                               | C ← 0                                                           | С                   | 1              |
| SEN                 |         | Set Negative Flag                                                                         | N ← 1                                                           | N                   | 1              |
| CLN                 |         | Clear Negative Flag                                                                       | N ← 0                                                           | N                   | 1              |
| SEZ                 |         | Set Zero Flag                                                                             | Z ← 1                                                           | Z                   | 1              |
| CLZ                 |         | Clear Zero Flag                                                                           | Z ← 0                                                           | Z                   | 1              |
| SEI                 |         | Global Interrupt Enable                                                                   | I←1                                                             | I                   | 1              |
| CLI                 |         | Global Interrupt Disable                                                                  | 1 ← 0                                                           | I                   | 1              |
| SES                 |         | Set Signed Test Flag                                                                      | S ← 1                                                           | s                   | 1              |
| CLS                 |         | Clear Signed Test Flag                                                                    | S ← 0                                                           | S                   | 1              |
|                     |         | Set Two's Complement Overflow                                                             | V ← 1                                                           | V                   | 1              |
| SEV                 |         | Clear Two's Complement                                                                    | V ← 0                                                           | V                   | 1              |
| SEV                 |         | Overflow                                                                                  |                                                                 |                     | 1              |
| CLV                 |         | Set Tin SDEO                                                                              | L T ← 1                                                         | I T                 |                |
| CLV                 |         | Set T in SREG                                                                             | T ← 1                                                           | Т                   | +              |
| CLV<br>SET<br>CLT   |         | Clear T in SREG                                                                           | T ← 0                                                           | Т                   | 1              |
| SET<br>CLT<br>SEH   |         | Clear T in SREG Set Half Carry Flag in SREG                                               | T ← 0<br>H ← 1                                                  | Т                   | 1              |
| SET CLT SEH CLH     |         | Clear T in SREG  Set Half Carry Flag in SREG  Clear Half Carry Flag in SREG               | T ← 0                                                           | Т<br>Н              | 1 1 1          |
| SET CLT SEH CLH NOP |         | Clear T in SREG  Set Half Carry Flag in SREG  Clear Half Carry Flag in SREG  No Operation | T ← 0<br>H ← 1<br>H ← 0                                         | T<br>H<br>H<br>None | 1 1 1 1        |
| SET CLT SEH CLH     |         | Clear T in SREG  Set Half Carry Flag in SREG  Clear Half Carry Flag in SREG               | T ← 0<br>H ← 1                                                  | Т<br>Н              | 1 1 1          |

(see specific descr. for WDR)

None