# Addendum to SemVer: System-on-Chip Packages

#### Overview

SoC packages are similar to sofware in many ways, e.g. the are written in human-readable computer languages and often use version control systems, but differ in what comprises an "API". This is an addendum to the SemVer 2.0.0 specification which clarifies how to apply SemVer to System-on-Chip packages. It is assumed that you have read and understood:

- RFC 2119
- SemVer 2.0.0

The main difference between software packages and SoC packages is in what constitutes a public Application Programming Interface (API).

In software libraries written in the C language, an API includes:

- Names of header files which a library user can reference via #include.
- Names of preprocessor macros (defined with the #define directive).
- Semantics of preprocessor macros.
- Values of constants.
- Names of exposed functions.
- Order of arguments to exposed functions.
- Anything else which a library user might reasonably rely on.

In command-line applications, an API includes:

- Names of command-line options, flags, and sub-commands.
- Default values of command-line options.
- Precedence of configuration files.
- Anything else which an application user might reasonably rely on.

Those examples of software public APIs demonstrate that an API can be described more generally as anything which a user might reasonably rely on.

SoC packages are typically written in specialised languages such as SystemVerilog (IEEE1800-2017) and VHDL (IEEE1076-2019) which facilitate synthesis to physical digital logic circuits. Different from software, SoC designs have users with fundamentally different requirements including higher-level designs, highlevel software, and (most critically) physical implementation.

### Changes in SystemVerilog

An illustrative example, shown in SystemVerilog, is useful to demonstrate API components of a typical SoC peripheral where sequential logic is implemented with D-type flip-flops (DFFs). Let's say that our module Alu performs arithmetic operations on its inputs, drives known values on its outputs, and provides register access via the APB protocol. There is one configuration register called CFG at the address 12'h444, with a reset value of 32'd5, arranged as two fields CFG[2:1]=OPERATION and CFG[0]=ENABLE.

```
module Alu
  #(parameter int RESULT_W = 16
)
  ( input var logic [1:0][7:0] i_operands
  , output var logic [RESULT_W-1:0] o_resultant
  , APB.slave ifc_APB
);

localparam bit MYCONSTANT = 1'b1;
logic foo_d; // Assignment via `always_comb` or `assign`.
logic foo_q; // Assignment via `always_ff`.

// ... snip ...
endmodule
```

#### **MAJOR** Versions

Given a version number MAJOR.MINOR.PATCH, increment the:

1. MAJOR version when you make incompatible API changes

Referencing the example, the MAJOR version must be incremented with any of the following changes:

- Modified module name which integrators use to declare an instance of the peripheral, e.g. Alu → MyAritmetic. Existing code using the name Alu will not elaborate unchanged.
- Removed parameter port, e.g. RESULT\_W. Existing code overriding the parameter value will not elaborate unchanged.
- Modified parameter port kind, e.g. parameter → localparam, i.e. overridable to non-overridable. Existing code overriding the parameter value will not elaborate unchanged.
- Modified parameter port name, e.g. RESULT\_W  $\to$  OUT\_WIDTH. Existing code using the name RESULT\_W will not elaborate unchanged.
- Modified parameter port default value, e.g.  $16 \rightarrow 5$ , including addition or removal of the explicit default value. Existing code may depend on the default value for critical functionality.
- Removed signal port, e.g. o\_resultant. Existing code using that port will not elaborate unchanged.
- Modified signal port datatype, e.g. logic [1:0] [7:0] → logic [15:0]. Existing code may depend on the size and structure of the port datatype, and input expressions may be cast to an unexpected width or datatype.
- Modified signal port name, e.g. i\_operands → i\_numbers. Existing code using the name i\_operands will not elaborate unchanged.
- Removed interface port, e.g. <a href="ifc\_APB">ifc\_APB</a>. Existing code using the APB interface will not elaborate unchanged.
- Modified interface port type, e.g. APB.slave  $\to$  AXI.slave. Existing code using the APB interface will not elaborate unchanged.
- Modified interface port name, e.g.  $ifc\_APB \rightarrow myApb$ . Existing code using the name  $ifc\_APB$  will not elaborate unchanged.

- Removed or modified sequential signal name, e.g. foo\_q → bar\_q. Existing code referencing foo\_q will not find the inferred DFF. You may not notice the breakage until your colleagues in physical implementation notify you that their scripts don't work. In the worst cases, DFFs requiring special treatment can be silently missed.
- Any added, removed, or renamed hierarchical middle layer, e.g. Alu.u\_pipeA1 → Alu.u\_wrapperA.u\_pipe1. Existing code, particularly for physical implementation, may depend on the hierarchical names.
- Removed, or renamed hierarchical bottom layer, e.g. Alu.u\_pipeA1 →
  Alu.u\_pipeA[1]. Existing code, particularly for physical implementation,
  may depend on the hierarchical names.
- Any machine-readable tool command comment, e.g. // synopsys parallel\_case. Existing flows are likely to depend on these for critical functionality.
- Removed software-accessible register, e.g. CFG. Existing system software accessing the CFG address will not operate equivalently.
- Modified software-accessible register address, e.g. 12'h444 → 12'h888.
   Existing system software accessing the address 0x444 will not operate equivalently. Exception: Changes to match previously published documentation, i.e. bug fixes, may only warrant a MINOR increment.
- Modified software-accessible register field layout, e.g. CFG[0]=ENABLE →
  CFG[31]=ENABLE. Existing system software accessing the register will not
  operate equivalently. Exception: Changes to match previously published
  documentation, i.e. bug fixes, may only warrant a MINOR increment.
- Modified software-accessible register reset value, e.g. 32'd5 → 32'd0. Existing system software accessing the register will not operate equivalently, particularly software performing non-atomic read-modify-write operations on startup like cfg->operation++. Exception: Changes to match previously published documentation, i.e. bug fixes, may only warrant a MINOR increment.

To summarise, the MAJOR version must be incremented with any changes which require updates to any projects that fetch your updated module.

#### **MINOR** Versions

Given a version number MAJOR.MINOR.PATCH, increment the:

2. MINOR version when you add functionality in a backwards compatible manner

Where SemVer specifies *adding* functionality, SoC packages must update the MINOR version (if not MAJOR) with any of the following modifications as well as additions:

- Added parameter port, e.g. ANOTHER. Existing code will elaborate unchanged.
- Modified parameter port datatype, e.g. int to bit [3:0], including removal of the explicit datatype. Existing code may elaborate unchanged, but override values may be cast to an unexpected width or datatype. If

- existing code needs changes to elaborate with the updated version, then increment MAJOR instead.
- Added signal port, e.g. output o\_another. Existing code may elaborate unchanged and a new signal port implies new functionality.
- Modified signal port direction, e.g. myport → output myport. Default direction is inout. Existing code may elaborate unchanged, but simulation semantics may be different. If existing code needs changes to elaborate with the updated version, then increment MAJOR instead.
- Modified signal port nettype, e.g. input logic → input var logic. Default nettype of input and inout signal ports with datatype logic is tri, but for output ports it's var. Existing code may elaborate unchanged, but simulation semantics may be different. If existing code needs changes to elaborate with the updated version, then increment MAJOR instead.
- Added interface port, e.g. OCP.slave. Existing code may elaborate unchanged and a new interface port implies new functionality.
- Modified sequential signal datatype or expression, e.g. logic [1:0] foo\_q
   → FooEnum\_t foo\_q. Backwards-compatible changes only require a MI NOR increment, but incompatible changes like reducing the *intended* width
   of a DFF vector require a MAJOR increment.
- Added hierarchical bottom layer, e.g. Alu.u\_pipeA2. New hierarchy implies new functionality, not just a bug fix.
- Added software-accessible register, e.g. STATUS. Existing system software
  will not operate equivalently, and updated software may use the new
  functionality.

## **PATCH Versions**

Given a version number MAJOR.MINOR.PATCH, increment the:

3. PATCH version when you make backwards compatible bug fixes

As with SemVer, only backwards-compatible changes (for all downstream users) are allowed within a PATCH increment version.

- Added, removed, or modified internal constant, e.g. MYCONSTANT  $\to$  BETTERNAME. Internal constants should not be relied upon downstream.
- Added, removed, or modified internal combinational signal, e.g. foo\_d → bar\_d. Internal combinational signals should not be relied upon downstream. Exception: If you change special signals which are *intended* to be probed or forced by downstream users, increment MAJOR instead, e.g. disableChecks → turnOffChecks.
- Added internal sequential signal, e.g. new\_q. Additional DFFs will affect
  area, power, achieveable fmax and cost, but are unlikely to break physical
  implementation flows outright. Note, removed or renamed internal signals
  require a MAJOR increment.
- Any machine-readable status tracker comment, e.g. /\* TODO: Something
   \*/. Note, if there are updated status tracker comments, there's a good chance the changes also involve enough to warrant a MINOR or MAJOR increment.
- Any human-only comment, e.g. /\* Isn't this nice \*/.

# SemVer for SystemVerilog Cheatsheet

| How                  | What                           | Min. Incr. |
|----------------------|--------------------------------|------------|
| mod                  | Top-level module name          | MAJOR      |
| add                  | Parameter port                 | MINOR      |
| rem                  | Parameter port                 | MAJOR      |
| $\operatorname{mod}$ | Parameter port kind            | MAJOR      |
| mod                  | Parameter port datatype        | MINOR      |
| $\operatorname{mod}$ | Parameter port name            | MAJOR      |
| mod                  | Parameter port default value   | MAJOR      |
| add                  | Signal port                    | MINOR      |
| $\operatorname{rem}$ | Signal port                    | MAJOR      |
| mod                  | Signal port direction          | MINOR      |
| mod                  | Signal port nettype            | MINOR      |
| $\operatorname{mod}$ | Signal port datatype           | MAJOR      |
| mod                  | Signal port name               | MAJOR      |
| add                  | Interface port                 | MINOR      |
| rem                  | Interface port                 | MAJOR      |
| mod                  | Interface port type            | MAJOR      |
| $\operatorname{mod}$ | Interface port name            | MAJOR      |
| any                  | Internal constant              | PATCH      |
| any                  | Combinatorial signal           | PATCH      |
| add                  | Sequential signal              | PATCH      |
| rem                  | Sequential signal              | MAJOR      |
| mod                  | Sequential signal name         | MAJOR      |
| $\operatorname{mod}$ | Sequential signal datatype     | MINOR      |
| mod                  | Sequential signal expression   | MINOR      |
| any                  | Hierarchy middle layer         | MAJOR      |
| add                  | Hierarchy bottom layer         | MINOR      |
| mod                  | Hierarchy bottom layer         | MAJOR      |
| rem                  | Hierarchy bottom layer         | MAJOR      |
| any                  | Tool command comment           | MAJOR      |
| any                  | Status tracker comment         | PATCH      |
| any                  | Human-only comment             | PATCH      |
| add                  | Software register              | MINOR      |
| rem                  | Software register              | MAJOR      |
| $\operatorname{mod}$ | Software register address      | MAJOR      |
| $\operatorname{mod}$ | Software register field layout | MAJOR      |
| $\operatorname{mod}$ | Software register reset value  | MAJOR      |