#### CSCE 616 – Hardware Design Verification

Lab – 10 Regression

--SAUMIL GOGRI

#### Objective – Write Tests and Run Regression

- Virtual Sequencer
- Virtual Sequence
- •UVM Test
- Regression

### Virtual Sequencer

A virtual sequencer is a component in the UVM TB architecture which controls the flow of stimulus or sequence items of more than one sequencer.



## Virtual Sequence

A virtual sequence is a container to start multiple sequences on different sequencers.

The virtual sequencer handles the real sequencers in the Agent.



#### **UVM** Test

Test class contains the environment, configuration properties, class overrides etc.

A sequence/sequences are created and started in the test.

The UVM TB is activated when run\_test() method is called from top.

There are two ways to start any sequence in test:

- 1. uvm\_config\_db#(uvm\_object\_wrapper)::set(this, "\*.vsequencer.run\_phase", "default\_sequence", <v\_sequence>::type\_id::get());
- 2. <v\_sequence>.start(env.<vsequencer>)

# Thank you