# 13 Quad-SPI interface (QUADSPI)

# 13.1 Introduction

The QUADSPI is a specialized communication interface targeting single, dual or quad SPI Flash memories. It can operate in any of the three following modes:

- indirect mode: all the operations are performed using the QUADSPI registers
- status polling mode: the external Flash memory status register is periodically read and an interrupt can be generated in case of flag setting
- memory-mapped mode: the external Flash memory is mapped to the microcontroller address space and is seen by the system as if it was an internal memory

Both throughput and capacity can be increased two-fold using dual-flash mode, where two Quad-SPI Flash memories are accessed simultaneously.

# 13.2 QUADSPI main features

- Three functional modes: indirect, status-polling, and memory-mapped
- Dual-flash mode, where 8 bits can be sent/received simultaneously by accessing two Flash memories in parallel.
- SDR and DDR support
- Fully programmable opcode for both indirect and memory mapped mode
- Fully programmable frame format for both indirect and memory mapped mode
- Integrated FIFO for reception and transmission
- 8, 16, and 32-bit data accesses are allowed
- DMA channel for indirect mode operations
- Interrupt generation on FIFO threshold, timeout, operation complete, and access error

# 13.3 QUADSPI functional description

# 13.3.1 QUADSPI block diagram

Figure 62. QUADSPI block diagram when dual-flash mode is disabled



4

RM0431 Rev 3 347/1408



Figure 63. QUADSPI block diagram when dual-flash mode is enabled

# 13.3.2 QUADSPI pins

*Table 82* lists the QUADSPI pins, six for interfacing with a single Flash memory, or 10 to 11 for interfacing with two Flash memories (FLASH 1 and FLASH 2) in dual-flash mode.

| Signal name | Signal type          | Description                                                                                                      |
|-------------|----------------------|------------------------------------------------------------------------------------------------------------------|
| CLK         | Digital output       | Clock to FLASH 1 and FLASH 2                                                                                     |
| BK1_IO0/SO  | Digital input/output | Bidirectional IO in dual/quad modes or serial output in single mode, for FLASH 1                                 |
| BK1_IO1/SI  | Digital input/output | Bidirectional IO in dual/quad modes or serial input in single mode, for FLASH 1                                  |
| BK1_IO2     | Digital input/output | Bidirectional IO in quad mode, for FLASH 1                                                                       |
| BK1_IO3     | Digital input/output | Bidirectional IO in quad mode, for FLASH 1                                                                       |
| BK2_IO0/SO  | Digital input/output | Bidirectional IO in dual/quad modes or serial output in single mode, for FLASH 2                                 |
| BK2_IO1/SI  | Digital input/output | Bidirectional IO in dual/quad modes or serial input in single mode, for FLASH 2                                  |
| BK2_IO2     | Digital input/output | Bidirectional IO in quad mode, for FLASH 2                                                                       |
| BK2_IO3     | Digital input/output | Bidirectional IO in quad mode, for FLASH 2                                                                       |
| BK1_nCS     | Digital output       | Chip select (active low) for FLASH 1. Can also be used for FLASH 2 if QUADSPI is always used in dual-flash mode. |
| BK2_nCS     | Digital output       | Chip select (active low) for FLASH 2. Can also be used for FLASH 1 if QUADSPI is always used in dual-flash mode. |

Table 82. QUADSPI pins



## 13.3.3 QUADSPI command sequence

The QUADSPI communicates with the Flash memory using commands. Each command can include 5 phases: instruction, address, alternate byte, dummy, data. Any of these phases can be configured to be skipped, but at least one of the instruction, address, alternate byte, or data phase must be present.

nCS falls before the start of each command and rises again after each command finishes.



Figure 64. An example of a read command in quad mode

#### Instruction phase

During this phase, an 8-bit instruction, configured in INSTRUCTION field of QUADSPI\_CCR[7:0] register, is sent to the Flash memory, specifying the type of operation to be performed.

Though most Flash memories can receive instructions only one bit at a time from the IO0/SO signal (single SPI mode), the instruction phase can optionally send 2 bits at a time (over IO0/IO1 in dual SPI mode) or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad SPI mode). This can be configured using the IMODE[1:0] field of QUADSPI\_CCR[9:8] register.

When IMODE = 00, the instruction phase is skipped, and the command sequence starts with the address phase, if present.

#### Address phase

In the address phase, 1-4 bytes are sent to the Flash memory to indicate the address of the operation. The number of address bytes to be sent is configured in the ADSIZE[1:0] field of QUADSPI\_CCR[13:12] register. In indirect and automatic-polling modes, the address bytes to be sent are specified in the ADDRESS[31:0] field of QUADSPI\_AR register, while in memory-mapped mode the address is given directly via the AHB (from the Cortex® or from a DMA).

The address phase can send 1 bit at a time (over SO in single SPI mode), 2 bits at a time (over IO0/IO1 in dual SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad SPI mode). This can be configured using the ADMODE[1:0] field of QUADSPI\_CCR[11:10] register.

When ADMODE = 00, the address phase is skipped, and the command sequence proceeds directly to the next phase, if any.



RM0431 Rev 3 349/1408

#### Alternate-bytes phase

In the alternate-bytes phase, 1-4 bytes are sent to the Flash memory, generally to control the mode of operation. The number of alternate bytes to be sent is configured in the ABSIZE[1:0] field of QUADSPI\_CCR[17:16] register. The bytes to be sent are specified in the QUADSPI\_ABR register.

The alternate-bytes phase can send 1 bit at a time (over SO in single SPI mode), 2 bits at a time (over IO0/IO1 in dual SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad SPI mode). This can be configured using the ABMODE[1:0] field of QUADSPI\_CCR[15:14] register.

When ABMODE = 00, the alternate-bytes phase is skipped, and the command sequence proceeds directly to the next phase, if any.

There may be times when only a single nibble needs to be sent during the alternate-byte phase rather than a full byte, such as when dual-mode is used and only two cycles are used for the alternate bytes. In this case, firmware can use quad-mode (ABMODE = 11) and send a byte with bits 7 and 3 of ALTERNATE set to '1' (keeping the IO3 line high), and bits 6 and 2 set to '0' (keeping the IO2 line low). In this case the upper two bits of the nibble to be sent are placed in bits 4:3 of ALTERNATE while the lower two bits are placed in bits 1 and 0. For example, if the nibble 2 (0010) is to be sent over IO0/IO1, then ALTERNATE should be set to 0x8A (1000\_1010).

### **Dummy-cycles phase**

In the dummy-cycles phase, 1-31 cycles are given without any data being sent or received, in order to allow the Flash memory the time to prepare for the data phase when higher clock frequencies are used. The number of cycles given during this phase is specified in the DCYC[4:0] field of QUADSPI\_CCR[22:18] register. In both SDR and DDR modes, the duration is specified as a number of full CLK cycles.

When DCYC is zero, the dummy-cycles phase is skipped, and the command sequence proceeds directly to the data phase, if present.

The operating mode of the dummy-cycles phase is determined by DMODE.

In order to assure enough "turn-around" time for changing the data signals from output mode to input mode, there must be at least one dummy cycle when using dual or quad mode to receive data from the Flash memory.

#### Data phase

During the data phase, any number of bytes can be sent to, or received from the Flash memory.

In indirect and automatic-polling modes, the number of bytes to be sent/received is specified in the QUADSPI\_DLR register.

In indirect write mode the data to be sent to the Flash memory must be written to the QUADSPI\_DR register, while in indirect read mode the data received from the Flash memory is obtained by reading from the QUADSPI\_DR register.

In memory-mapped mode, the data which is read is sent back directly over the AHB to the Cortex or to a DMA.

The data phase can send/receive 1 bit at a time (over SO/SI in single SPI mode), 2 bits at a time (over IO0/IO1 in dual SPI mode), or 4 bits at a time (over IO0/IO1/IO2/IO3 in quad SPI



mode). This can be configured using the ABMODE[1:0] field of QUADSPI\_CCR[15:14] register.

When DMODE = 00, the data phase is skipped, and the command sequence finishes immediately by raising nCS. This configuration must only be used in only indirect write mode

## 13.3.4 QUADSPI signal interface protocol modes

### Single SPI mode

Legacy SPI mode allows just a single bit to be sent/received serially. In this mode, data is sent to the Flash memory over the SO signal (whose I/O shared with IOO). Data received from the Flash memory arrives via SI (whose I/O shared with IO1).

The different phases can each be configured separately to use this single bit mode by setting the IMODE/ADMODE/ABMODE/DMODE fields (in QUADSPI CCR) to 01.

In each phase which is configured in single mode:

- IO0 (SO) is in output mode
- IO1 (SI) is in input mode (high impedance)
- IO2 is in output mode and forced to '0' (to deactivate the "write protect" function)
- IO3 is in output mode and forced to '1' (to deactivate the "hold" function)

This is the case even for the dummy phase if DMODE = 01.

#### **Dual SPI mode**

In dual SPI mode, two bits are sent/received simultaneously over the IO0/IO1 signals.

The different phases can each be configured separately to use dual SPI mode by setting the IMODE/ADMODE/ABMODE/DMODE fields of QUADSPI\_CCR register to 10.

In each phase which is configured in dual mode:

- IO0/IO1 are at high-impedance (input) during the data phase for read operations, and outputs in all other cases
- IO2 is in output mode and forced to '0'
- IO3 is in output mode and forced to '1'

In the dummy phase when DMODE = 01, IO0/IO1 are always high-impedance.

#### **Quad SPI mode**

In quad SPI mode, four bits are sent/received simultaneously over the IO0/IO1/IO2/IO3 signals.

The different phases can each be configured separately to use quad SPI mode by setting the IMODE/ADMODE/ABMODE/DMODE fields of QUADSPI CCR register to 11.

In each phase which is configured in quad mode, IO0/IO1/IO2/IO3 are all are at high-impedance (input) during the data phase for read operations, and outputs in all other cases.

In the dummy phase when DMODE = 11, IO0/IO1/IO2/IO3 are all high-impedance.

IO2 and IO3 are used only in Quad SPI mode. If none of the phases are configured to use Quad SPI mode, then the pins corresponding to IO2 and IO3 can be used for other functions even while QUADSPI is active.

4

RM0431 Rev 3 351/1408

#### SDR mode

By default, the DDRM bit (QUADSPI\_CCR[31]) is 0 and the QUADSPI operates in single data rate (SDR) mode.

In SDR mode, when the QUADSPI is driving the IO0/SO, IO1, IO2, IO3 signals, these signals transition only with the falling edge of CLK.

When receiving data in SDR mode, the QUADSPI assumes that the Flash memories also send the data using CLK's falling edge. By default (when SSHIFT = 0), the signals are sampled using the following (rising) edge of CLK.

#### **DDR** mode

When the DDRM bit (QUADSPI\_CCR[31]) is set to 1, the QUADSPI operates in double data rate (DDR) mode.

In DDR mode, when the QUADSPI is driving the IO0/SO, IO1, IO2, IO3 signals in the address/alternate-byte/data phases, a bit is sent on each of the falling and rising edges of CLK.

The instruction phase is not affected by DDRM. The instruction is always sent using CLK's falling edge.

When receiving data in DDR mode, the QUADSPI assumes that the Flash memories also send the data using both rising and falling CLK edges. When DDRM = 1, firmware must clear SSHIFT bit (bit 4 of QUADSPI\_CR). Thus, the signals are sampled one half of a CLK cycle later (on the following, opposite edge).



Figure 65. An example of a DDR command in quad mode

# **Dual-flash mode**

When the DFM bit (bit 6 of QUADSPI\_CR) is 1, the QUADSPI is in dual-flash mode, where two external quad SPI Flash memories (FLASH 1 and FLASH 2) are used in order to send/receive 8 bits (or 16 bits in DDR mode) every cycle, effectively doubling the throughput as well as the capacity.

Each of the Flash memories use the same CLK and optionally the same nCS signals, but each have separate IO0, IO1, IO2, and IO3 signals.

Dual-flash mode can be used in conjunction with single-bit, dual-bit, and quad-bit modes, as well as with either SDR or DDR mode.

The Flash memory size, as specified in FSIZE[4:0] (QUADSPI\_DCR[20:16]), should reflect the total Flash memory capacity, which is double the size of one individual component.

If address X is even, then the byte which the QUADSPI gives for address X is the byte at the address X/2 of FLASH 1, and the byte which the QUADSPI gives for address X+1 is the byte at the address X/2 of FLASH 2. In other words, bytes at even addresses are all stored in FLASH 1 and bytes at odd addresses are all stored in FLASH 2.

When reading the Flash memories status registers in dual-flash mode, twice as many bytes should be read compared to doing the same read in single-flash mode. This means that if each Flash memory gives 8 valid bits after the instruction for fetching the status register, then the QUADSPI must be configured with a data length of 2 bytes (16 bits), and the QUADSPI will receive one byte from each Flash memory. If each Flash memory gives a status of 16 bits, then the QUADSPI must be configured to read 4 bytes to get all the status bits of both Flash memories in dual-flash mode. The least-significant byte of the result (in the data register) is the least-significant byte of FLASH 1 status register, while the next byte is the least-significant byte of FLASH 2 status register. Then, the third byte of the data register is FLASH 1 second byte, while the forth byte is FLASH 2 second byte (in the case that the Flash memories have 16-bit status registers).

An even number of bytes must always be accessed in dual-flash mode. For this reason, bit 0 of the data length field (QUADSPI\_DLR[0]) is stuck at 1 when DRM = 1.

In dual-flash mode, the behavior of FLASH 1 interface signals are basically the same as in normal mode. FLASH 2 interface signals have exactly the same waveforms as FLASH 1 during the instruction, address, alternate-byte, and dummy-cycles phases. In other words, each Flash memory always receives the same instruction and the same address. Then, during the data phase, the BK1\_IOx and BK2\_IOx buses are both transferring data in parallel, but the data that are sent to (or received from) FLASH 1 are distinct from those of FLASH 2.

# 13.3.5 QUADSPI indirect mode

When in indirect mode, commands are started by writing to QUADSPI registers and data is transferred by writing or reading the data register, in the same way as for other communication peripherals.

When FMODE = 00 (QUADSPI\_CCR[27:26]), the QUADSPI is in indirect write mode, where bytes are sent to the Flash memory during the data phase. Data are provided by writing to the data register (QUADSPI\_DR).

When FMODE = 01, the QUADSPI is in indirect read mode, where bytes are received from the Flash memory during the data phase. Data are recovered by reading QUADSPI\_DR.

The number of bytes to be read/written is specified in the data length register (QUADSPI\_DLR). If QUADSPI\_DLR = 0xFFFF\_FFFF (all 1's), then the data length is considered undefined and the QUADSPI simply continues to transfer data until the end of Flash memory (as defined by FSIZE) is reached. If no bytes are to be transferred, DMODE (QUADSPI\_CCR[25:24]) should be set to 00.

If QUADSPI\_DLR = 0xFFFF\_FFFF and FSIZE = 0x1F (max value indicating a 4GB Flash memory), then in this special case the transfers continue indefinitely, stopping only after an abort request or after the QUADSPI is disabled. After the last memory address is read (at address 0xFFFF\_FFFF), reading continues with address = 0x0000\_0000.

When the programmed number of bytes to be transmitted or received is reached, TCF is set and an interrupt is generated if TCIE = 1. In the case of undefined number of data, the TCF



RM0431 Rev 3 353/1408

is set when the limit of the external SPI memory is reached according to the Flash memory size defined in the QUADSPI\_CR.

#### Triggering the start of a command

Essentially, a command starts as soon as firmware gives the last information that is necessary for this command. Depending on the QUADSPI configuration, there are three different ways to trigger the start of a command in indirect mode. The commands starts immediately after:

- a write is performed to INSTRUCTION[7:0] (QUADSPI\_CCR), if no address is necessary (when ADMODE = 00) and if no data needs to be provided by the firmware (when FMODE = 01 or DMODE = 00)
- a write is performed to ADDRESS[31:0] (QUADSPI\_AR), if an address is necessary (when ADMODE != 00) and if no data needs to be provided by the firmware (when FMODE = 01 or DMODE = 00)
- a write is performed to DATA[31:0] (QUADSPI\_DR), if an address is necessary (when ADMODE != 00) and if data needs to be provided by the firmware (when FMODE = 00 and DMODE != 00)

Writes to the alternate byte register (QUADSPI\_ABR) never trigger the communication start. If alternate bytes are required, they must be programmed before.

As soon as a command is started, the BUSY bit (bit 5 of QUADSPI\_SR) is automatically set.

#### FIFO and data management

In indirect mode, data go through a 32-byte FIFO which is internal to the QUADSPI. FLEVEL[5:0] (QUADSPI\_SR[13:8]) indicates how many bytes are currently being held in the FIFO.

In indirect write mode (FMODE = 00), firmware adds data to the FIFO when it writes QUADSPI\_DR. Word writes add 4 bytes to the FIFO, halfword writes add 2 bytes, and byte writes add only 1 byte. If firmware adds too many bytes to the FIFO (more than is indicated by DL[31:0]), the extra bytes are flushed from the FIFO at the end of the write operation (when TCF is set).

Byte/halfword accesses to QUADSPI\_DR must be done only to the least significant byte/halfword of the 32-bit register.

FTHRES[3:0] is used to define a FIFO threshold. When the threshold is reached, the FTF (FIFO threshold flag) is set. In indirect read mode, FTF is set when the number of valid bytes to be read from the FIFO is above the threshold. FTF is also set if there are data in the FIFO after the last byte is read from the Flash memory, regardless of the FTHRES setting. In indirect write mode, FTF is set when the number of empty bytes in the FIFO is above the threshold.

If FTIE = 1, there is an interrupt when FTF is set. If DMAEN = 1, a DMA transfer is initiated when FTF is set. FTF is cleared by HW as soon as the threshold condition is no longer true (after enough data has been transferred by the CPU or DMA).

In indirect read mode, when the FIFO becomes full, the QUADSPI temporarily stops reading bytes from the Flash memory to avoid an overrun. Note that the reading of the Flash memory does not restart until 4 bytes become vacant in the FIFO (when FLEVEL  $\leq$  28). Thus, when FTHRES  $\geq$  29, the application must take care to read enough bytes to assure that the QUADSPI starts retrieving data from the Flash memory again. Otherwise, the FTF flag stays at '0' as long as 28 < FLEVEL < FTHRES.



# 13.3.6 QUADSPI status flag polling mode

In automatic-polling mode, the QUADSPI periodically starts a command to read a defined number of status bytes (up to 4). The received bytes can be masked to isolate some status bits and an interrupt can be generated when the selected bits have a defined value.

The accesses to the Flash memory begin in the same way as in indirect read mode: if no address is required (AMODE = 00), accesses begin as soon as the QUADSPI\_CCR is written. Otherwise, if an address is required, the first access begins when QUADSPI\_AR is written. BUSY goes high at this point and stays high even between the periodic accesses.

The contents of MASK[31:0] (QUADSPI\_PSMAR) are used to mask the data from the Flash memory in automatic-polling mode. If the MASK[n] = 0, then bit n of the result is masked and not considered. If MASK[n] = 1, and the content of bit[n] is the same as MATCH[n] (QUADSPI\_PSMAR), then there is a match for bit n.

If the polling match mode bit (PMM, bit 23 of QUADSPI\_CR) is 0, then "AND" match mode is activated. This means status match flag (SMF) is set only when there is a match on all of the unmasked bits.

If PMM = 1, then "OR" match mode is activated. This means SMF is set if there is a match on any of the unmasked bits.

An interrupt is called when SMF is set if SMIE = 1.

If the automatic-polling-mode-stop (APMS) bit is set, operation stops and BUSY goes to 0 as soon as a match is detected. Otherwise, BUSY stays at '1' and the periodic accesses continue until there is an abort or the QUADSPI is disabled (EN = 0).

The data register (QUADSPI\_DR) contains the latest received status bytes (the FIFO is deactivated). The content of the data register is not affected by the masking used in the matching logic. The FTF status bit is set as soon as a new reading of the status is complete, and FTF is cleared as soon as the data is read.

# 13.3.7 QUADSPI memory-mapped mode

When configured in memory-mapped mode, the external SPI device is seen as an internal memory.

It is forbidden to access QUADSPI Flash bank area before having properly configured and enabled the QUADSPI peripheral.

No more than 256MB can addressed even if the Flash memory capacity is larger.

If an access is made to an address outside of the range defined by FSIZE but still within the 256MB range, then a bus error is given. The effect of this error depends on the bus master that attempted the access:

- If it is the Cortex<sup>®</sup> CPU, bus fault exception is generated when enabled (or a hard fault exception when bus fault is disabled)
- If it is a DMA, a DMA transfer error is generated and the corresponding DMA channel is automatically disabled.

Byte, halfword, and word access types are all supported.

Support for execute in place (XIP) operation is implemented, where the QUADSPI anticipates the next microcontroller access and load in advance the byte at the following address. If the subsequent access is indeed made at a continuous address, the access will be completed faster since the value is already prefetched.



RM0431 Rev 3 355/1408

By default, the QUADSPI never stops its prefetch operation, keeping the previous read operation active with nCS maintained low, even if no access to the Flash memory occurs for a long time. Since Flash memories tend to consume more when nCS is held low, the application might want to activate the timeout counter (TCEN = 1, bit 3 of QUADSPI\_CR) so that nCS is released after a period of TIMEOUT[15:0] (QUADSPI\_LPTR) cycles have elapsed without any access since when the FIFO becomes full with prefetch data.

BUSY goes high as soon as the first memory-mapped access occurs. Because of the prefetch operations, BUSY does not fall until there is a timeout, there is an abort, or the peripheral is disabled.

# 13.3.8 QUADSPI Flash memory configuration

The device configuration register (QUADSPI\_DCR) can be used to specify the characteristics of the external SPI Flash memory.

The FSIZE[4:0] field defines the size of external memory using the following formula: Number of bytes in Flash memory =  $2^{[FSIZE+1]}$ 

FSIZE+1 is effectively the number of address bits required to address the Flash memory. The Flash memory capacity can be up to 4GB (addressed using 32 bits) in indirect mode, but the addressable space in memory-mapped mode is limited to 256MB.

If DFM = 1, FSIZE indicates the total capacity of the two Flash memories together.

When the QUADSPI executes two commands, one immediately after the other, it raises the chip select signal (nCS) high between the two commands for only one CLK cycle by default. If the Flash memory requires more time between commands, the chip select high time (CSHT) field can be used to specify the minimum number of CLK cycles (up to 8) that nCS must remain high.

The clock mode (CKMODE) bit indicates the CLK signal logic level in between commands (when nCS = 1).

# 13.3.9 QUADSPI delayed data sampling

By default, the QUADSPI samples the data driven by the Flash memory one half of a CLK cycle after the Flash memory drives the signal.

In case of external signal delays, it may be beneficial to sample the data later. Using the SSHIFT bit (bit 4 of QUADSPI\_CR), the sampling of the data can be shifted by half of a CLK cycle.

Clock shifting is not supported in DDR mode: the SSHIFT bit must be clear when DDRM bit is set.

# 13.3.10 QUADSPI configuration

The QUADSPI configuration is done in two phases:

- QUADSPI IP configuration
- QUADSPI Flash memory configuration

Once configured and enabled, the QUADSPI can be used in one of its three operating modes: indirect mode, status-polling mode, or memory-mapped mode.

QUADSPI IP configuration



The QUADSPI IP is configured using the QUADSPI\_CR. The user shall configure the clock prescaler division factor and the sample shifting settings for the incoming data.

DDR mode can be set through the DDRM bit. Once enabled, the address and the alternate bytes are sent on both clock edges and the data are sent/received on both clock edges. Regardless of the DDRM bit setting, instructions are always sent in SDR mode.

The DMA requests are enabled setting the DMAEN bit. In case of interrupt usage, their respective enable bit can be also set during this phase.

FIFO level for either DMA request generation or interrupt generation is programmed in the FTHRES bits.

If timeout counter is needed, the TCEN bit can be set and the timeout value programmed in the QUADSPI\_LPTR register.

Dual-flash mode can be activated by setting DFM to 1.

#### **QUADSPI Flash memory configuration**

The parameters related to the targeted external Flash memory are configured through the QUADSPI\_DCR register. The user shall program the Flash memory size in the FSIZE bits, the Chip Select minimum high time in the CSHT bits, and the functional mode (Mode 0 or Mode 3) in the MODE bit.

# 13.3.11 QUADSPI usage

The operating mode is selected using FMODE[1:0] (QUADSPI\_CCR[27:26]).

#### Indirect mode procedure

When FMODE is programmed to 00, indirect write mode is selected and data can be sent to the Flash memory. With FMODE = 01, indirect read mode is selected where data can be read from the Flash memory.

When the QUADSPI is used in indirect mode, the frames are constructed in the following way:

- 1. Specify a number of data bytes to read or write in the QUADSPI\_DLR.
- Specify the frame format, mode and instruction code in the QUADSPI\_CCR.
- Specify optional alternate byte to be sent right after the address phase in the QUADSPI ABR.
- 4. Specify the operating mode in the QUADSPI\_CR. If FMODE = 00 (indirect write mode) and DMAEN = 1, then QUADSPI\_AR should be specified before QUADSPI\_CR, because otherwise QUADSPI\_DR might be written by the DMA before QUADSPI\_AR is updated (if the DMA controller has already been enabled)
- 5. Specify the targeted address in the QUADSPI\_AR.
- 6. Read/Write the data from/to the FIFO through the QUADSPI\_DR.



RM0431 Rev 3 357/1408

When writing the control register (QUADSPI\_CR) the user specifies the following settings:

- The enable bit (EN) set to '1'
- The DMA enable bit (DMAEN) for transferring data to/from RAM
- Timeout counter enable bit (TCEN)
- Sample shift setting (SSHIFT)
- FIFO threshold level (FTRHES) to indicate when the FTF flag should be set
- Interrupt enables
- Automatic polling mode parameters: match mode and stop mode (valid when FMODE = 11)
- Clock prescaler

When writing the communication configuration register (QUADSPI\_CCR) the user specifies the following parameters:

- The instruction byte through the INSTRUCTION bits
- The way the instruction has to be sent through the IMODE bits (1/2/4 lines)
- The way the address has to be sent through the ADMODE bits (None/1/2/4 lines)
- The address size (8/16/24/32-bit) through the ADSIZE bits
- The way the alternate bytes have to be sent through the ABMODE (None/1/2/4 lines)
- The alternate bytes number (1/2/3/4) through the ABSIZE bits
- The presence or not of dummy bytes through the DBMODE bit
- The number of dummy bytes through the DCYC bits
- The way the data have to be sent/received (None/1/2/4 lines) through the DMODE bits

If neither the address register (QUADSPI\_AR) nor the data register (QUADSPI\_DR) need to be updated for a particular command, then the command sequence starts as soon as QUADSPI\_CCR is written. This is the case when both ADMODE and DMODE are 00, or if just ADMODE = 00 when in indirect read mode (FMODE = 01).

When an address is required (ADMODE is not 00) and the data register does not need to be written (when FMODE = 01 or DMODE = 00), the command sequence starts as soon as the address is updated with a write to QUADSPI AR.

In case of data transmission (FMODE = 00 and DMODE! = 00), the communication start is triggered by a write in the FIFO through QUADSPI\_DR.

#### Status flag polling mode

The status flag polling mode is enabled setting the FMODE field (QUADSPI\_CCR[27:26]) to 10. In this mode, the programmed frame will be sent and the data retrieved periodically.

The maximum amount of data read in each frame is 4 bytes. If more data is requested in QUADSPI\_DLR, it will be ignored and only 4 bytes will be read.

The periodicity is specified in the QUADSPI\_PISR register.

Once the status data has been retrieved, it can internally be processed i order to:

- set the status match flag and generate an interrupt if enabled
- stop automatically the periodic retrieving of the status bytes

The received value can be masked with the value stored in the QUADSPI\_PSMKR and ORed or ANDed with the value stored in the QUADSPI\_PSMAR.



In case of match, the status match flag is set and an interrupt is generated if enabled, and the QUADSPI can be automatically stopped if the AMPS bit is set.

In any case, the latest retrieved value is available in the QUADSPI\_DR.

#### Memory-mapped mode

In memory-mapped mode, the external Flash memory is seen as internal memory but with some latency during accesses. Only read operations are allowed to the external Flash memory in this mode.

Memory-mapped mode is entered by setting the FMODE to 11 in the QUADSPI\_CCR register.

The programmed instruction and frame is sent when a master is accessing the memory mapped space.

The FIFO is used as a prefetch buffer to anticipate linear reads. Any access to QUADSPI DR in this mode returns zero.

The data length register (QUADSPI\_DLR) has no meaning in memory-mapped mode.

# 13.3.12 Sending the instruction only once

Some Flash memories (e.g. Winbound) might provide a mode where an instruction must be sent only with the first command sequence, while subsequent commands start directly with the address. One can take advantage of such a feature using the SIOO bit (QUADSPI\_CCR[28]).

SIOO is valid for all functional modes (indirect, automatic polling, and memory-mapped). If the SIOO bit is set, the instruction is sent only for the first command following a write to QUADSPI\_CCR. Subsequent command sequences skip the instruction phase, until there is a write to QUADSPI\_CCR.

SIOO has no effect when IMODE = 00 (no instruction).

# 13.3.13 QUADSPI error management

An error can be generated in the following case:

- In indirect mode or status flag polling mode when a wrong address has been
  programmed in the QUADSPI\_AR (according to the Flash memory size defined by
  FSIZE[4:0] in the QUADSPI\_DCR): this will set the TEF and an interrupt is generated if
  enabled.
- Also in indirect mode, if the address plus the data length exceeds the Flash memory size, TEF will be set as soon as the access is triggered.
- In memory-mapped mode, when an out of range access is done by a master or when the QUADSPI is disabled: this will generate a bus error as a response to the faulty bus master request.
- When a master is accessing the memory mapped space while the memory mapped mode is disabled: this will generate a bus error as a response to the faulty bus master request.



RM0431 Rev 3 359/1408

#### 13.3.14 QUADSPI busy bit and abort functionality

Once the QUADSPI starts an operation with the Flash memory, the BUSY bit is automatically set in the QUADSPI\_SR.

In indirect mode, the BUSY bit is reset once the QUADSPI has completed the requested command sequence and the FIFO is empty.

In automatic-polling mode, BUSY goes low only after the last periodic access is complete, due to a match when APMS = 1, or due to an abort.

After the first access in memory-mapped mode, BUSY goes low only on a timeout event or on an abort.

Any operation can be aborted by setting the ABORT bit in the QUADSPI CR. Once the abort is completed, the BUSY bit and the ABORT bit are automatically reset, and the FIFO is flushed.

Some Flash memories might misbehave if a write operation to a status registers is aborted. Note:

#### 13.3.15 nCS behavior

By default, nCS is high, deselecting the external Flash memory. nCS falls before an operation begins and rises as soon as it finishes.

When CKMODE = 0 ("mode0", where CLK stays low when no operation is in progress) nCS falls one CLK cycle before an operation first rising CLK edge, and nCS rises one CLK cycle after the operation final rising CLK edge, as shown in Figure 66.



Figure 66. nCS when CKMODE = 0 (T = CLK period)

When CKMODE=1 ("mode3", where CLK goes high when no operation is in progress) and DDRM=0 (SDR mode), nCS still falls one CLK cycle before an operation first rising CLK edge, and nCS rises one CLK cycle after the operation final rising CLK edge, as shown in Figure 67



Figure 67. nCS when CKMODE = 1 in SDR mode (T = CLK period)

When CKMODE = 1 ("mode3") and DDRM = 1 (DDR mode), nCS falls one CLK cycle before an operation first rising CLK edge, and nCS rises one CLK cycle after the operation final active rising CLK edge, as shown in *Figure 68*. Because DDR operations must finish with a falling edge, CLK is low when nCS rises, and CLK rises back up one half of a CLK cycle afterwards.

nCS SCLK MISS WIEH CKMODE - T III DDK IIIOde (1 - CLK period)

Figure 68. nCS when CKMODE = 1 in DDR mode (T = CLK period)

When the FIFO stays full in a read operation or if the FIFO stays empty in a write operation, the operation stalls and CLK stays low until firmware services the FIFO. If an abort occurs when an operation is stalled, nCS rises just after the abort is requested and then CLK rises one half of a CLK cycle later, as shown in *Figure 69*.



Figure 69. nCS when CKMODE = 1 with an abort (T = CLK period)

When not in dual-flash mode (DFM = 0), only FLASH 1 is accessed and thus the BK2\_nCS stays high. In dual-flash mode, BK2\_nCS behaves exactly the same as BK1\_nCS. Thus, if there is a FLASH 2 and if the application always stays in dual-flash mode, then FLASH 2 may use BK1\_nCS and the pin outputting BK2\_nCS can be used for other functions.



RM0431 Rev 3 361/1408

# 13.4 QUADSPI interrupts

An interrupt can be produced on the following events:

- Timeout
- Status match
- FIFO threshold
- Transfer complete
- Transfer error

Separate interrupt enable bits are available for flexibility.

Table 83. QUADSPI interrupt requests

| Interrupt event   | Event flag | Enable control bit |
|-------------------|------------|--------------------|
| Timeout           | TOF        | TOIE               |
| Status match      | SMF        | SMIE               |
| FIFO threshold    | FTF        | FTIE               |
| Transfer complete | TCF        | TCIE               |
| Transfer error    | TEF        | TEIE               |

# 13.5 QUADSPI registers

# 13.5.1 QUADSPI control register (QUADSPI\_CR)

Address offset: 0x0000
Reset value: 0x0000 0000

| 31   | 30             | 29   | 28 | 27 | 26      | 25    | 24 | 23   | 22   | 21   | 20     | 19   | 18         | 17    | 16   |
|------|----------------|------|----|----|---------|-------|----|------|------|------|--------|------|------------|-------|------|
|      | PRESCALER[7:0] |      |    |    |         |       |    | PMM  | APMS | Res. | TOIE   | SMIE | FTIE       | TCIE  | TEIE |
| rw   | rw             | rw   | rw | rw | rw      | rw    | rw | rw   | rw   |      | rw     | rw   | rw         | rw    | rw   |
| 15   | 14             | 13   | 12 | 11 | 10      | 9     | 8  | 7    | 6    | 5    | 4      | 3    | 2          | 1     | 0    |
|      |                |      |    |    |         |       |    |      | •    | -    | •      | -    | -          | •     | U    |
| Res. | Res.           | Res. |    | ı  | FTHRES[ | [4:0] |    | FSEL | DFM  | Res. | SSHIFT | TCEN | ) <u> </u> | ABORT | EN   |

#### Bits 31:24 PRESCALER[7:0]: Clock prescaler

This field defines the scaler factor for generating CLK based on the AHB clock (value+1).

0: F<sub>CLK</sub> = F<sub>AHB</sub>, AHB clock used directly as QUADSPI CLK (prescaler bypassed)

1:  $F_{CLK} = F_{AHB}/2$ 

2:  $F_{CLK} = F_{AHB}/3$ 

255: F<sub>CLK</sub> = F<sub>AHB</sub>/256

For odd clock division factors, CLK's duty cycle is not 50%. The clock signal remains low one cycle longer than it stays high.

This field can be modified only when BUSY = 0.

#### Bit 23 PMM: Polling match mode

This bit indicates which method should be used for determining a "match" during automatic polling mode.

0: AND match mode. SMF is set if all the unmasked bits received from the Flash memory match the corresponding bits in the match register.

1: OR match mode. SMF is set if any one of the unmasked bits received from the Flash memory matches its corresponding bit in the match register.

This bit can be modified only when BUSY = 0.

#### Bit 22 APMS: Automatic poll mode stop

This bit determines if automatic polling is stopped after a match.

0: Automatic polling mode is stopped only by abort or by disabling the QUADSPI.

1: Automatic polling mode stops as soon as there is a match.

This bit can be modified only when BUSY = 0.

### Bit 21 Reserved, must be kept at reset value.

## Bit 20 TOIE: TimeOut interrupt enable

This bit enables the TimeOut interrupt.

0: Interrupt disable

1: Interrupt enabled

#### Bit 19 SMIE: Status match interrupt enable

This bit enables the status match interrupt.

0: Interrupt disable

1: Interrupt enabled



RM0431 Rev 3 363/1408

### Bit 18 FTIE: FIFO threshold interrupt enable

This bit enables the FIFO threshold interrupt.

- 0: Interrupt disabled
- 1: Interrupt enabled

#### Bit 17 TCIE: Transfer complete interrupt enable

This bit enables the transfer complete interrupt.

- 0: Interrupt disabled
- 1: Interrupt enabled

#### Bit 16 TEIE: Transfer error interrupt enable

This bit enables the transfer error interrupt.

- 0: Interrupt disable
- 1: Interrupt enabled

### Bits 15:13 Reserved, must be kept at reset value.

#### Bits 12:8 FTHRES[4:0] FIFO threshold level

Defines, in indirect mode, the threshold number of bytes in the FIFO that will cause the FIFO threshold flag (FTF, QUADSPI\_SR[2]) to be set.

In indirect write mode (FMODE = 00):

0: FTF is set if there are 1 or more free bytes available to be written to in the FIFO

1: FTF is set if there are 2 or more free bytes available to be written to in the FIFO

...

31: FTF is set if there are 32 free bytes available to be written to in the FIFO In indirect read mode (FMODE = 01):

0: FTF is set if there are 1 or more valid bytes that can be read from the FIFO

1: FTF is set if there are 2 or more valid bytes that can be read from the FIFO

...

31: FTF is set if there are 32 valid bytes that can be read from the FIFO

If  $\mathsf{DMAEN} = 1$ , then the DMA controller for the corresponding channel must be disabled before changing the FTHRES value.

#### Bit 7 FSEL: Flash memory selection

This bit selects the Flash memory to be addressed in single flash mode (when DFM =

- 0: FLASH 1 selected
- 1: FLASH 2 selected

This bit can be modified only when BUSY = 0.

This bit is ignored when DFM = 1.

#### Bit 6 DFM: Dual-flash mode

This bit activates dual-flash mode, where two external Flash memories are used simultaneously to double throughput and capacity.

- 0: Dual-flash mode disabled
- 1: Dual-flash mode enabled

This bit can be modified only when BUSY = 0.

Bit 5 Reserved, must be kept at reset value.



#### Bit 4 SSHIFT: Sample shift

By default, the QUADSPI samples data 1/2 of a CLK cycle after the data is driven by the Flash memory. This bit allows the data is to be sampled later in order to account for external signal delays.

0: No shift

1: 1/2 cycle shift

Firmware must assure that SSHIFT = 0 when in DDR mode (when DDRM = 1). This field can be modified only when BUSY = 0.

#### Bit 3 TCEN: Timeout counter enable

This bit is valid only when memory-mapped mode (FMODE = 11) is selected. Activating this bit causes the chip select (nCS) to be released (and thus reduces consumption) if there has not been an access after a certain amount of time, where this time is defined by TIMEOUT[15:0] (QUADSPI\_LPTR).

Enable the timeout counter.

By default, the QUADSPI never stops its prefetch operation, keeping the previous read operation active with nCS maintained low, even if no access to the Flash memory occurs for a long time. Since Flash memories tend to consume more when nCS is held low, the application might want to activate the timeout counter (TCEN = 1, bit 3 of QUADSPI\_CR) so that nCS is released after a period of TIMEOUT[15:0] (QUADSPI\_LPTR) cycles have elapsed without an access since when the FIFO becomes full with prefetch data.

- 0: Timeout counter is disabled, and thus the chip select (nCS) remains active indefinitely after an access in memory-mapped mode.
- 1: Timeout counter is enabled, and thus the chip select is released in memory-mapped mode after TIMEOUT[15:0] cycles of Flash memory inactivity.

This bit can be modified only when BUSY = 0.

#### Bit 2 DMAEN: DMA enable

In indirect mode, DMA can be used to input or output data via the QUADSPI\_DR register. DMA transfers are initiated when the FIFO threshold flag, FTF, is set.

- 0: DMA is disabled for indirect mode
- 1: DMA is enabled for indirect mode

#### Bit 1 ABORT: Abort request

This bit aborts the on-going command sequence. It is automatically reset once the abort is complete.

This bit stops the current transfer.

In polling mode or memory-mapped mode, this bit also reset the APM bit or the DM bit.

- 0: No abort requested
- 1: Abort requested

#### Bit 0 EN: Enable

Enable the QUADSPI.

- 0: QUADSPI is disabled
- 1: QUADSPI is enabled

577

RM0431 Rev 3 365/1408

# 13.5.2 QUADSPI device configuration register (QUADSPI\_DCR)

Address offset: 0x0004 Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25       | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17         | 16 |
|------|------|------|------|------|------|----------|------|------|------|------|------|------|------|------------|----|
|      | Res. | Res. | Res. | Res. | Res. | Res.     | Res. | Res. | Res. | Res. |      |      |      |            |    |
|      |      |      |      |      |      |          |      |      |      |      | rw   | rw   | rw   |            |    |
| 15   | 14   | 13   | 12   | 11   | 10   | 9        | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1          | 0  |
| Res. | Res. | Res. | Res. | Res. |      | CSHT[2:0 | 0]   | Res. | Res. | Res. | Res. | Res. | Res. | CK<br>MODE |    |
|      |      |      |      |      |      |          |      |      |      |      |      |      |      |            |    |

Bits 31:21 Reserved, must be kept at reset value.

#### Bits 20:16 FSIZE[4:0]: Flash memory size

This field defines the size of external memory using the following formula: Number of bytes in Flash memory =  $2^{[FSIZE+1]}$ 

FSIZE+1 is effectively the number of address bits required to address the Flash memory. The Flash memory capacity can be up to 4GB (addressed using 32 bits) in indirect mode, but the addressable space in memory-mapped mode is limited to 256MB.

If DFM = 1, FSIZE indicates the total capacity of the two Flash memories together. This field can be modified only when BUSY = 0.

Bits 15:11 Reserved, must be kept at reset value.

#### Bits 10:8 CSHT[2:0]: Chip select high time

CSHT+1 defines the minimum number of CLK cycles which the chip select (nCS) must remain high between commands issued to the Flash memory.

0: nCS stays high for at least 1 cycle between Flash memory commands

1: nCS stays high for at least 2 cycles between Flash memory commands

...

7: nCS stays high for at least 8 cycles between Flash memory commands This field can be modified only when BUSY = 0.

# Bits 7:1 Reserved, must be kept at reset value.

# Bit 0 **CKMODE**: Mode 0 / mode 3

This bit indicates the level that CLK takes between commands (when nCS = 1). 0: CLK must stay low while nCS is high (chip select released). This is referred to as mode 0.

1: CLK must stay high while nCS is high (chip select released). This is referred to as mode 3.

This field can be modified only when BUSY = 0.

# 13.5.3 QUADSPI status register (QUADSPI\_SR)

Address offset: 0x0008 Reset value: 0x0000 0000

| 31         | 30         | 29   | 28   | 27   | 26             | 25   | 24   | 23        | 22        | 21        | 20       | 19       | 18       | 17       | 16       |
|------------|------------|------|------|------|----------------|------|------|-----------|-----------|-----------|----------|----------|----------|----------|----------|
|            | Res.       | Res. | Res. | Res. | Res.           | Res. | Res. | Res.      | Res.      | Res.      | Res.     | Res.     | Res.     | Res.     | Res.     |
|            |            |      |      |      |                |      |      |           |           |           |          |          |          |          |          |
|            |            |      |      |      |                |      |      |           |           |           |          |          |          |          |          |
| 15         | 14         | 13   | 12   | 11   | 10             | 9    | 8    | 7         | 6         | 5         | 4        | 3        | 2        | 1        | 0        |
| 15<br>Res. | 14<br>Res. | 13   | 12   |      | 10<br>VEL[5:0] |      | 8    | 7<br>Res. | 6<br>Res. | 5<br>BUSY | 4<br>TOF | 3<br>SMF | 2<br>FTF | 1<br>TCF | 0<br>TEF |

Bits 31:14 Reserved, must be kept at reset value.

#### Bits 13:8 FLEVEL[5:0]: FIFO level

This field gives the number of valid bytes which are being held in the FIFO. FLEVEL = 0 when the FIFO is empty, and 32 when it is full. In memory-mapped mode and in automatic status polling mode, FLEVEL is zero.

#### Bits 7:6 Reserved, must be kept at reset value.

#### Bit 5 BUSY: Busy

This bit is set when an operation is on going. This bit clears automatically when the operation with the Flash memory is finished and the FIFO is empty.

#### Bit 4 TOF: Timeout flag

This bit is set when timeout occurs. It is cleared by writing 1 to CTOF.

#### Bit 3 SMF: Status match flag

This bit is set in automatic polling mode when the unmasked received data matches the corresponding bits in the match register (QUADSPI\_PSMAR). It is cleared by writing 1 to CSMF.

#### Bit 2 FTF: FIFO threshold flag

In indirect mode, this bit is set when the FIFO threshold has been reached, or if there is any data left in the FIFO after reads from the Flash memory are complete. It is cleared automatically as soon as threshold condition is no longer true.

In automatic polling mode this bit is set every time the status register is read, and the bit is cleared when the data register is read.

### Bit 1 TCF: Transfer complete flag

This bit is set in indirect mode when the programmed number of data has been transferred or in any mode when the transfer has been aborted. It is cleared by writing 1 to CTCF.

# Bit 0 TEF: Transfer error flag

This bit is set in indirect mode when an invalid address is being accessed in indirect mode. It is cleared by writing 1 to CTEF.

7/

RM0431 Rev 3 367/1408

# 13.5.4 QUADSPI flag clear register (QUADSPI\_FCR)

Address offset: 0x000C Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25        | 24        | 23        | 22   | 21        | 20        | 19        | 18        | 17        | 16        |
|------------|------------|------------|------------|------------|------------|-----------|-----------|-----------|------|-----------|-----------|-----------|-----------|-----------|-----------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.      | Res.      | Res.      | Res. | Res.      | Res.      | Res.      | Res.      | Res.      | Res.      |
|            |            |            |            |            |            |           |           |           |      |           |           |           |           |           |           |
|            |            |            |            |            |            |           |           |           |      |           |           |           |           |           |           |
| 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         | 7         | 6    | 5         | 4         | 3         | 2         | 1         | 0         |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11<br>Res. | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7<br>Res. | Res. | 5<br>Res. | 4<br>CTOF | 3<br>CSMF | 2<br>Res. | 1<br>CTCF | 0<br>CTEF |

Bits 31:5 Reserved, must be kept at reset value.

Bit 4 CTOF: Clear timeout flag

Writing 1 clears the TOF flag in the QUADSPI\_SR register

Bit 3 CSMF: Clear status match flag

Writing 1 clears the SMF flag in the QUADSPI\_SR register

Bit 2 Reserved, must be kept at reset value.

Bit 1 CTCF: Clear transfer complete flag

Writing 1 clears the TCF flag in the QUADSPI\_SR register

Bit 0 CTEF: Clear transfer error flag

Writing 1 clears the TEF flag in the QUADSPI\_SR register

# 13.5.5 QUADSPI data length register (QUADSPI\_DLR)

Address offset: 0x0010 Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | DL | [31:16] |    |    |    |    |    |    |    |
| rw      | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7       | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | DI | L[15:0] |    |    |    |    |    |    | ·  |
| rw      | rw | rw | rw | rw | rw | rw | rw |

## Bits 31:0 DL[31:0]: Data length

Number of data to be retrieved (value+1) in indirect and status-polling modes. A value no greater than 3 (indicating 4 bytes) should be used for status-polling mode.

All 1s in indirect mode means undefined length, where QUADSPI will continue until the end of memory, as defined by FSIZE.

0x0000\_0000: 1 byte is to be transferred 0x0000\_0001: 2 bytes are to be transferred

0x0000\_0002: 3 bytes are to be transferred

0x0000 0003: 4 bytes are to be transferred

...

 $\mbox{0xFFFF\_FFD:}\ 4,294,967,294\ (4\mbox{G-}2)$  bytes are to be transferred

0xFFFF\_FFFE: 4,294,967,295 (4G-1) bytes are to be transferred

0xFFFF\_FFFF: undefined length -- all bytes until the end of Flash memory (as defined by FSIZE) are to be transferred. Continue reading indefinitely if FSIZE = 0x1F.

DL[0] is stuck at '1' in dual-flash mode (DFM = 1) even when '0' is written to this bit, thus assuring that each access transfers an even number of bytes.

This field has no effect when in memory-mapped mode (FMODE = 10).

This field can be written only when BUSY = 0.

# 13.5.6 QUADSPI communication configuration register (QUADSPI\_CCR)

Address offset: 0x0014
Reset value: 0x0000 0000

| 31   | 30      | 29    | 28      | 27   | 26      | 25   | 24      | 23   | 22 | 21 | 20       | 19        | 18 | 17    | 16     |
|------|---------|-------|---------|------|---------|------|---------|------|----|----|----------|-----------|----|-------|--------|
| DDRM | DHHC    | Res.  | SIOO    | FMOE | DE[1:0] | DMOI | DE[1:0] | Res. |    |    | DCYC[4:0 | 0]        |    | ABSIZ | E[1:0] |
| rw   | rw      |       | rw      | rw   | rw      | rw   | rw      |      | rw | rw | rw       | rw        | rw | rw    | rw     |
| 15   | 14      | 13    | 12      | 11   | 10      | 9    | 8       | 7    | 6  | 5  | 4        | 3         | 2  | 1     | 0      |
| ABMO | DE[1:0] | ADSIZ | ZE[1:0] | ADMO | DE[1:0] | IMOE | DE[1:0] |      |    |    | INSTRU   | CTION[7:0 | 0] |       |        |
| rw   | rw      | rw    | rw      | rw   | rw      | rw   | rw      | rw   | rw | rw | rw       | rw        | rw | rw    | rw     |

# Bit 31 **DDRM**: Double data rate mode

This bit sets the DDR mode for the address, alternate byte and data phase:

0: DDR Mode disabled

1: DDR Mode enabled

This field can be written only when BUSY = 0.

#### Bit 30 **DHHC**: DDR hold

Delay the data output by 1/4 of the QUADSPI output clock cycle in DDR mode:

0: Delay the data output using analog delay

1: Delay the data output by 1/4 of a QUADSPI output clock cycle.

This feature is only active in DDR mode.

This field can be written only when BUSY = 0.

Bit 29 Reserved, must be kept at reset value.

RM0431 Rev 3 369/1408

#### Bit 28 SIOO: Send instruction only once mode

See Section 13.3.12: Sending the instruction only once on page 359. This bit has no effect when IMODE = 00.

- 0: Send instruction on every transaction
- 1: Send instruction only for the first command

This field can be written only when BUSY = 0.

#### Bits 27:26 FMODE[1:0]: Functional mode

This field defines the QUADSPI functional mode of operation.

- 00: Indirect write mode
- 01: Indirect read mode
- 10: Automatic polling mode
- 11: Memory-mapped mode

If DMAEN = 1 already, then the DMA controller for the corresponding channel must be disabled before changing the FMODE value.

This field can be written only when BUSY = 0.

### Bits 25:24 DMODE[1:0]: Data mode

This field defines the data phase's mode of operation:

- 00: No data
- 01: Data on a single line
- 10: Data on two lines
- 11: Data on four lines

This field also determines the dummy phase mode of operation.

This field can be written only when BUSY = 0.

#### Bit 23 Reserved, must be kept at reset value.

#### Bits 22:18 DCYC[4:0]: Number of dummy cycles

This field defines the duration of the dummy phase. In both SDR and DDR modes, it specifies a number of CLK cycles (0-31).

This field can be written only when BUSY = 0.

#### Bits 17:16 ABSIZE[1:0]: Alternate bytes size

This bit defines alternate bytes size:

- 00: 8-bit alternate byte
- 01: 16-bit alternate bytes
- 10: 24-bit alternate bytes
- 11: 32-bit alternate bytes

This field can be written only when BUSY = 0.

### Bits 15:14 ABMODE[1:0]: Alternate bytes mode

This field defines the alternate-bytes phase mode of operation:

- 00: No alternate bytes
- 01: Alternate bytes on a single line
- 10: Alternate bytes on two lines
- 11: Alternate bytes on four lines

This field can be written only when BUSY = 0.



## Bits 13:12 ADSIZE[1:0]: Address size

This bit defines address size:

00: 8-bit address

01: 16-bit address

10: 24-bit address

11: 32-bit address

This field can be written only when BUSY = 0.

### Bits 11:10 ADMODE[1:0]: Address mode

This field defines the address phase mode of operation:

00: No address

01: Address on a single line

10: Address on two lines

11: Address on four lines

This field can be written only when BUSY = 0.

#### Bits 9:8 IMODE[1:0]: Instruction mode

This field defines the instruction phase mode of operation:

00: No instruction

01: Instruction on a single line

10: Instruction on two lines

11: Instruction on four lines

This field can be written only when BUSY = 0.

#### Bits 7:0 INSTRUCTION[7:0]: Instruction

Instruction to be send to the external SPI device. This field can be written only when BUSY = 0.

# 13.5.7 QUADSPI address register (QUADSPI\_AR)

Address offset: 0x0018
Reset value: 0x0000 0000

| 31 | 30             | 29 | 28 | 27 | 26 | 25 | 24   | 23        | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----------------|----|----|----|----|----|------|-----------|----|----|----|----|----|----|----|
|    | ADDRESS[31:16] |    |    |    |    |    |      |           |    |    |    |    |    |    |    |
| rw | rw             | rw | rw | rw | rw | rw | rw   | rw        | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14             | 13 | 12 | 11 | 10 | 9  | 8    | 7         | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |                |    |    |    |    |    | ADDR | RESS[15:0 | )] |    |    |    |    |    |    |
| rw | rw             | rw | rw | rw | rw | rw | rw   | rw        | rw | rw | rw | rw | rw | rw | rw |

### Bits 31:0 ADDRESS[31:0]: Address

Address to be send to the external Flash memory

Writes to this field are ignored when BUSY = 0 or when FMODE = 11 (memory-mapped mode)

In dual flash mode, ADDRESS[0] is automatically stuck to '0' as the address should always be even

**57** 

RM0431 Rev 3 371/1408

#### 13.5.8 QUADSPI alternate bytes registers (QUADSPI\_ABR)

Address offset: 0x001C Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23       | 22  | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|--------|----------|-----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | ALTERN | NATE[31: | 16] |    |    |    |    |    |    |
| rw     | rw       | rw  | rw | rw | rw | rw | rw | rw |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7        | 6   | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | ALTER  | NATE[15: | 0]  |    |    |    |    |    |    |
| rw     | rw       | rw  | rw | rw | rw | rw | rw | rw |

Bits 31:0 ALTERNATE[31:0]: Alternate Bytes

Optional data to be send to the external SPI device right after the address. This field can be written only when BUSY = 0.

#### 13.5.9 QUADSPI data register (QUADSPI\_DR)

Address offset: 0x0020 Reset value: 0x0000 0000

| 31 | 30          | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|-------------|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|
|    | DATA[31:16] |    |    |    |    |    |    |          |    |    |    |    |    |    |    |
| rw | rw          | rw | rw | rw | rw | rw | rw | rw       | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14          | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |             |    |    |    |    |    | DA | TA[15:0] |    |    |    |    |    |    |    |
| rw | rw          | rw | rw | rw | rw | rw | rw | rw       | rw | rw | rw | rw | rw | rw | rw |

Bits 31:0 DATA[31:0]: Data

Data to be sent/received to/from the external SPI device.

In indirect write mode, data written to this register is stored on the FIFO before it is sent to the Flash memory during the data phase. If the FIFO is too full, a write operation is stalled until the FIFO has enough space to accept the amount of data being written. In indirect read mode, reading this register gives (via the FIFO) the data which was received from the Flash memory. If the FIFO does not have as many bytes as requested by the read operation and if BUSY=1, the read operation is stalled until enough data is present or until the transfer is complete, whichever happens first. In automatic polling mode, this register contains the last data read from the Flash memory (without masking).

Word, halfword, and byte accesses to this register are supported. In indirect write mode, a byte write adds 1 byte to the FIFO, a halfword write 2, and a word write 4. Similarly, in indirect read mode, a byte read removes 1 byte from the FIFO, a halfword read 2, and a word read 4. Accesses in indirect mode must be aligned to the bottom of this register: a byte read must read DATA[7:0] and a halfword read must read DATA[15:0].

# 13.5.10 QUADSPI polling status mask register (QUADSPI \_PSMKR)

Address offset: 0x0024 Reset value: 0x0000 0000

| 31 | 30          | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|-------------|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|
|    | MASK[31:16] |    |    |    |    |    |    |          |    |    |    |    |    |    |    |
| rw | rw          | rw | rw | rw | rw | rw | rw | rw       | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14          | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |             |    |    |    |    |    | MA | SK[15:0] |    |    |    |    |    |    |    |
| rw | rw          | rw | rw | rw | rw | rw | rw | rw       | rw | rw | rw | rw | rw | rw | rw |

Bits 31:0 MASK[31:0]: Status mask

Mask to be applied to the status bytes received in polling mode.

For bit n:

0: Bit n of the data received in automatic polling mode is masked and its value is not considered in the matching logic

1: Bit n of the data received in automatic polling mode is unmasked and its value is considered in the matching logic

This field can be written only when BUSY = 0.

# 13.5.11 QUADSPI polling status match register (QUADSPI \_PSMAR)

Address offset: 0x0028 Reset value: 0x0000 0000

| 31 | 30           | 29 | 28 | 27 | 26 | 25 | 24  | 23       | 22  | 21 | 20 | 19 | 18 | 17 | 16 |
|----|--------------|----|----|----|----|----|-----|----------|-----|----|----|----|----|----|----|
|    | MATCH[31:16] |    |    |    |    |    |     |          |     |    |    |    |    |    |    |
| rw | rw           | rw | rw | rw | rw | rw | rw  | rw       | rw  | rw | rw | rw | rw | rw | rw |
| 15 | 14           | 13 | 12 | 11 | 10 | 9  | 9 8 |          | 7 6 |    | 4  | 3  | 2  | 1  | 0  |
|    |              |    |    |    |    |    | MAT | CH[15:0] |     |    |    |    |    |    |    |
| rw | rw           | rw | rw | rw | rw | rw | rw  | rw       | rw  | rw | rw | rw | rw | rw | rw |

Bits 31:0 MATCH[31:0]: Status match

Value to be compared with the masked status register to get a match.

This field can be written only when BUSY = 0.

RM0431 Rev 3 373/1408

# 13.5.12 QUADSPI polling interval register (QUADSPI\_PIR)

Address offset: 0x002C Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23             | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|----------------|------|------|------|------|------|------|------|
| Res.           | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |                |      |      |      |      |      |      |      |
|      |      |      |      |      |      |      |      |                |      |      |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7              | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    |      | 7<br>RVAL[15:0 |      | 5    | 4    | 3    | 2    | 1    | 0    |

Bits 31:16 Reserved, must be kept at reset value.

### Bits 15:0 INTERVAL[15:0]: Polling interval

Number of CLK cycles between to read during automatic polling phases. This field can be written only when BUSY = 0.

# 13.5.13 QUADSPI low-power timeout register (QUADSPI\_LPTR)

Address offset: 0x0030 Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24    | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|-------|--------|------|------|------|------|------|------|------|
| Res.  | Res.   | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8     | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|      |      |      |      |      |      |      | TIME  | OUT[15 | :0]  |      |      |      |      |      |      |
| rw   | rw rw |        | rw   |

Bits 31:16 Reserved, must be kept at reset value.

# Bits 15:0 TIMEOUT[15:0]: Timeout period

After each access in memory-mapped mode, the QUADSPI prefetches the subsequent bytes and holds these bytes in the FIFO. This field indicates how many CLK cycles the QUADSPI waits after the FIFO becomes full until it raises nCS, putting the Flash memory in a lower-consumption state.

This field can be written only when BUSY = 0.

# 13.5.14 QUADSPI register map

Table 84. QUADSPI register map and reset values

|        |                             | _    | _                    | _    | _    |            |             |      | -    | _    |      | 9.000 |      |             |      | -      | _           |           |      | _           | _    |            | Ĺ           | <u>-</u> |      |      | _             |      |        | _    |       |       |        | _ |
|--------|-----------------------------|------|----------------------|------|------|------------|-------------|------|------|------|------|-------|------|-------------|------|--------|-------------|-----------|------|-------------|------|------------|-------------|----------|------|------|---------------|------|--------|------|-------|-------|--------|---|
| Offset | Register<br>name            | 31   | 30                   | 53   | 78   | 27         | 26          | 22   | 24   | 23   | 22   | 21    | 70   | 19          | 18   | 17     | 16          | 15        | 14   | 13          | 12   | 11         | 10          | 6        | 8    | 7    | 9             | 2    | 4      | 3    | 7     | -     | 0      |   |
| 0x0000 | QUADSPI_CR                  |      | Р                    | RES  | SCA  | LEF        | R[7:0       | 0]   |      | PMM  | APMS | Res.  | TOIE | SMIE        | FTIE | TCIE   | TEIE        | Res.      | Res. | Res.        |      |            | HRI<br>4:0] |          |      | FSEL | DFM           | Res. | SSHIFT | TCEN | DMAEN | ABORT | EN     |   |
|        | Reset value                 | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    |       | 0    | 0           | 0    | 0      | 0           |           |      |             | 0    | 0          | 0           | 0        | 0    | 0    | 0             |      | 0      | 0    | 0     | 0     | 0      |   |
| 0x0004 | QUADSPI_DCR                 | Res. | Res.                 | Res. | Res. | Res.       | Res.        | Res. | Res. | Res. | Res. | Res.  |      | FSI         | ZE[  | 4:0]   |             | Res.      | Res. | Res.        | Res. | Res.       | C           | SH       | Т    | Res. | Res.          | Res. | Res.   | Res. | Res.  | Res.  | CKMODE |   |
|        | Reset value                 |      |                      |      |      |            |             |      |      |      |      |       | 0    | 0           | 0    | 0      | 0           |           |      |             |      |            | 0           | 0        | 0    |      |               |      |        |      |       |       | 0      |   |
| 0x0008 | QUADSPI_SR                  | Res. | Res.                 | Res. | Res. | Res.       | Res.        | Res. | Res. | Res. | Res. | Res.  | Res. | Res.        | Res. | Res.   | Res.        | Res.      |      | F           | LE   | VEL        | [6:0        | ]        |      | Res. | Res.          | BUSY | TOF    | SMF  | FTF   | TCF   | TEF    |   |
|        | Reset value                 |      |                      |      |      |            |             |      |      |      |      |       |      |             |      |        |             |           | 0    | 0           | 0    | 0          | 0           | 0        | 0    |      |               | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x000C | QUADSPI_FCR                 | Res. | Res.                 | Res. | Res. | Res.       | Res.        | Res. | Res. | Res. | Res. | Res.  | Res. | Res.        | Res. | Res.   | Res.        | Res.      | Res. | Res.        | Res. | Res.       | Res.        | Res.     | Res. | Res. | Res.          | Res. | CTOF   | CSMF | Res.  | CTCF  | CTEF   |   |
|        | Reset value                 |      |                      |      |      |            |             |      |      |      |      |       |      |             |      |        |             |           |      |             |      |            |             |          |      |      |               |      | 0      | 0    |       | 0     | 0      |   |
| 0.0040 | QUADSPI_DLR                 |      | DL[31:0]             |      |      |            |             |      |      |      |      |       |      |             |      |        |             |           |      |             |      |            |             |          |      |      |               |      |        |      |       |       |        |   |
| 0x0010 | Reset value                 | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    | 0     | 0    | 0           | 0    | 0      | 0           | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x0014 | QUADSPI_CCR                 |      | DDRM DDHHC SIOO SIOO |      |      | DMODE[1:0] | באיסבון : ס | Res. |      | DC   | YC[  | 4:0]  |      | ABSIZE[1:0] |      |        | ABMODE[1:0] |           |      | ADMODE[1:0] |      | IMODEI1:01 | IMODE[1:0]  |          | IN   | ISTI | TRUCTION[7:0] |      |        |      |       |       |        |   |
|        | Reset value                 | 0    | 0                    |      | 0    | 0          | 0           | 0    | 0    |      | 0    | 0     | 0    | 0           | 0    | 0      | 0           | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x0018 | QUADSPI_AR                  |      |                      |      |      |            |             |      |      |      |      |       |      |             | ,    | ADE    | RE          | SS[       | 31:0 | ]           |      |            |             |          |      |      |               |      |        |      |       |       |        |   |
| 0x0016 | Reset value                 | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    | 0     | 0    | 0           | 0    | 0      | 0           | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x001C | QUADSPI_ABR                 |      |                      |      |      |            |             |      |      |      |      |       |      |             | Α    | LTE    | RN          | ATE       | [31: | 0]          |      |            |             |          |      |      |               |      |        |      |       |       |        |   |
|        | Reset value                 | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    | 0     | 0    | 0           | 0    | 0      | 0           | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x0020 | QUADSPI_DR                  |      |                      |      |      |            |             |      |      |      |      |       |      |             |      |        | ATA         | _         |      |             |      |            |             |          |      |      |               |      |        |      |       |       |        |   |
| 0x0024 | Reset value  QUADSPI_ PSMKR | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    | 0     | 0    | 0           | 0    | 0<br>M | 0<br>ASF    | 0<br>([31 | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
|        | Reset value                 | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    | 0     | 0    | 0           | 0    | 0      | 0           | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x0028 | QUADSPI_<br>PSMAR           |      |                      |      |      |            |             |      |      |      |      |       |      |             |      | MA     | ATC         | H[31      | 1:0] |             |      |            |             |          |      |      |               |      |        |      |       |       |        |   |
|        | Reset value                 | 0    | 0                    | 0    | 0    | 0          | 0           | 0    | 0    | 0    | 0    | 0     | 0    | 0           | 0    | 0      | 0           | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x002C | QUADSPI_PIR                 | Res. | Res.                 | Res. | Res. | Res.       | Res.        | Res. | Res. | Res. | Res. | Res.  | Res. | Res.        | Res. | Res.   | Res.        |           |      |             |      |            | ı           | NTE      | RV   | AL[  | 15:0          | )]   |        |      |       |       |        |   |
|        | Reset value                 |      |                      |      |      |            |             |      |      |      |      |       |      |             |      |        |             | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |
| 0x0030 | QUADSPI_<br>LPTR            | Res. | Res.                 | Res. | Res. | Res.       | Res.        | Res. | Res. | Res. | Res. | Res.  | Res. | Res.        | Res. | Res.   | Res.        |           |      |             |      |            |             | ΤΙΜ      | EOI  | JT[  | 15:0          | ]    |        |      |       |       |        |   |
| 0,0000 | Reset value                 |      |                      |      |      | 1          |             |      |      |      |      |       |      |             |      | 1      |             | 0         | 0    | 0           | 0    | 0          | 0           | 0        | 0    | 0    | 0             | 0    | 0      | 0    | 0     | 0     | 0      |   |

Refer to Section 1.5.2 on page 56 for the register boundary addresses.



RM0431 Rev 3 375/1408