# Lab 1: Logic Synthesis with Design Compiler

# **Objective**

Learn how to compile the RTL design using Design Compiler GUI and command line interfaces.

### Introduction

Using Design Compiler, it is possible to:

- Produce fast, area-efficient ASIC designs by employing user-specified or standard-cell libraries
- Translate designs from one technology to another
- Explore design tradeoffs involving design constraints such as timing, area, and power under various loading, temperature, and voltage conditions
- Synthesize and optimize finite state machines
- Integrate netlist inputs and netlist or schematic outputs into third-party environments while still supporting delay information and place and route constraints
- Create and partition hierarchical schematics automatically.

# **Basic Synthesis Flow**



Fig. 1. Basic synthesis flow

# **Design Compiler input and output files**



Fig. 2. Input and output files during synthesis.

### Folder & file structure

```
lab01
    inputs
       - johnson.sdc
    ref
        db_nldm
           - saed14rvt_tt0p8v25c.db
            saed14rvt_tt0p8v25c.lib
    src
        johnson_dft.v
        johnson.v
    syn
       Makefile
        scripts
           compile_dft.tcl
          — compile.tcl
       - .synopsys_dc.setup
```

- src contains the HDL designs
- ref contains the library for synthesis
- inputs contains input files for synthesis and some other steps
- syn contains the scripts for synthesis

# Before you begin

Copy lab01 and change to lab01/syn

```
$ mkdir $HOME/icdesign/m3
$ cp -a /home/tools/synopsys/m3/lab01 $HOME/icdesign/m3
$ cd $HOME/icdesign/m3/lab01/syn
$ source /home/tools/synopsys/env.sh
```

 Start Design Compiler graphical user interface (GUI) from the syn directory. To start it use the following command:

```
$ dc_shell
dc_shell> start_gui
```

Hoặc

```
$ dc_shell -gui
```



Fig. 3. Design Compiler Top-level GUI window

2. When Design Compiler starts it automatically reads ".synopsys\_dc.setup" file from the current directory. In this lab this file is located in the **syn** directory. Start Design Compiler from that directory to automatically read the file and set up the libraries. To check whether the libraries were set open **File> Setup** window (Fig. 4).



Fig. 4. Application setup window.

3. Use the script created to carry out complex commands. The script is in the **syn/scripts** directory. The name of this script: **compile.tcl.** To source the script, write:

```
dc_shell> source scripts/compile.tcl
```

Now show all the steps of the compile.tcl script.

3.1. Read design commands are derived from the read\_file -format VHDL or read\_file -format Verilog commands (Fig. 5). In the design, format Verilog was used (Fig.4).



Fig. 5. Read design.



Fig. 6. Read designs box.

#### 3.2. Then use the **analyze** and **elaborate** commands.

The analyze command does the following:

- Reads an HDL source file
- Checks it for errors (without building generic logic for the design)
- Creates HDL library objects in an HDL-independent intermediate format
- Stores the intermediate files in a defined location

If the analyze command reports errors, fix them in the HDL source file and run analyze again. After a design is analyzed, reanalyze it only when it changes (Fig. 7 and Fig. 8).

# dc\_shell> analyze -library WORK -format verilog {../src/johnson.v}



Fig. 7. Analyze designs



Fig. 8. Analyze designs box

#### 3.3. The elaborate command does the following:

- Translates the design into a technology-independent design (GTECH) from the intermediate files produced during analysis
- Allows changing of parameter values defined in the source code
- · Allows VHDL architecture selection
- Replaces the HDL arithmetic operators in the code with DesignWare components
- Automatically executes the link command, which resolves design references
- Use options to the elaborate command as in Fig. 9 and Fig. 10

Elaborate command in design compiler shell:

dc\_shell> elaborate johnson -architecture verilog -library WORK

VKU-ITI IC Design Upskill Training



Fig. 9. Elaborate designs



Fig. 10. Elaborate designs box

3.4. For a design to be complete, it needs to be connected to all library components and designs it references. So to perform a name-based resolution of design references for the current design, use the **link** command.

dc shell> link

3.5. The **check\_design** command checks the internal representation of the current Synopsys Design Constraints for consistency, and issues error and warning messages as appropriate.

dc\_shell> check\_design

3.6. Set design optimization constraints, read johnson.sdc.

The optimization constraints comprise:

- Timing constraints (performance and speed)
- Input and output delays (synchronous paths)
- Minimum and maximum delay (asynchronous paths)
- Maximum area (number of gates)

To read constraints with .sdc (Synopsys Design Constraints) format:

dc\_shell> read\_sdc ../inputs/johnson.sdc

After all the above mentioned steps, the design view from Design Compiler is shown in Fig. 11.



Fig. 11. Design view from Design Compiler

3.7. The **compile** command performs logic and gate-level synthesis and optimization on the current design. Optimization is controlled by user specified constraints on the design. To realize this, use the following command:

```
dc_shell> compile
```

This specifies that the sequential elements in the final design must exactly match the descriptions specified in the HDL.

Compile the design to produce a gate-level description (Fig.10). You can view the schematic by right-click on the selected design and select **Schematic view**. After that, you can double-click on Jonson design.



Fig.10. Design view from Design Compiler after compile

3.8. Design Compiler can generate numerous reports on the results of design synthesis and optimization. Reports are used to analyze and resolve any design problems or to improve synthesis results.

### **Get reports from Design Compiler**

Area reports

```
dc_shell> file mkdir results
dc_shell> report_area -hierarchy > results/rpt.area.report
```

# Output:

```
************
Report : area
Design : johnson
Version: T-2022.03-SP1
Date : Mon Apr 29 10:15:54 2024
************
Information: Updating design information... (UID-85)
Library(s) Used:
   saed14rvt_tt0p8v25c
                                                                                    (File:
/home/admin/icdesign/Labs/m3/lab1/ref/db_nldm/saed14rvt_tt0p8v25c.db)
Number of ports:
                                        10
Number of nets:
                                        12
Number of cells:
                                        10
Number of combinational cells:
                                         2
Number of sequential cells:
                                         8
Number of macros/black boxes:
                                         0
Number of buf/inv:
                                         2
Number of references:
Combinational area:
                                  0.355200
Buf/Inv area:
                                  0.355200
Noncombinational area:
                                  8.524800
Macro/Black Box area:
                                  0.000000
Net Interconnect area:
                                  3.550286
Total cell area:
                                  8.880000
Total area:
                                  12.430287
1
```

# Timing reports

```
dc_shell> report_timing > results/rpt.timing.report
```

#### Output:

#### VKU-ITI IC Design Upskill Training

Path Group: clk Path Type: max Des/Clust/Port Wire Load Model Library -----ForQA saed14rvt tt0p8v25c johnson Path Point Incr \_\_\_\_\_\_ 0.00 clock clk (rise edge) 0.00 clock network delay (ideal) 0.00 0.00 out reg[7]/CK (SAEDRVT14 FDPRBQ V2 0P5) 0.00 0.00 r out\_reg[7]/Q (SAEDRVT14\_FDPRBQ\_V2\_0P5) 0.04 0.04 r out[7] (out) 0.00 0.04 r data arrival time 0.04 clock clk (rise edge) 2.00 2.00 clock network delay (ideal) 0.00 2.00 1.70 -0.30 clock uncertainty output external delay -1.20 0.50 data required time 0.50 \_\_\_\_\_\_

0.50

-0.04

0.46

Quality of Results (QOR) report

data required time

data arrival time

slack (MET)

# dc\_shell> report\_qor > results/rpt.qor.report

1

Output: \*\*\*\*\*\*\*\*\*\*\*\* Report : qor Design : johnson Version: T-2022.03-SP1 Date : Mon Apr 29 10:15:54 2024 \*\*\*\*\*\*\*\*\*\*\*\* Timing Path Group' clk' -----Levels of Logic: Critical Path Length: 0.04
Critical Path Slack: 0.46
Critical Path Clk Period: 2.00
Total Negative Slack: 0.00
No. of Violating Paths: 0.00
Worst Hold Violation: -0.27
Total Hold Violation: -2.12 Worst Hold Violation: Total Hold Violation: No. of Hold Violations: -2.12 Cell Count Hierarchical Cell Count: 0 0 Hierarchical Port Count: Leaf Cell Count: 10 Buf/Inv Cell Count: 2 Buf Cell Count: 0 Inv Cell Count:

# VKU-ITI IC Design Upskill Training CT Buf/Inv Cell Count:

| CI But/Inv Cell Count:    | 0 |
|---------------------------|---|
| Combinational Cell Count: | 2 |
| Sequential Cell Count:    | 8 |
| Macro Count:              | 0 |
|                           |   |
|                           |   |
|                           |   |

#### Area

| Combinational Area:    | 0.355200  |
|------------------------|-----------|
| Noncombinational Area: | 8.524800  |
| Buf/Inv Area:          | 0.355200  |
| Total Buffer Area:     | 0.00      |
| Total Inverter Area:   | 0.36      |
| Macro/Black Box Area:  | 0.000000  |
| Net Area:              | 3.550286  |
|                        |           |
| Cell Area:             | 8.880000  |
| Design Area:           | 12.430287 |
|                        |           |

# Design Rules

| Total Number of Nets: | 12 |
|-----------------------|----|
| Nets With Violations: | 0  |
| Max Trans Violations: | 0  |
| Max Cap Violations:   | 0  |
|                       |    |

# Hostname: vku-truongsa

#### Compile CPU Statistics

| Resource Sharing:                                      | 0.00           |
|--------------------------------------------------------|----------------|
| Logic Optimization:                                    | 3.77           |
| Mapping Optimization:                                  | 0.05           |
| Overall Compile Time: Overall Compile Wall Clock Time: | 10.44<br>11.52 |

-----

Design WNS: 0.00 TNS: 0.00 Number of Violating Paths: 0

Design (Hold) WNS: 0.27 TNS: 2.12 Number of Violating Paths: 8

-----

1

#### Constraint reports

# dc\_shell> report\_constraints > results/rpt.constraints.report

# Output:

\*\*\*\*\*\*\*\*\*\*\*\*

Report : constraint Design : johnson Version: T-2022.03-SP1 Date : Mon Apr 29 10:15:54 2024 \*\*\*\*\*\*\*\*\*\*\* Weighted Group (max\_delay/setup) Cost Weight Cost 0.00 1.00 0.00 1.00 clk 0.00 default 0.00 max\_delay/setup Total Neg Critical Group (critical\_range) Slack Endpoints Cost -----0.00 0 0.00 0 clk 0.00 default 0.00 0.00 critical\_range Weighted Group (min\_delay/hold) Cost Weight Cost clk (no fix\_hold) 0.00 1.00 0.00 default 0.00 1.00 0.00 min delay/hold 0.00 Constraint Cost min\_capacitance 0.00 (MET) 0.00 (MET) max\_capacitance max\_delay/setup 0.00 (MET) sequential\_clock\_pulse\_width 0.00 (MET) critical\_range 0.00 (MET) 1

3.9Write a design from memory to .ddc (Synopsys internal database format) format as well as .v and .vhdl.

```
dc_shell> change_names -rule verilog
dc_shell> write -hier -format verilog -output results/johnson_mapped.v
dc_shell> write -hier -format ddc -output results/johnson_mapped.ddc
```

4. You can also reset the design to rerun the flow using the following command:

```
dc shell> reset design
```