# Custom Compiler Training -Layout

1

## **Design Entry**

#### **Learning Objectives**

During this lab, you will create a mask layout design of a CMOS logic gate using design rule-guided data creation and editing functions.

After completing this lab, you should be able to:

- Set and use grids for drawing shapes.
- Create layout using design rule-guided data creation functions.
- Use different usage models of data creation functions.
- Edit using design rule-guided editing functions.
- Use Object Layer Panel to select LPP for shapes creation.
- Create Pins.
- Create Labels.
- Create Boundaries.



Lab Duration: 30 minutes

#### **Introduction**

The purpose of this lab is to help you understand the fundamental data creation and editing functions of Custom Compiler. This lab uses generic process design rules shipped with the generic PDK kit, to design the simple inverter mask layout.

Before preceding to layout the inverter mask design, you need to apply a set of design rules during the design creation.

#### **A. Generic Process Design Rules**

This section lists the process design rules to be followed. Common design rules which are applicable for the PMOS, NMOS transistors and other general rules are defined under the General Design Rules section. Rules specific to PMOS and NMOS transistors are defined under their respective sections.

#### **General Design Rules**

| Rule | <b>Design Rule Description</b>                     |          | Design RuleValue |
|------|----------------------------------------------------|----------|------------------|
| 1    | Minimum Enclosure of diff by NWELL                 | 2        | 0.18μm           |
| 2    | Minimum Enclosure of diff within Poly              | 2        | 0.1 μm           |
| 3    | Minimum Width for Contact                          | 2        | 0.06 μm          |
| 4    | Minimum Spacing for Contact                        | 2        | 0.08 μm          |
| 5    | Minimum Enclosure of Contact within Diffusion      | 2        | 0.01/0.03 μm     |
| 6    | Minimum Spacing from Poly to Contact               | 2        | 0.045 μm         |
| 7    | Minimum Enclosure of Contact within M1             | 2        | 0                |
| 8    | Minimum End of Line Enclosure of Contact within M1 | <b>\</b> | 0.03 μm          |
| 9    | Minimum width for M1                               | <u> </u> | 0.07 μm          |
| 10   | PPLUS should not overlap NPLUS (can abut)          |          |                  |

#### **PMOS Design Rules**

| Rule | Design Rule Description                     |   | Design Rule Value |
|------|---------------------------------------------|---|-------------------|
|      |                                             |   |                   |
| 1    | Minimum Enclosure of PPLUS within NWELL     | ≥ | 0.09 μm           |
| 2    | Minimum Enclosure of Diffusion within NWELL | > | 0.18 μm           |
| 3    | Minimum Enclosure of Diffusion within PPLUS |   | 0.09µm            |
| 4    | Minimum Enclosure of Poly within PPLUS      | > | 0.09µm            |
| 5    | Minimum Enclosure of Contact within PPLUS   | 2 | 0.01/0.03 μm      |
| 6    | Minimum Spacing of PPLUS to Diffusion       | > | 0.06µm            |

#### **NMOS Design Rules**

| Rule | Design Rule Description                     |    | Design Rule Value |
|------|---------------------------------------------|----|-------------------|
| 1    | Minimum Enclosure of Diffusion within NPLUS | 2  | 0.09 μm           |
| 2    | Minimum Enclosure of Contact within NPLUS   | // | 0.01/0.03 μm      |

#### **Tap Design Rules**

| Rule | Design Rule Description                       |   | Design Rule Value |
|------|-----------------------------------------------|---|-------------------|
| 1    | Source/Drain contact to tap diffusion spacing | ≥ | 0.15μm            |
| 2    | Tap contact to MOS diffusion spacing          | > | 0.16 μm           |
| 3    | PPLUS enclosure of DIFF in a PWELL strap      | ≥ | 0.03 μm           |
| 4    | NPLUS enclosure of DIFF in an NWELL strap     | ≥ | 0.03 μm           |

#### **Flow Overview**

#### Lab Tasks



#### **File Locations**

All files for this lab are located in the directory **LE\_Design\_Entry\_Lab1**.

#### **Directory Structure**

LE Design Entry Lab1 Current working directory

CellLibrary Cell library

display.tcl Display attributes file

lib.defs Library definition file

 $. \verb| synopsys_cutom.tcl| \\ Startup file with tool configuration$ 

#### **Relevant Files**

../PDK

techfiles/

reference40nm 10lm.tf ASCII technology file

#### **Answers & Solutions**

There is an *ANSWERS / SOLUTIONS* section at the back of each lab. You are <u>encouraged</u> to refer often to this section to verify your answers, or to obtain help with the execution of some steps.

#### **Instructions**

Your goal is to create a mask layout of a CMOS inverter using the data creation and editing function.

#### **Task 1. Starting Custom Compiler**

1. In the UNIX window, change your working directory to **LE\_Design\_Entry\_Lab1** and invoke Custom Compiler.

```
Unix% cd LE_Design_Entry_Lab1
Unix% custom_compiler &
```

#### Task 2. Creating Footprint Layout

Footprint cell is the base representation of the minimum physical area of the logic gates to be designed. It also has appropriate locations defined for power and ground rails. Task 4 explains how to create power and ground rails.

In this task, you will create footprint cell.

**1.** Create cell *Footprint* of view *layout* under library *CellLibrary*.

#### Task 3. Grid and Gravity Settings

Grids are used to make the data creation faster and it helps to keep all the device dimensions on grid. The Gravity option is used to snap the cursor to the objects.

In this task, you will learn to customize the grid settings and display the grid on the layout. To set the grid preferences, follow the steps mentioned below.

- 1. From the layout cell view *Footprint*, select **Options** → **Design** to bring up the **Layout Design Options** window.
- 2. Click on the tab **Snapping & Grids** to access the preferences related to grids.
- 3. Select the **Gravity** option. This causes the cursor to snap the objects to the grid.
- 4. Click **OK** to save the settings.

#### Task 4. Creating Power and Ground Rails

In this task, you will create power and ground rails with the Create  $\rightarrow$  Rectangle command using m1 layer of purpose drawing (drw) from the Object/Layer Panel.

Note:

Object Layer Panel will be referred as OLP in future references. Use the layers of purpose type *drawing* to create the objects unless it is specified.

Object Layer Panel assistant configures the selectability and visibility of valid objects and LPPs in a design.

1. To select layer m1 as the active layer, click on layer m1 under LPPs from OLP.

LPP - Layer Purpose Pair. All shapes must be created with a specific layer number and purpose number.

- 2. To enable the Dynamic Measurement of relative coordinates (dx,dy) for the object shape, as the shape is drawn, follow the below steps:
  - a. Choose Options  $\rightarrow$  General.
  - **b.** Click on the **Cursor** tab under **Layout**.
  - **c.** Enable **Show Dynamic Measurement**.
  - **d.** Enable **Dynamic** and **DX/DY**.
  - e. Click **OK** to apply the changes.
- 3. Create the ground rail of dimension [ $X*Y = 1.06\mu m * 0.2\mu m$ ] on layer **m1**, using the Create  $\rightarrow$  Rectangle command. Use origin (0, 0) as the start point.



Note:

As the rectangle is drawn, observe that the lower left displays the next action for the current active command. This is applicable for data editing functions also.

4. Create the power rail polygon of the same dimension as the ground rail, with the separation of  $2\mu m$  from the ground rail. Use the ruler to measure the spacing.

**Note:** Use the **Copy** command instead of drawing the shape again.

Question 1. How can you create the power and ground rails of nets *VDD* and *VSS* in the same active create polygon command?



5. Check that power and ground rails are aligned. If not aligned, move the power rail using the Edit → Move command, in post selection mode.

Hint: To use the post selection mode, invoke the command and select the object.

**Note:** It can be observed that, in post selection mode, the selection set remains as it is and the command is completed.

- **6.** Delete the ruler objects using the bind key **Shift-k**.
- 7. This completes the creation of *Footprint* cell.

#### **Task 5.** Designing CMOS inverter Layout

The inverter circuit consists of one PMOS and one NMOS transistor. You will create an inverter cell, followed by individual transistors adhering to the design rules, and then

complete the input, output, power, and ground connections. The following sections provides guidelines to accomplish this task.

With the footprint cell as the reference, the tool creates the inverter design.

- 1. Create cell *inverter* from *Footprint* using **Design**  $\rightarrow$  **Save As.**
- **2.** Save and close cell *Footprint*.
- **3.** Open cell *inverter* layout.

#### **Task 6. Creating PMOS Transistor Layout**

In this task, you will learn to create a PMOS transistor of size  $w/l = 0.48 \mu m / 0.1 \mu m$ , in the inverter cell. Refer to the design rules listed at the beginning of this lab for geometrical constraints on mask layers.

- **1.** The technology data provided is of nwell process. Create the nwell in which the pmos transistor will be formed.
  - **a.** Select **nwell** layer of purpose drawing from **OLP**.
  - **b.** Create nwell rectangle of size  $X*Y=1.01 \mu m * 0.86 \mu m$  with a spacing of  $0.1 \mu m$  from power rail.
- **2.** Add ptype doping area, which defines the p-channel area within nwell region.
  - a. Create rectangle of size  $X*Y=0.51 \mu m *0.86 \mu m$ , on **pplus** layer of purpose drawing.
- 3. Place the **pplus** into the **nwell**, using the move command, such that the enclosure value on left and right sides is  $0.25 \mu m$ , as shown in the figure below.

**Note:** Use Zoom commands to zoom to the location to place the pplus.



- **4.** The next step is to define the active area, which defines the effective PMOS transistor area, within p-type doping region. Layer **diff** should be enclosed by **pplus** by 0.09 μm.
  - Create rectangle of size  $X*Y=0.33 \mu m * 0.48 \mu m$  on layer **diff**.
- 5. Add polysilicon on the active area, which defines the p-transistor gate. Create the **poly** such that the distance between **poly** and **diff** is  $0.115 \mu m$ , as shown in the figure below.
  - a. Create rectangle of size  $X = 0.1 \mu m * Y = 0.68 \mu m$ , on layer poly.



- **6.** Turn *off* the visibility of the **nwell** and **pplus** lpp, using middle-click on the lpp in the **OLP.**
- **7.** Add metallization on the drain and source area.
  - a. Create rectangle of size  $0.07 \mu m * 0.48 \mu m$  on m1 layer.
  - b. Spacing outside m1 layer, top and bottom is  $0.0~\mu m$  and left and right is  $0.005~\mu m$ . The completed figure should resemble the figure given below.



- 8. Add contacts on the active area to create the connection between active and metal1, as shown in the figure below. Based on the source/drain active area dimension, number of contacts to be added is 3. [Minimum Enclosure of **cont** within  $\mathbf{m1} \ge 0$  µm and end of line enclosure value is 0.03 µm]
  - a. Create rectangle of size  $X*Y=0.06 \mu m*0.06 \mu m$  on layer cont.
  - **b.** Spacing between the contacts is  $0.12 \mu m$  and the enclosure value of **cont** within **diff** is  $0.01 \mu m$ .
  - **c.** After creating a contact, the rest of the contacts can be created by using the copy command.



- 9. Turn on the visibility of the **nwell** and **pplus** lpp in the **OLP** using right-click.
- **10.** This completes the creation of PMOS transistor.
- 11. At this point, the layout should look like in the figure below.



**12.** Save and close the cell.

#### **Task 7. Creating NMOS Transistor Layout**

In this task, you will create an NMOS transistor of size  $w/l = 0.33 \mu m / 0.1 \mu m$ .

- 1. NMOS transistor is created by
  - **a.** Adding an n-type doping area, which defines the n-channel area.
  - **b.** Defining the active area, which defines the effective NMOS transistor area.
  - **c.** Adding polysilicon on the active area, which defines the n-transistor gate.
  - **d.** Adding metallization on the active area followed by adding contacts on the active area to create the connection between active and metal.
- **2.** NMOS transistor has been already created for you. Open the cellview *inverter\_1*. This cell will be used as the reference for the next tasks.

#### **Task 8. Creating Well Contacts**

PMOS transistor is placed in nwell, which needs to be biased properly. To properly bias the well, well contacts has to be added.

In this task, you will learn to create well contacts.

- **1.** Add an n-type doping area, adjacent to the p-type doping area.
  - a. Create rectangle of size  $X*Y=0.2\mu m*0.5 \mu m$  on layer **nplus**, as shown in the figure below.



- **2.** Add an active area within the n-type doping area.
  - a. Create rectangle of size  $X*Y=0.18\mu m*0.44 \mu m$  on layer **diff**.

Note:

For the next two steps (5 and 6), instead of using rectangle command to create contact and metal, **Copy** command can be used to copy previously created metal/contact objects of same LPP in the source/drain areas of PMOS transistor.

- **3.** Add metallization on the active area.
  - a. Create rectangle of size  $X*Y=0.07 \mu m * 0.44 \mu m$  on layer m1.
  - **b.** Spacing outside **m1** layer, top and bottom is  $0.0 \mu m$  and left and right is  $0.005 \mu m$ .
- **4.** Add contacts on the active area to create the connection between active and metal1 on layer **cont**.



**5.** This completes the creation of well contacts, which looks like the figure below.

**6.** Save and close the cell *inverter\_1*.

#### **Task 9. Creating Substrate Contacts**

NMOS transistor is placed in P-substrate, which needs to be biased properly.

In this task, you will create p-type substrate contacts.

- **1.** p-sub type contacts are created by
  - **a.** Adding a p-type doping area, adjacent to the n-type doping area.
  - **b.** Adding an active area within the p-type doping area.
  - **c.** Adding metallization on the active area.
  - **d.** Adding contacts on the active area to create the connection between active and metal1.

**2.** Substrate contacts for NMOS transistor has been already created for you. Open the cellview *inverter*\_2. This cell will be used as the reference for next tasks.

#### Task 10. Modifying Power and Ground Rails

With the addition of well and substrate contacts, the cell size is already defined. Therefore, power and ground rails must be resized to match the current cell size.

1. Stretch both power and ground rails by  $0.025 \mu m$  on right side using the **Stretch** command in pre-selection mode.

Hint: Pre-Selection: Select the objects and activate the command.

**Question 2.** How do you stretch both power and ground rails simultaneously?

#### **Task 11. Creating Interconnects**

Interconnects must be created for all the input, output, power and ground connections. In this task, you will learn to create interconnects using paths.

- Connect the gates of transistors, which will form the input, on layer **poly**. Use **Create**  $\rightarrow$  **Interconnect**, to create a path of **Width** : 0.1  $\mu$ m and with Style : extend.
- 2. Using Create  $\rightarrow$  Via command, create *polyCont* viadef on the input gates.
- 3. Create path to connect the drains of transistors, which will form the output, on layer m1. Use Width: 0.07µm and Style: extend.
- **4.** Complete the following connections using path of **Width**: 0.07 μm, **Style**: extend on layer **m1**.
  - **a.** Connect the source of PMOS transistor and well contact to power rail.
  - **b.** Connect the source of NMOS transistor and substrate contact to ground rail.
- **5.** This completes all interconnections in the inverter design and the layout should look like the figure below.



Task 12. Merging Power, Ground Interconnects, and Rail

In this task, you will learn to use the **Merge** command to merge the power and ground interconnects to their respective rails.

- 1. Use **Edit**  $\rightarrow$  **Merge** command to merge all power connections with power rail.
  - **Note:** Select the first object, use shift and left-click to select the other objects to be merged and then execute the command.
- **2.** Similarly merge all ground connections with ground rail. The inverter should resemble the figure below.



#### Task 13. Creating Pins

In this task, you will learn to create pins using  $Create \rightarrow Pin \rightarrow By$  Shape for all the nets in the layout.

1. Create pins A, Z, VDD, VSS of size  $X*Y=0.07\mu m*0.07\mu m$  on the respective objects. Use layer m1 of purpose pin to draw the pin shapes.

**Note:** Command will not allow users to create pins until a valid name is entered.

**2.** Try to create all the four pins *A*, *Z*, *VDD*, *VSS* in single command activation.

**Question 3.** How are the pins created if

- a. Cycle option is selected?
- b. **Cycle** option is deselected?

.....

**3.** Select appropriate **Type**, **Access Direction**, **Signal Type** attribute before each pin is created.

#### Task 14. Creating Labels

Labels are used for displaying net names in a design. They are also used by the physical verification tool Hercules to identify the ports in the design.

In this task, you will learn to create labels for all the nets in the layout using **Create** → **Text** → **Label** on lpp **m1text:drw**. The completed layout should look like the figure below.

**Note:** Use the **Filter** field in the **OLP**, to locate the **m1text:drw** lpp.

- 1. Create A,Z, VDD and VSS texts of **height** 0.1 on the respective net objects.
  - **Question 4.** What happens, when text objects are placed with **Attach** option selected?

#### Task 15. Moving Origin and Create Boundary

Cell boundary is required to define the data extents of the cell. In this task, you will learn to create a cell boundary.

- 1. Currently the origin of the cell is not correct. Using the command Edit → Other → Move Origin, change the origin by clicking on the lower left corner of the ground rail.
- 2. Use Create  $\rightarrow$  Boundary to create a cell boundary of type P&R. The completed layout should look like the figure below.
  - **Question 5.** How can you create the cell boundary automatically?



**3.** Save the cell.

#### Task 16. Filtering LPPs in OLP Used in the Design

You can filter LPPs used in the design in the OLP panel.

1. From the **OLP** panel, click the **LPPs** tab.



**2.** Select the **Design** set. Observe the changed number of LPPs in the OLP panel.



- **3.** Close the design.
- **4.** Exit Custom Compiler.

#### **Answers / Solutions**

#### **Task 4. Creating Power and Ground Rails**

- Question 1. How can you create the power and ground rails of *VDD*, *VSS* nets in the same active create polygon command?
  - a. Bring up the **Create Rectangle** tool bar.
  - b. Enter *VDD VSS* in the **Net name(s)** field.
  - c. Check Cycle option.
  - d. Complete power rail creation.

**Note:** It can be seen that **Net name**(s) field is left with *VSS*. **Cycle** option removes the net name once object with net name has been committed.

#### Task 10. Modifying Power and Ground Rails

**Question 2.** How do you stretch both power and ground simultaneously?

Select one of the rail edges. To select additional edges, use shift and left-click and execute the **Stretch** command.

#### Task 13. Creating Pins

- **Question 3.** How are the pins created if:
  - a. **Cycle** option is selected?
  - b. **Cycle** option is deselected?

#### **Solution:**

- c. Cycle → enabled- pin names are removed from the Names field after the pin creation.
- d. Cycle → disabled- pin names are NOT removed from the Names field after pin creation.

#### Task 14. Creating labels

**Question 4.** What happens when text objects are placed with the **Attach** option selected?

The **Attach** option creates parent-child relationship between object and label.

When the **Attach** option is selected, after placing the label, the user is prompted to select the parent object to which the text will be attached.

#### **Task 15. Moving Origin and Create Boundary**

**Question 5.** How can you create the cell boundary automatically?

The **Auto Create** option automatically creates a cell boundary around the objects in the current design.

2

# **Interconnects Creation and Edit**

#### **Learning Objectives**

During this lab, you will create a mask layout design of a CMOS logic gate using design rule-guided data creation and editing functions.

After completing this lab, you should be able to:

- Create interconnects for amplifier design
- Stretch interconnect



Lab Duration: 30 minutes

#### **Introduction**

The purpose of this lab is to help you understand the interconnect creation and editing in Custom Design Layout editor. This lab uses generic process design rules shipped with the generic PDK kit, to design the simple amplifier layout.

#### **File Locations**

All files for this lab are located in the directory LE\_Design\_Entry\_Lab2.

#### **Directory Structure**

LE Design Entry Lab2 Current working directory

CellLibrary Cell library

display.tcl display attributes file

lib.defs Library definition file

.synopsys\_cutom.tcl Startup file with tool configuration

#### **Relevant Files**

../PDK

techfiles/

reference40nm\_10lm.tf ASCII technology file

#### **Instructions**

Your goal is to create and edit routing of layout of a CMOS amplifier using the data creation and editing function.

#### **Task 17. Starting Custom Compiler**

5. In the UNIX window, change your working directory to **LE\_Design\_Entry\_Lab2** and invoke Custom Compiler.

```
Unix% cd LE_Design_Entry_Lab2
Unix% custom_compiler &
```

#### **Task 18. Creating Interconnects of Amplifier Layout**

In this task, you will route the amplified design by creating interconnects between terminals.

1. From the Library manager open **library/cell/vuiew** - **CellLibrary/amp/layout** design. Observe the amplifier design with missing routing.



- 2. Choose Options  $\rightarrow$  Design to open the Layout Design Options dialog.
- 3. Go to the **Snapping & Grids** tab and then enable the **Gravity** option and set **Align Assist** to **Implicit**.
- **4.** Click OK to close the **Layout Design Options** dialog.
- 5. Choose Create → Interconnect to enable the Create Interconnect command.
- **6.** From the **Interconnect** toolbar, choose **Taper** from the **Auto Options** option menu.
- **7.** Start the interconnect creation from the left PMOS instance top poly terminal as on the figure below:



**8.** Use the shortcut key **Shift-V** to change the routing layer to metal1. This will also place a via between poly and metal1 layers.



**9.** Route interconnect to the right PMOS upper gate terminal. Use the shortcut key **Ctrl-V** to change the routing layer to poly. Observe placed via between metal 1 and poly.



- **10.** Press **Enter** to commit the routing.
- **11.** Connect all other PMOS terminals in the same way.



12. Enable the **Visual** mode from the **DRD** option menu on the **DRD** toolbar.

**Note**: To enable DRD engine, select Advanced license from **Home** → **License** menu.

- 13. Choose Edit  $\rightarrow$  Stretch to invoke the Stretch command.
- **14.** Enable the **Keep Connected** option from the **Stretch** command toolbar. Choose **Backbone** from the **Mode** option menu.
- **15.** Select the **metal1 drawing** path showed on the figure above and then stretch down until the minimum DRC rule is reached.
- **16.** Change the **Mode** to **Fixed Via** and then stretch the same metal path up again until the minimum DRC rule is reached. You will get the interconnect as show on the figure below:



17. In the same way, route NMOS transistors gate terminals.



**18.** Connect PMOS and NMOS VDD and VSS terminals to power rails as shown in the figures below:

**Note:** You can adjust the width of interconnect by using the shortcut key **Ctrl-4** in case if it automatically changed what **Taper** option enabled.



**19.** Create connections between PMOS and NMOS devices to complete the amplifier routing as shown in the figure below:



**20.** Create pins for the amplifier as shown in the figures below:



- **21.** Save and close the design.
- **22.** Exit Custom Compiler.

#### **Copyright and Proprietary Information Notice**

© 2018 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at <a href="http://www.synopsys.com/Company/Pages/Trademarks.aspx">http://www.synopsys.com/Company/Pages/Trademarks.aspx</a>.

All other product or company names may be trademarks of their respective owners.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com 3

### 3. Physical Verification Environment

#### **Learning Objectives**

In this lab you will use the **Physical Verification Environment (PVE)** and the **Custom Compiler Layout Editor (LE)** to:

- Set up and customize the options for IC Validator (ICV) DRC and LVS runs
- Execute ICV DRC and LVS from the Custom Compiler PVE environment
- View and debug violations using the **ICV VUE** interactive debugger
- Fix DRC and LVS violations using Custom Compiler LE



Lab Duration: 30 minutes

## **Introduction**

The *Physical Verification Environment (PVE)* in *Custom Compiler* provides easy to use and interactive integration with the *IC Validator (ICV)* physical verification tool.

The *PVE* environment allows *ICV* setup information to be pre-configured for a process or PDK, allows *ICV* tool options and control variables to be imported from the rule deck, and stores run settings for ease of re-use for future runs. These features allow layout designers to conveniently and quickly run DRC and LVS verification from the *Custom Compiler Layout Editor (LE)*.

We will set up and customize DRC and LVS options, and run the jobs with *ICV*. We will then use the *ICV VUE* interactive debug with the *Custom Compiler Layout Editor* (*LE*) to debug fix the violations.

# **File Locations**

All files for this lab are located in the directory LE Physical Verification Lab1

# **Directory Structure**

| LE_Physical_Verification_Lab1          | Current working directory |
|----------------------------------------|---------------------------|
| DesignLibrary                          | OpenAccess Design library |
| /PDK/icv/drc/reference40nm_icv_drc.rs  | ICV DRC Rule Deck         |
| /PDK/icv/lvs/reference10lm_lvs.rs      | ICV LVS Rule Deck         |
| /PDK/techfiles/reference40nm_layer.map | OA Layer Mapping File     |
| /PDK/pdk.xml                           | PDK Configuration File    |

#### **Tools Versions**

The following tool versions should be setup before running the lab:

IC Validator M-2018.06

# **Instructions**

## **Task 19. Start Custom Compiler**

In this task we will invoke *Custom Compiler*.

**23.** In the Unix window, change your working directory to **LE\_Physical\_Verification\_Lab1** and invoke *Custom Compiler*.

```
Unix% cd LE_Physical_Verification_Lab1
Unix% custom_compiler &
```

## Task 20. Set Up ICV DRC Options

To run DRC in *ICV*, a set of input files and options are required. In this task we will set up the required inputs and run DRC.

- **24.** Open the cellview *DesignLibrary/dff/layout* from the *Library Manager Window*. When the layout opens, hit the *Shift-F* bindkey to display all hierarchy levels.
- **25.** Invoke the *DRC Setup Dialog* from the menu *Verification > DRC > Setup and Run...*



Note:

Default values for the dialog fields are prefilled. Observe that the *Run Dir* field is filled by the value <*cwd*>/*synopsys\_custom*/< *cellname*>.*icv .drc*. The fields *Library*, *Cell*, *View* in the layout section are filled in by the active cellview open in *LE*.

Note:

Observe that PDK specific information is prefilled, such as the *Runset* field in the *Main Tab*, and tool options in the *Custom Options Tab*. These are set in the pdk configuration file.

**26.** Open the pdk configuration file from ../PDK/pdk.xml and check the ICV DRC job section to understand how these default settings were populated for this PDK. Make sure that the files in the Runset field in the Main Tab and the Layer Map field in the Custom Options Tab exist and are set to the values specified in the pdk configuration file.

```
<pveJob name="DRC" jobTvpe="DRC">
   preference name="ViewOutput" visible="true">
     <value>true</value>
   </preference>
   <tool name="IC Validator">
     reference name="RunsetFile">
       <value>$PDK_INSTALL_DIR/icv/drc/reference40nm_icv_drc.rs</value>
     </preference>
     preference name="Options">
       <value>-turbo</value>
     </preference>
     <value>true</value>
     </preference>
   </tool>
</pveJob>
```

- 27. Click left-mouse-button (LMB) the console icon in the bottom right cotner of the LE Window to open the Console Assistant, and enter the following command in the console: db::getPrefValue xtDRCRunDirNameTemplate and confirm that the preference value is set to "%c.%t.%j". The preference setting for the runDirName supports token substitution using the following tokens: %l=libName, %c=cellName, %v=viewName, %t=toolName, %j=jobType, %u=userName.
- 28. Enter the following command to customize the runDir name: db::setPrefValue xtDRCRunDirNameTemplate -value ''%l.%c.%v.%t.%j\_%u''. Then close the DRC Setup Dialog and re-open it. Observe that the runDir name has been updated to the new evaluated string.

```
Console (3)

Information: If you are using DEFINE to add reference40ns in your lib.defs you need to use "ASSIGN reference40ns PDKLib true" to load pdk.xal

> db::getPrefValue xtDRCPunDirNameTemplate
%c.%t.%j

> db::setPrefValue xtDRCPunDirNameTemplate -value "%l.%c.%v.%t.%j_%u"
oa:0x25d6da00

> db::setPrefValue xtDRCPunDirNameTemplate -value "%c.%t.%j"
oa:0x25d6da00
```

- 29. Reset the runDirName back to normal using the command: db::setPrefValue xtDRCRunDirNameTemplate -value ''%c.%t.%j'' then close and re-open the setup dialog again.
- **30.** Leave the rest of the fields as is. Make sure that the *Launch Debugger* and *View Output* fields are enabled. This will automatically launch the *ICV VUE* violation debug environment after the DRC run completes. The *View Output* field will make the *Text Viewer Window* open and display the standard output and status of the job as it runs.
- **31.** Click *OK/Apply* to start the run.

#### Task 21. ICV DRC Run Observations

In this task we will observe the output of the ICV DRC run during and after it completes.

32. As the options were set up in the previous task for the first time, pressing *OK/Apply* starts the *ICV* DRC job and stores the job setup in the run directory.

Note:

The default run directory name is <*cwd>/synopsys\_custom/<cellName>.icv.drc*. If the run directory does not exist, it will be created and the job setup information will be stored in <*drcRunDir>/prefs.xml* when the job is executed. This allows the run settings to be stored and re-used on future runs for the same cellview.

33. Invoke the job monitor using *Home Page>Tools>Job Monitor*. Find this job in the *Job Monitor Window* and right mouse button click (*RMB*) to see the context sensitive menu (*CSM*). You can use the *CSM* to control the job (suspend, kill, view output, etc). Select *View Output* to display the job's logfiles in the *Custom Compiler Text Viewer Window*.



Note:

A job object gets created when launching jobs from the *PVE* interface. The job can be monitored using the *Job Monitor Window*. The *Job Monitor* displays all jobs (batch and interactive) that were launched using *Custom Compiler*'s xtJob infrastructure. You can *RMB* on the job to execute other job control actions from the *CSM*.

**34.** The *Console Assistant* at the bottom of the *LE Window* will print a job summary with violation counts upon job completion as in the following figure.



- **35.** Observe that the run directory *synopsys\_custom/dff.icv.drc* was created in *cwd* upon completion of the DRC run.
- **36.** Upon completion of the run, the *ICV VUE* violation debug environment will be automatically launched if any violations were found, as shown in the following figure.

**Note:** Automatic launch of the debugger is controlled by the *Launch Debugger* field in the setup dialog.



## Task 22. View and Debug DRC Violations Using ICV VUE

In this task we will view and debug DRC violations using ICV VUE.

- 37. In the ICV VUE Window, click on the DRC Errors Tab to view the violations.
- **38.** Under the *Cell/Violation/Function* column, click *LMB* the "+" symbol next to the cell *dff* to expand the tree and view the violations in this cellview as in the following figure.



Note:

The *Cell/Violation/Function* column in the *Violation Browser Table*, lists violations in a tree format by cell > rule > function. The *Error* column represents the number of violation occurrences for each rule violation. When one violation row is selected, the *Error List* section at the bottom of the *ICV VUE Window* is populated with each violation occurrence. These occurrences can be selected to highlight in the *LE* canvas and display the violation details in the *Violation Detail* section of the *ICV VUE Window*.

**39.** Select the rule *M1: Width* < 0.07 and double click *LMB* to select the first violation occurrence of this rule in the *Error List* section to highlight in the *LE* canvas. Now highlight the second violation occurrence of the same rule. At this point, your *LE Window* should look like the following figure.



## Task 23. Fix DRC Violations Using Custom Compiler LE

In this task we will fix DRC violations using *Custom Compiler LE* editing functions.

- **40.** Make sure that the layout window of the cell *dff* is active.
- **41.** Select the violating Path object, press *Q* to open the *Property Editor (PE)*. In the *PE*, change the width attribute of the Path from *0.04* to *0.07* and press *Enter* or click the green arrow at the top of the *PE*.
- **42.** Save the design. At this point, your *LE Window* should look like the following figure.



**43.** Close the *ICV VUE Window*.

# Task 24. Analyze the Run Directory and Rerun DRC

In this task we will analyze the run directory and rerun *ICV* DRC on the modified *dff* layout.

- **44.** In the Unix terminal change the working directory to ./synopsys\_custom/dff.icv.drc.
- **45.** Use the unix command *ls* to list the directory contents.

Unix% cd synopsys\_custom/dff.icv.drc/

Unix% ls
Unix% prefs.xml dff.LAYOUT\_ERRORS run\_details ..
List of output files

**46.** Open the *prefs.xml* file and note the contents of the file.

Note:

The settings from the *ICV* DRC run in Task 2 are stored as preferences. In future runs, these preferences will re-populate the dialog fields when it is re-opened from the preferences stored in the dialog's *RunDir* field. Observe that all other files related to the job including *ICV* output files and logfiles are saved to the same run directory.

47. Rerun ICV DRC using the command Verification > DRC > Run. When prompted to save changes to the design before running, choose OK to save. The same setup as before has been saved to the run directory and will be used for this run.

**Note:** You can rerun DRC by simply clicking button on the left toolbar.

**48.** At this point, you should have 2 violations left of the rule *CONT: Spacing* < 0.08 as in the following figure.



- **49.** To fix the remaining contact spacing violations, you will need to open the sub block layout for *inv4*, and adjust the parameters of the nwell guardring and the p-substrate guardring, until you get rid of the 2 contact spacing violations. After making the edits, use your knowledge from *Tasks 2 > 6* to edit the design, rerun *ICV* DRC, debug using *ICV VUE*, until no violations remain.
- **50.** If the *ICV* DRC run is clean, *ICV VUE* will not be launched at the end of the run and you will see the message in the Console Assistant "Completed with no errors".

# Congratulations!

You have successfully completed DRC on the *dff* cell!

## Task 25. Set Up ICV LVS Options

To run LVE in *ICV*, a set of input files and options are required. In this task we will set up the required inputs and run LVS.

- **51.** Open the cellview *DesignLibrary/dff/layout* if not already open in *LE*. If any other windows are open, close them. Hit the *ctrl-F* bindkey to display all hierarchy levels.
- 52. Invoke the *LVS Setup Dialog* using the command *Verification > LVS > Setup and Run...* as in the following figure.



Note:

Default values for some of the fields in the setup dialog are already prefilled. Observe that the *Run Dir* field is filled by the value ./synopsys\_custom<current working directory>/<cellname>.<pvtool>.lvs. The fields Library, Cell, View in the layout section are filled by the active cellview.

Note:

Observe that process design kit (PDK) specific information such as the *Runset* field in the *Main* tab, and the *Layer Map* field in the *Custom Options Tab*. These are set in the PDK configuration file.

- 53. Open the pdk configuration file from ./../PDK/pdk.xml and check the ICV LVS job section to see how the default settings were populated for this PDK. Make sure that the files in the *Runset* field in the *Main Tab* and the *Layer Map* field in the *Custom Options Tab* exist and are set to the values specified in the PDK configuration file.
- 54. Observe that the *ICV* LVS job section of the PDK configuration file has *Load Runset* set to true which also shows in the setup dialog. This means that the *PVE* interface will parse the runset, to extract information about *Control Variables* and *Custom Options*. These can be seen and set by the user in the *Control Variables Tab* and the *Custom Options Tab* of the setup dialog. These variables and values came from the provided runset and can be overridden by the user if desired.
- **55.** Click *LMB* to select the *Netlisting Options Tab* and observe the netlisting settings needed to export the LVS netlist.



**56.** Click *LMB* to select the *Custom Options Tab* and observe that the form is filled in with the options defined in the runset.



- **57.** Leave the rest of the fields as is and make sure that the *Launch Debugger* field is enabled. This will automatically launch the *ICV VUE* debug environment upon completion of the run.
- **58.** Click *OK/Apply* to start the run.

#### Task 26. ICV LVS Run Observations

In this task, we will observe the output of the ICV LVS run during and after it completes.

**59.** As the options were set in the previous task for the first time, pressing OK starts the *ICV* LVS job and stores the job setup in the run directory.

- **60.** Open the *Job Monitor Window* view the progress and outputs of the job, similar to how you did in *Task 3*, *step 2*.
- **61.** Upon job completion, the *Console Assistant* displays the status of the *ICV* run and violations as shown in the following figure. You can see that a short was found.



- **62.** Observe that the run directory *synopsys\_custom/dff.icv.lvs* was created in *cwd* upon completion of the LVS run. Observe that the netlisting was successful and the *ICV* LVS comparison flagged one violation, a short.
- **63.** *ICV VUE* is launched automatically if any violations were flagged, as in the following figure.



## Task 27. View and Debug LVS Violations Using ICV VUE

In this task we will view and debug LVS violations using ICV VUE.

- **64.** In the *ICV VUE Window*, click *LMB* the *LVS Errors Tab*.
- 65. Blocks that failed LVS comparison are listed in the *Equivalence List Tab* in the *LVS Error Info Section* as in the following figure.



66. In the *Equivalence List Tab*, click *LMB* the "+" icon next to *dff::dff* to expand the tree, then click *LMB* to select *Errors* to see the LVS violations flagged for this block. At this point, the *ICV VUE* window should look like the following figure.



67. In the *ICV VUE Window*, expand the *Errors* item in the *Equivalence List Section*, and select *Unmatched schematic nets*. Then in the *Summary Tab* on the right, you should see 2 unmatched schematic nets: *vdd!* and *net328* as in the following figure.



68. Click *LMB* on one of the nets. This highlights the selected nets in the *Custom Compiler Schematic Editor* (*SE*) and in *ICV VUE*'s the *Schematic Netlist Visualizer*, as shown in the figure below. Note that in this case, the net is not highlighted *ICV VUE*'s *Layout Netlist Visualizer* or in *Custom Compiler LE*, because it was not matched to any equivalent layout net.



Net net328 highlighted in schematic

69. Similarly select *Unmatched layout nets* in the *Equivalence List Section*, then select the net 2 listed in the *Summary Tab*. This highlights the net in *ICV VUE*'s *Layout Netlist Visualizer* and in *Custom Compiler LE* as in the following figure. Note that in this case, the net is not highlighted *ICV VUE*'s *Schematic Netlist Visualizer* or in *Custom Compiler SE*, because it was not matched to any equivalent schematic net.



Net 2 highlighted in nand layout

- 70. Clear the violation highlights from the layout canvas using the *Clear Highlights Button* near the top left part of the *ICV VUE* toolbar.
- 71. In the *Equivalence List Tab* of the *LVS Errors Info Section* in the *ICV VUE Window*, expand and select *Diagnostics* > *Layout Shorted Net* > *Group 1*. This displays the net short in the tabular form in the *Summary Tab*, as in the following figure.



**72.** As you probably figured out, the schematic nets *net328* and *vdd!* Are shorted in the layout. The short is caused by an offending polygon as in the following figure.



**73.** Close the *ICV VUE Window*.

## Task 28. Fix LVS Violations Using Custom Compiler LE

In this task you will fix LVS violations using *Custom Compiler LE* editing functions.

74. Make the edit to the *inv3* cellview instance using the command *Hierarchy* > *Edit In Place*, then select the instance named *I0/inv3*.

Note:

You will know that you are in Edit In Place mode inside of the *inv3* cellview by looking at the top window banner of the layout editor which has the name of the cellview being edited.

- **75.** Fix the m1 offending polygon by deleting the offending metal 1 path.
- **76.** Return to the top cell *dff* using the command *Hierarchy* > *Return to Top*
- 77. When prompted, save the *inv3* layout.



**78.** Save the *dff* cellview.

## Task 29. Analyze the Run Directory and Rerun LVS

In this task we will analyze the run directory and rerun *ICV* LVS on the modified *dff* layout.

- 79. In the unix terminal, change the working directory to ./synopsys\_custom/dff.icv.lvs.
- **80.** Use the unix command *ls* to list the contents of the directory.

```
Unix% cd ./synopsys_custom/dff.icv.lvs
Unix% ls
Unix% prefs.xml MILKYWAY_OUTPUT
.... List of output files of ICV LVS
```

- **81.** Open *prefs.xml* file and note that the setup for your previous run are stored in it. The same settings will be recalled and used next time you perform *Verification* > *LVS* > *Run* or *Setup and Run...*
- **82.** Rerun *ICV* LVS using the menu action *Verification* > *LVS* > *Run*.

**Note:** You can also rerun *ICV* LVS with the previously used options and preferences simply by clicking button on the left toolbar in the *Custom Compiler LE Window*.

**83.** If the LVS comparison is clean, *ICV VUE* will be launched with *PASS* notification. Check the console for pass/fail messages to confirm that the there are no remaining LVS violations.



- **84.** Close the *dff* cellview.
- **85.** Exit Custom Compiler.

# Congratulations!

You have successfully performed LVS verification for the dff lay

4

# 4. Parasitic Extraction Interface

# **Learning Objectives**

In this lab we will use the *Physical Verification Environment (PVE)* and the *Custom Compiler Layout Editor (LE)* to:

- Set up and customize the options for *StarRC* Layout Parasitic Extraction (LPE) runs
- Execute *StarRC LPE* from the *Custom Compiler PVE* environment
- View and analyze the extracted interconnect parasitics in the extracted cellview using *Custom Compiler*'s *Parasitics* features.



Lab Duration: 30 minutes

## **Introduction**

The *Physical Verification Environment (PVE)* in *Custom Compiler* provides easy to use and interactive integration with the *StarRC* LPE tool.

The **PVE** environment allows **StarRC** setup information to be pre-configured for a process or PDK, allows **StarRC** tool options to be imported from the command file, and stores run settings for ease of re-use for future runs. These features allow circuit and layout designers to conveniently and quickly run LPE from the **Custom Compiler Layout Editor (LE)**.

We will set up and customize LPE options, and run the jobs with *StarRC*. We will then use the *Parasitics* interactive debug and analysis features in the *Custom Compiler Layout Editor (LE)* to analyze the parasitics.

# **File Locations**

All files for this lab are located in the directory **LE Parasitic Extraction Lab1** 

## **Directory Structure**

| LE_Parasitic_Extraction_Lab1                 | Current working directory       |
|----------------------------------------------|---------------------------------|
| sourceMe                                     | PDK environment setup file      |
| DesignLibrary                                | OpenAccess Design library       |
| /PDK/icv/drc/reference40nm_icv_drc.rs        | ICV DRC Rule Deck               |
| /PDK/icv/lvs/reference10lm_lvs.rs            | ICV LVS Rule Deck               |
| /PDK/techfiles/reference40nm_layer.map       | OA Layer Mapping File           |
| /PDK/starrc/reference40_1P10M_typical.nxtgrd | Interconnect<br>Technology File |
| /PDK/starrc/star_icv_cmd                     | Star Command File               |
| /PDK/pdk.xml                                 | PDK Configuration File          |

#### **Tools Versions**

The following tool versions should be setup before running the lab:

IC Validator M-2018.06

StarRC M-2018.06

# **Instructions**

## Task 30. Start Custom Compiler

In this task, we will invoke *Custom Compiler*. Before running Custom Compiler use sourceMe file to setup path to the PDK.

**86.** In the Unix window, change your working directory to **LE\_Parasitic\_Extraction\_Interface\_Lab1** and invoke *Custom Compiler*.

```
Unix% cd LE_Parasitic_Extraction_Lab1
Unix% custom_compiler &
```

#### Task 31. Run ICV LVS

In this task, we will run *ICV* LVS. The Milkway database generated by *ICV* in this step is a required input for *StarRC*.

- 87. Open the cellview *DesignLibrary/vco/layout* from the *Library Manager Window*. When the layout opens, hit the *Shift-F* bindkey to display all hierarchy levels.
- **88.** Invoke the *LVS Setup Dialog* from the menu *Verification > LVS > Setup and Run...*



- **89.** All settings should already be pre-set and ready to run. You can double check them if desired
- **90.** Click *OK/Apply* to start the run.
- **91.** When the run completes, an *ICV VUE Window* will be automatically opened. Check the *ICV VUE Window* and the *Custom Compiler Console Assistant* to make sure there are no LVS violations. The design should be LVS clean.



## Task 32. Set Up StarRC LPE Options

To run LPE in *StarRC*, a set of input files and options are required. In this task we will set up the required inputs and run LPE.

**92.** Invoke the *LPE Setup and Run Dialog* from the menu *Verification > LPE > Setup and Run...* 



**Note:** Default values for the dialog fields are prefilled. Observe that the *Run* 

*Dir* field is filled by the value <*cwd*>/*synopsys\_custom*/<

cellname>.starrc.lpe. The fields Library, Cell, View in the layout

section are filled in by the active cellview open in *LE*.

**Note:** Observe that PDK specific information is prefilled, such as the *Runset* 

field in the *Main Tab*, and some tool options in the *Custom Options* 

*Tab*. These were preset in the pdk configuration file.

93. Click left mouse button (*LMB*) to select the *Custom Options Tab*. Open the pdk configuration file from .../*PDK/pdk.xml*. Look at the *StarRC* LPE job section to understand how these default settings were seeded into the *Main and Custom Options Tabs* for this PDK as in the following figures.



```
<pveJob name="LPE" jobType="LPE">
 reference name="ViewOutput" visible="true">
   <value>true</value>
 </preference>
 <tool name="StarRC">
   reference name="xtLPELVSTool">
    <value>IC Validator</value>
   </preference>
   reference name="RunsetFile">
    <value>$PDK_INSTALL_DIR/starrc/star_icv_cmd</value>
   </preference>
   <item name="NETLIST_REMOVE_DANGLING_BRANCHES">YES</item>
    <item name="NETLIST_CAPACITANCE_UNIT">le-12</item>
   </preference>
 </tool>
</pveJob>
```

**94.** Notice that the *Library*, *Cell*, and *View* fields in the *Layout Section* of the *Main Tab* are prefilled with the active cellview.

**95.** Click *LMB* to select the *Extraction Options Tab*. Open the star command file from ../*PDK/starrc/star\_icv\_cmd*, and notice that the options from the command file were parsed by the PVE environment and set in the dialog as in the following figures.

TCAD\_GRD\_FILE: ./reference40\_1P10M\_typical.nxtgrd COUPLE TO GROUND: NO COUPLING MULTIPLIER: 1 EXTRACTION: RC CASE\_SENSITIVE: YES NETLIST NODE SECTION: YES NETLIST\_CONNECT\_SECTION: YES NETLIST\_SUBCKT: YES NETLIST\_PASSIVE\_PARAMS: YES NETLIST\_TAIL\_COMMENTS: YES NETLIST\_DELIMITER: : REDUCTION: NO XREF: YES EXTRACT VIA CAPS: NO IGNORE CAPACITANCE: ALL KEEP\_VIA\_NODES: NO MAGNIFY DEVICE PARAMS: YES METAL\_FILL\_POLYGON\_HANDLING: IGNORE MODE: 200 MOS GATE DELTA RESISTANCE: NO REMOVE\_DANGLING\_NETS: NO



**96.** Click *LMB* to select the *Output Options Tab* and set the as in the following figure. Notice that these dialog fields are also prefilled from the *Star Command File*, similar to the *Extraction Options*.



- **97.** The *Net Selection* section can be used to tell Star RC to only consider certain nets in the extraction output. We will leave this empty for the time being.
- **98.** Click *OK/Apply* to start the run.

## Task 33. StarRC LPE Run Observations

In this task we will observe the output of the *StarRC* LPE run during and after it completes.

**99.** As the options were set up in the previous task for the first time, pressing *OK/Apply* starts the *StarRC* LPE job and stores the job setup in the run directory.

Note:

The default run directory name is <*cwd>/synopsys\_custom/<cellName>.starrc.lpe*. If the run directory does not exist, it will be created and the job setup information will be stored in *<lpeRunDir>/prefs.xml* when the job is executed. This allows the run settings to be stored and re-used on future runs for the same cellview.

100. Invoke the job monitor using Console > Tools > Job Monitor. Find this job in the Job Monitor Window and right mouse button click (RMB) to see the context sensitive menu (CSM). You can use the CSM to control the job (suspend, kill, view output, etc). Select View Output to display the job's log files in the Custom Compiler Text Viewer Window.



Note:

A job object gets created when launching jobs from the *PVE* interface. The job can be monitored using the *Job Monitor Window*. The *Job Monitor* displays all jobs (batch and interactive) that were launched using *Custom Compiler*'s xtJob infrastructure. You can *RMB* on the job to execute other job control actions from the *CSM*.

**101.** The *Console Assistant* at the bottom of the *LE Window* will print a job summary and status upon job completion as in the following figure.



- **102.** Observe that the run directory ./synopsys\_custom/vco.starrc.lpe was created in synopsys\_custom upon completion of the LPE run.
- **103.** Upon completion of the run, the extracted cellview *DesignLibrary/vco/starrc* is automatically opened in the *LE Window* as in the following figure.



Note:

The extracted view being automatically opened after the run is controlled by the *Open Parasitic View* field on the *Main Tab* of the *LPE Setup Dialog*.

## Task 34. View the Extracted Cellview

In this task, we will explore the parasitic view generated in *Task 4*.

**104.** Make sure that the starrc view is the active *LE Window* in your *Custom Compiler* session. Click and drag *RMB* more and more until you can see individual parasitic R and C elements as in the following figure.



**105.** Observe that there are symbols of ideal resistors and capacitors representing the parasitic elements.

**Note:** The values of extracted parasitic instances are displayed on the

canvas. You can also query them (  $\boldsymbol{Q}$  bindkey ) to get information in

the *Property Editor Assistant (PE)*.

**106.** Zoom and pan until you find a transistor instance. Hit the Q bindkey to query device parameters in the PE.

**Note:** The parasitic and device instances are references of the master

cellviews ivpcell. The ivpcell views are pcells that can be scaled/sized

using the *mag* parameter.

**Note:** The device masters used in the *starrc* view are controlled by the

device\_mapping file ../PDK/starrc/device\_map, which can be

customized by the user.

## Task 35. Analyze the StarRC Run Directory

In this task, we will analyze the run directory *vco.starrc.lpe* that was created by *StarRC* in the previous tasks.

- **107.** In the Unix terminal, change your working directory to ./synopsys\_custom/vco.starrc.lpe.
- **108.** Use the Unix command **ls** to list the contents of the directory.

```
Unix% cd ./synopsys_custom/vco.starrc.lpe
Unix% ls
```

```
Unix% lib.defs run_starrc.sh
star_icv_cmd.custom_compiler
vco.star_sum prefs.xml star stdout.lpe.log
```

**109.** Open the *prefs.xml* file and note its contents.

**Note:** The *prefs.xml* file stores the setup information of the last *StarRC* run.

110. Open the file *star\_icv\_cmd.cdesigner*. This file was generated by the *Custom Compiler PVE* environment based on the original *star\_icv\_cmd* file, and the custom options that the user set in the dialog. This is the file that *StarRC* will read in.

**Note:** For future runs, these settings will be preset when the *LPE Setup* Dialog is opened or when  $Verification \rightarrow LPE \rightarrow Run$  is invoked.

**111.** Observe that, output files containing run details of the *StarRC* LPE run are stored in the *star* directory.

## Task 36. Query Parasitics (Net)

In this task, we will use the query parasitics feature to query a net.

- **112.** Make *DesignLibrary/vco/starrc* the active cellview.
- **113.** Fit the design (*F* bindkey). If the *Parasitics* menu is not shown in the *LE Toolbar*, then enable it by invoking *Tools* > *Parasitics*.
- **114.** Invoke *Parasitics > Query*.
- 115. In the *Command Options Toolbar (COT)*, leave the *Type* field set to *Net*. Click *LMB* to select the net *LFIN* in the *starrc* view as in the following figure. Alternatively, you can type *LFIN* into the *netName* field.



**116.** Click the green arrow icon in the *COT* to perform the query of net *LFIN*. The *Query Results Dialog* should open as in the following figure.



- **117.** The following observations can be made from the query dialog:
  - **a.** The *Query Results Table* displays all parasitics on the net being queried.

- **b.** The *Summary Table* contains summaries and a total value for each type of parasitic device in the results table.
- **118.** Probe parasitic elements from the *Query Results Table* dialog:
  - **a.** Select a device listed under *Name* column. Click *RMB*, to invoke the *CSM*, and select *Probe Selected Names* from the menu.
  - **b.** Observe *LE* zooms to the selected parasitic instance in the *LE Window* and highlights it.



Note:

Using *Probes* can make it easier to visualize and locate parasitic elements in the parasitic view.

- c. Clear the probes by clicking the *Remove Probes* button in the *Query Results Dialog*.
- 119. Close the *Query Results Dialog*.
- **120.** Hit the *Esc* key to exit the *Query Parasitics Command*.

#### Task 37. Query Parasitics (Net to Net)

In this task, we will use the query parasitics feature to query coupling capacitance between nets.

- **121.** Make *DesignLibrary/vco/starrc* the active cellview and fit the design (*F* bindkey).
- **122.** Invoke *View > Pan* (or 3 bindkey). In the *Pan COT*, type in the coordinates {4.8 16.4}, enable *Zoom* and set the zoom factor to 7.0, and hit the *Enter* key to zoom around the area as in the following figure.
- **123.** Invoke *Parasitics > Query* and set the *Type* field in the *COT* to *netToNet*.
- **124.** Select the 2 nets to query by clicking *LMB* anywhere on the 2 nets as in the 2 points shown in the following figure.



**125.** Click the green arrow icon in the *COT* to perform the net to net query. The *Query Results Dialog* should open as in the following figure.



- **126.** The following observations can be made from the query dialog:
  - **a.** The *Query Results Table* lists all coupling capacitors between the 2 nets.
  - **b.** The *Summary Table* contains summaries and a total value for each type of parasitic device in the results table.

- c. Elements from the *Query Results Table* can be cross probed to the extracted view in *LE*, similar to the query net case.
- **127.** Close the *Query Results Dialog*.
- **128.** Hit the *Esc* key to exit the *Query Parasitics Command*.

#### **Task 38. Query Parasitics (Point to Point)**

In this task, we will use the query parasitics feature to query the resistance between 2 points on the same net.

- **129.** Make *DesignLibrary/vco/starrc* the active cellview and fit the design (*F* bindkey).
- **130.** Invoke *View > Pan* (or *3* bindkey). In the *Pan COT*, type in the coordinates {6.0 11.3}, enable *Zoom* and set the zoom factor to 3.5, and hit the *Enter* key to zoom around the area as in the following figure.
- **131.** Invoke *Parasitics*  $\rightarrow Query$  and set the *Type* field in the *COT* to *pointToPoint*.
- 132. Select the 2 points to query by clicking *LMB* near the 2 points as in the following figure.



**133.** Click the green arrow icon in the *COT* to perform the point to point query. The *Query Results Dialog* should open as in the following figure.



- **134.** The following observations can be made from the query dialog:
  - a. The *Query Results Table* lists all resistors that occur between the 2 points on the net and all capacitors that couple to other nets from points between the 2 probed points.
  - b. The *Summary Table* contains summaries and a total value for each type of parasitic device in the results table. The total resistance is not simply a sum of all resistors, it is in fact a highly accurate total R between the 2 points computed by a numerical matrix solver.
  - c. Elements from the *Query Results Table* can be cross probed to the extracted view in *LE*, similar to the query net case.
- **135.** Close the *Query Results Dialog*.
- **136.** Hit the *Esc* key to exit the *Query Parasitics Command*.

#### Task 39. Cross Probing Between Views

In this task, we will cross probe nets and instances from the schematic view to their equivalents in the extracted view.

- **137.** Make *DesignLibrary/vco/starrc* the active cellview and fit the design (*F* bindkey).
- **138.** Invoke **Parasitics** > **Initialize**. Click LMB **OK** to associate the **starrc** view to the **schematic** view and open the schematic view in the **Custom Compiler Schematic Editor** (SE).
- **139.** In the SE Window, invoke Tools > Parasitics, then invoke Parasitics > CrossProbe.
- **140.** In the *Cross Probe COT*, leave the *Type* field as *Net*, disable *Cycle* option, and set the probe color *Packet* to *red* as in the following figure.
- **141.** Click *LMB* in the *SE Canvas* to select a wire on the net *PBIAS* and notice that the net is probed in SE and colored red, as in the following figure.



**142.** Click *LMB* to open the *LE Window* tab in the *Custom Compiler* tabbed windows, to raise the *starrc* view in the *LE Window*. Notice that the net probed from the schematic has been cross probed to the starrc view. All subnodes, devices, parasitic elements, and layer objects are probed in red as in the following figure.



**143.** If time permits, you can perform more cross probes for nets or devices, from schematic to starrc view, or the other way around.

#### Task 40. Generate Parasitics in SPF Format

In this task, you will rerun parasitic extraction using Star RC to generate parasitics in SPF format.

- **144.** Close all editor windows. Open the layout view: *DesignLibrary/vco/layout* Fit the screen (press the *F* bindkey).
- **145.** We will rerun the extraction to generate parasitics in SPF format. The name of the output netlist file can be specified dynamically using the token substitution feature. Supported tokens are %u(userName), %j(jobName), %t(toolName), %l(libName), %c(cellName), %v(viewName).
- **146.** In the *Custom Compiler Console*, enter the following command to set the preference that controls dynamically naming the output file:
  - db::setPrefValue xtLPEDefaultOutputNetlistTemplate -value "%l\_%c\_%v\_extracted"
- **147.** In the layout editor menu, invoke *Verification > LPE > Setup and Run* ... to open the LPE setup dialog again. Notice that the settings from your previous run are preserved. Leave them the same as before.
- **148.** Click the Output Options tab, and select *Format: SPF*. Notice that the *Netlist File* field has been populated by the name: *DesignLibrary\_vco\_layout\_extracted.SPF*. The tokens (%1, %c, %v) have been evaluated and filled in at runtime based on your template string.
- **149.** Uncheck "Use LVS Netlist Port Order". Click *OK/Apply* to execute the extraction job.
- **150.** At the end of the run, open the output SPF netlist file to verify that it was correctly created by Star RC.

#### Congratulations!

You have successfully performed parasitic extraction and explored the parasitic analysis features in *Custom Compiler Layout Editor*.

5

## **Design Rule Aware Editing**

#### **Learning Objectives**

During this lab, you will edit the design according to constraints and design rules.

After completing this lab, you will be able to do the following tasks:

- Constraint Aware Editing
- Use DRD Visual/Assist modes
- Use DRD Auto-Fix engine



Lab Duration: 30 minutes

#### **File Locations**

All files for this lab are located in the directory

LE\_Design\_Rule\_Aware\_Editing\_Lab1

#### **Directory Structure**

LE Design Rule Aware Editing Lab1

DesignLibrary

technology.tf

.synopsys\_cutom.tcl

Current working directory

Design library

ASCII technology file

Startup file with tool configuration

#### **Instructions**

#### **Task 41. Start Custom Compiler**

In the UNIX window, change your working directory to **LE\_Design\_Rule\_Aware\_Editing\_Lab1** and invoke Custom Compiler.

unix% cd LE\_Design\_Rule\_Aware\_Editing\_Lab1 unix% custom\_compiler &

#### **Task 42. Constraint Driven Layout**

In this step, constraint-driven layout will be explored.

- 151. Invoke Library Manager and open cell: DesignLibrary/top/layout
- **152.** Enable **DRD Visual** with **On Modification** flag enabled. **DRD Visual** will mark any errors that occur during editing of the design.

Note: To enable DRD Visual you have to enable Advanced license from Home → License.

153. Check if MinAdjustmentViaSpacing rule enabled in DRD Rule Selection Dialog.



- **154.** Press check DRD button DRD toolbar menu.
- **155.** You will see the power mesh and you would need to clear DRCs on vias.





156. Turn on the Connectivity Engine



**157.** There are lots of errors on placed vias because of the following rule: minAdjacentViaSpacing = 0.11 if three or more neighboring vias as present.

Hint: Open the Error Viewer to view the DRC errors





- **158.** Two ways to correct these DRC:
  - a. Invoke Property editor and change the VIA cut spacing. This operation is time consuming
  - **b.** Use the Constraint Driven Layout concept that will use the Via Parameter Engine to create DRC clean Via Array.
- **159.** Clear highlighting from Error Viewer. Remove the placed vias
- **160.** Now by the Create Auto Via command (Create → Via) you can create the new vias on these nets. Cut spacing is now set to 0.11 instead of the default value of 0.08. Do this for all corner vias.



- **161. Create Bus** command will obey width-dependent spacing rules if the Constraint Aware flag is enabled.
- 162. Connect the nets A<0:3> and B<0:3> in the layout editor by follow the flightlines using the Create → Bus command. You can see that with the Constraint Aware editing concept, the spacing between the bus lines is automatically adjusted to be DRC clean.



- **163.** Connect the Net C in the design. Net C has a NDR defined for the width to be 0.6
- **164.** Invoke create → Interconnect command and route Net C. You can see that the width of the path is set to 0.6



#### Task 43. DRD Visual/Assist modes and Auto-Fix engine

- **165.** From **Options** → **DRD** you can observe the DRD settings for **Visual** and **Assist** modes. Check all checkable boxes next from **Constraint Types**
- **166.** Zoom in to the location (12.0 60.0) in the design. You will see one short vertical M1 path and a few horizontal M1 paths



**167.** Stretch the vertical path towards the top of the layout. You will see that the dynamic DRD markers will only appear within a certain radius from the cursor location.



**168.** Zoom in to the location (59.0 120.0) in the design. You will see an inverter layout.



- **169.** Set the **Stop Level** to **32** using **Shift**+**F** bindkey.
- **170.** There are DRC violations in the inverter layout. Please open the **Error Viewer** and see the errors.





- **171.** Use **Edit**  $\rightarrow$  **DRD AutoFix** to resolve the errors in the inverter layout:
  - **a.** Lock the instances and vias in the design when fixing the DRC errors by enabling the lock in **DRD AutoFix** toolbar.
  - **b.** Fix POLY errors only first and then fix the M1 errors.

Hint: Please make M1 invisible and then turn on the lock on 'Invisible Shapes' in **DRD AutoFix** toolbar to fix the POLY violations only.

- **172.** You can see that once the DRC violations are fixed, the POLY and the M1 shapes are moved apart, but the connections are lost.
  - **a.** How do you keep the connectivity between the shapes when trying to fix the DRC violations?

Hint: You would need to add **mergeSpaceAllowed** constraint in the technology to achieve this.

6

## SDL Initialization and Elaboration

#### **Learning Objectives**

During this lab, you will understand the options in the SDL initialization menu and the elaboration rules in the SDL config file.

After completing this lab, you will be able to:

- Set up the SDL initialization menu and understand the options.
- Understand lxUseCell in SDL binding.
- Understand how lxRemoveDevice ignoring parasitic devices in SDL.
- Learn to interpret the fields in Hierarchy Editor.



Lab Duration: 30 minutes

#### **Introduction**

The purpose of this lab is to help you understand the SDL initialization and binding.

Below are the features and commands will be used:

**Design Navigator** schematic – a list of devices that can be placed (realized) in layout.

**Schematic Assistant** – a read-only schematic docked in LE window.

Library/Cell/View (LCV) – A list of library name, cell name, and view name of a design

#### **File Locations**

All files for this lab are located in the directory SDL\_Initialization\_and\_Elaboration\_Lab1

#### **Directory Structure**

display.tcl

lib.defs

vcoLib Init, vcoLib Init refLib

Display attributes file

Library definition file.

Design libraries

#### **Instructions**

#### **Task 44. Start Custom Compiler**

**173.** In the Unix window, change your working directory to **SDL\_Initialization\_and\_Elaboration\_Lab1** and invoke Custom Compiler.

```
unix% cd SDL_Initialization_and_Elaboration_Lab1
unix% custom_compiler &
```

#### Task 45. SDL initialization and lxUseCell

In this task, you will enable SDL on a pre-existing layout that was created using SDL.

- **174.** From **Library Manager**, open cellview *vcoLib\_Init/vco/schematic*.
- 175. Invoke SDL using Tools → SDL and the initialization window Define Physical Target pops up as shown below.



- 176. Click OK to initialize SDL.
- **177.** A layout view is opened with SDL environment that has a **Design Navigator** in schematic mode at upper left and a **Schematic Assistant** at lower left.



#### Task 46. SDL Layout Binding

In this task, you will learn what information is used for SDL to bind layout.

**178.** Enable cross select from the **Enable Cross Select** icon on LE canvas toolbar.



- **179.** Make sure that no instance is selected in the **Schematic Assistant** or LE canvas.
- **180.** In the **Schematic Assistant**, select instance *I3* (vcoLib\_Init/v\_to\_i2) at lower left corner. Observe that it maps to 4 transistors in the **Design Navigator**.





**181.** From **Library Manager**, observe that the cell, *vcoLib\_Init/v\_to\_i2*, has no layout view. Since there is no layout, *I3* is bound to *vcoLib\_Init/v\_to\_i2/schematic* and flattened to transistors.



- **182.** Switch to the *vco layout* tab.
- **183.** In the **Schematic Assistant** select instance *I1* (the *vco\_buff* at top) and press binding key **Q** to bring up the **Property Editor** (make sure your cursor is inside **Schematic Assistant**). Observe that the **Design** status of the **Property Editor** is *Schematic*.
- **184.** Move the cursor to layout canvas and press binding key **Q** again. Observe that the **Design** status of **Property Editor** changed to *Layout*. **Property Editor** automatically chooses design status depends on the curosor location (active window) when it is invoked.



- **185.** Click on **Design: Layout** to switch to *Schematic* mode manually.
- **186.** Expand the **Properties** section and observe the property *lxUseCell*. It is set to *vco\_buff\_fast*. This property instructs SDL to use *vco\_buff\_fast/layout* as the SDL binding for this schematic instance (instead of using *vco\_buff/layout*).



**187.** Switch **Property Editor** to layout mode. Observe that the LCV is *vcoLib\_Init/vco\_buff\_fast/layout*.



#### Task 47. SDL Instance Mapping

In this task, you will learn how to set instance mapping.

**188.** From **Library Manager**, open design *vcoLib\_Init/vco2/layout* and you should be in SDL mode. Observe in **Design Navigator** that instance *I1* is flagged with error.



- **189.** Move the cursor on top of the error (*II*) in **Design Navigator** and stay for few seconds. A balloon popup and shows there is a master mismatch on this instance where *vco\_buff* is expected but got *vco\_buff\_fast* in layout. This is exactly the same situation with the previous task but *lxUseCell* doesn't exist in this schematic.
- **190.** Select *I1* in **Design Navigator** and select **Instance Mapping** from **CSM** (right-mouse click). An instance mapping dialog popup and indicates the current mapping is *vcoLib\_Init/vco\_buff/layout* which comes from schematic.



- **191.** Change the target cell to *vco\_buff\_fast* by either the emthods:
  - **a.** Double click on the target cell *vco\_buff* and change the value.
  - **b.** Select the row in the dialog and use the browse icon at bottom left to choose the new layout.

- **192.** Click **OK** to apply the change and observe that the error in **Design Navigator** on *I1* is disappeared.
- **193.** Close the design

#### Task 48. Usage of IxRemoveDevice

In this task, you will use **lxRemoveDevice** to ignore the instances.

- **194.** Switch back to the *vco layout* tab and observe that there is a resistor, *R0*, in **Schematic Assistant** but not in **Design Navigator**. Select *R0* in **Schematic Assistant**.
- **195.** Bring up the **Property Editor** (and switch to schematic mode if necessary) and examine the **Properties** section. Observe that:
  - a. *lvsIgnore* is set to 1. This indicates that this device will not be placed for SDL in layout (that's the reason you don't see R0 in **Design Navigator**)
  - **b.** *lxRemoveDevice* is set to (*short(PLUS MINUS)*). When *R0* is removed from SDL, SDL chooses one of the nets on PLUS and the MINUS terms based on the precedence:
    - i. Global net
    - ii. Net connected to pin
    - iii. Alphanumeric



- **196.** You can verify that the nets by examining the **Instance Terminals** of instance *I4* and instance *I7* in the layout shown with the following steps.
- **197.** Use bindkey **Ctrl-F** to set view stop level to 0. You will now be able to see the instance names in the layout.
- **198.** Select instance *I4*. Bring up the **Property Editor** (make sure it's in layout mode) to see the properties. Expand the **Instance Terminals** and examine the net on term *INP*.
- **199.** Switch to instance *I7* and examine the net on term *OUTM*. Notice in the layout view that the net connected to instance *I4* terminal *INP* is the same with the net on instance *I7* terminal *OUTM*. They are shorted since the resistor *R0* has been removed.



**200.** Close all designs.

7

# **Design Creation Using SDL Symbolic Editor**

#### **Learning Objectives**

After completing this lab, you should be able to:

- Use Symbolic Editor chaining mode to edit the placement
- Create a cell template to match with a specific cell height



Lab Duration: 30 minutes

#### **Introduction**

The purpose of this lab is to help you understand the SDL **Symbolic Editor** functions.

Below are the features and commands will be used:

**Symbolic Editor** – a device placement tool that displays key information of the devices. It makes device placement editing easier.

**Design Navigator Schematic** – a list of devices that can be placed (realized) in layout.

**Schematic Assistant** – a read-only schematic docked in LE window.

**Cell Template** – Symbolic Editor function to customize layout template for custom digital layout style.

**S/D** – Source and drain of the transistors in the symbolic canvas

**P/G** – Power and ground

#### **File Locations**

All files for this lab are located in the directory SDL Symbolic Editor Lab1

#### **Directory Structure**

| display.tcl | Display attributes file |
|-------------|-------------------------|
| lib.defs    | Library definition file |
| snps_mpll   | Design library          |

#### **Instructions**

Your goal is to place some transistors of a diff amp by using the SDL **Symbolic Editor** chaining mode.

#### Task 49. Start Custom Compiler and SDL

**201.** In the Unix window, change your working directory to **SDL\_Symbolic\_Editor\_Lab1** and invoke Custom Compiler.

```
Unix% cd SDL_Symbolic_Editor_Lab1
Unix% custom_compiler &
```

**202.** Open *snps\_mpll/mpll\_dcc\_amp/layout* and you have the SDL environment.



Observe that there is one transmission gate layout instance, I139, placed in the LE canvas. In **Design Navigator**, the other transmission gate, I140, is flattened to transistor level (with instance name I140/\*) and has not been placed yet (the background of these instances is in grey).

### Task 50. Place Instances by Using Symbolic Editor Chaining Mode

In this task, you will learn to use **Symbolic Editor** chaining mode to place transistors.

**203.** Select the transmission gate, *I140*, and the nand gate, *I152*, from **Schematic Assistant** and observe that all transistors belong to *I140* and *I152* in **Design Navigator** are also selected.



204. Launch Symbolic Editor chaining mode from Design Navigator toolbar.



**205. Symbolic Editor** gives a suggested placement with maximized S/D sharing and gate alignment. Observe that the transistors from the nand gate (*I152*/\*) are placed in the middle.



- **206.** Select Options  $\rightarrow$  Design and
  - a. Enable **Preview Auto Update** in **Preview** tab.
  - **b.** In **Creation** tab, observe that the **Same Row** spacing is 1 (um) and the **Different Row** spacing value is 1 (um).
  - **c.** Click on **OK** to apply the change.



**207.** Select Window → Assistants → Preview to open the Preview assistant. You can drag the preview assistant to adjust its location as below.



- a. Observe that the diffusion spacing between PMOS and NMOS (different row spacing) is 1.1 um in group 1 and 1.0 um in group 3. This is due to the row alignment of NMOS and PMOS. You can get the row alignment status from the red triangle at the left-hand side of each row in the symbolic canvas. In this case, the row alignment of NMOS is bottom and PMOS is top. Since gate width of NMOS is 0.4 um in group 1 and 0.5 um in group3, it causes a 0.1 um difference.
- b. Observe that the diffusion spacing between group 2 and group 3 (same row spacing) is 1.05 um for PMOS and 1.0 um for NMOS. This is due to the gate alignment of NMOS and PMOS gates. You can get the gate alignment status from the triangle at top/bottom of the gates (red for NMOS and blue for PMOS) in the symbolic canvas. In this case, the gate length in group 3 is 0.33 um for PMOS and 0.43 um for NMOS so it causes a 0.05 um difference.

Hint: you can use **Edit**  $\rightarrow$  **Distance** to measure the distance.

**208.** Change the **Different Row** spacing value to 1.5 in **Options** → **Design** → **Creation** and observe the layout difference from **Preview** assistant.



209. Select Design → Realize to place the devices in layout canvas. Observe that layout instances are grouped in a figure group (option Group Realized Design in Symbolic Editor).



Task 51. Modify Placement of Placed Layout Instance by Using Symbolic Editor

In this task, you will learn to use **Symbolic Editor** chaining to modify placement.

210. Select the layout figure group created from previous task and select SDL → Symbolic Editor → Chaining to invoke Symbolic Editor chaining mode from selected layout instances.

**Note**: When the selected set is from layout canvas, you can't use the **Symbolic Editor** from the **Design Navigator** toolbar.

**211.** Select **Edit** → **SplitSD**. Observe that **Symbolic Editor** pops up the S/D candidates that can be split.



212. Click on the S/D with net name *vphreg* in PMOS (top) row to split the S/D. Observe that after the PMOS S/D is split, the NMOS (bottom) S/D with net name *gd* is still shared but enlarged. This is due to the two NMOS gates are still aligned to PMOS gates. **Symbolic Editor** has the capability to stretch S/D in layout to keep gate aligned and S/D abutted.



**Note**: If transistor layout does not have the capability to enlarge S/D, **Symbolic Editor** breaks abutment and keeps gate aligned.

- **213.** Split the S/D with net name gd in NMOS row (the enlarged one) too.
- **214.** Select **Edit**  $\rightarrow$  **MergeSD**. Observe that S/D candidates pop up.



**215.** Select the S/D with net *vphreg* at left-hand side of gate *I152/Mpb*. Observe that once the S/D with net *vphreg* is selected, **Symbolic Editor** pops up only candidates with the same net name because only the S/D with the same net name can be merged.



**216.** Select the left candidate to merge. Observe that the **MergeSD** command not only merges S/D but also move devices.



**217.** Merge the S/D (net name gd) at left-hand side of gate I152/Mnb to left candidate.



**218.** Now you have the placement.



Task 52. Reset the Placement, Add Devices Incrementally,

#### and Add Dummies

In this task, you will learn to use **Rechain** command to reset the placement, add more devices for placement and add dummies.

- **219.** If you don't like the placement you edited, you can use **Rechain** command and **Symbolic Editor** gives you a suggested placement on selected devices.
- **220.** Select all devices and select **Edit** → **Rechain**. Observe that the command rearranges the placement to the initial placement (task 2, step 3)



- 221. Select Window → Assistants → Device Panel and Window → Assistants → Schematic Assistant.
- **222.** Observe in **Device Panel** that some devices are with white background and some are with grey background. The white background indicates the devices are already in the **Symbolic Editor** (symbolic canvas).
- **223.** Enable the **Cross Shadow** from the toolbar.



**224.** Select any devices with white background in **Device Panel**, observe that the corresponded devices in the symbolic canvas and **Preview** are highlighted.



**225.** Select *Mpst0* and *Mnst0* from **Device Panel** or **Schematic Assistant** (lower-left corner).



**226.** Select **Edit** → **Add** and observe two candidates are available for placing the new devices. Click on the right-hand side candidate to place.



**227.** In the **Preview**, observe that the gate width of *Mpst0* is larger than the other PMOSs.



**228.** Select Mpst0 in symbolic canvas and select **Edit**  $\rightarrow$  **Fold Gates**. Observe that Mpst0 has been folded into two gates with half of the original gate width.



- **229.** Select all devices and select **Edit** → **Rechain** to rearrange the placement.
- 230. Select Edit → Add Dummy and click on the left-most and right-most S/D in each row to add dummies. Observe that no net on dummies except the S/D that merged with devices.



**231.** Select **Options**  $\rightarrow$  **Design**  $\rightarrow$  **Dummy** tab. Set the net names for dummies.



**232.** Dummy gates and S/D that are not shared with devices now have nets.



**233.** Select **Design** → **Realize** and observe that a mismatch is flagged on *Mpst0*. This is because the device was folded in **Symbolic Editor**. Move the cursor on the mismatch icon to see detail from the pop up tip.



- **234.** From the mismatch report, finger number (*nf*) is 1 in schematic but 2 in layout. Finger width (*w*) is 1 um in schematic but 0.5 um in layout. Although total width values are still 1 um, parameter *nf* and *w* values are mismatched.
- 235. Select SDL → Options and enable option Verify Total Width Only. Select Apply and observe that the mismatch is gone. This option allows SDL to compare the product of finger width and finger number (total width) instead of individual values.

#### Task 53. Create Cell Template

In this task, you will learn to create a cell template to customize the layout created from **Symbolic Editor** chaining to match the layout style (cell height, P/G rail, ... etc.) of existing design.

- 236. Select the layout instances (or group) realized previously from Symbolic Editor chaining and select SDL → Symbolic Editor → Chaining to launch Symbolic Editor again.
- **237.** Select **Options** → **Cell Template**. Open *snps\_mpll/m2p5inv1x/layout* as reference for the **Cell Template**.
- **238.** In the Cell Height tab
  - a. Enable Honor Cell Height Setting.
  - **b.** Follow the reference layout for all the height/spacing values.
  - **c.** Enable **Power LPP** and **Ground LPP** and set the value to {*m*2 *drawing*} for P/G rails.



**d.** Enable **Add Shapes** and add *nwell*, *diff25*, *pplus*, and *nplus*. The reference edges for the enclosure values are the P/G rails.



**239.** Click **Save** and give the template a name. Enable **Save As Default** to set this template as a default for **Symbolic Editor** chaining. Click **OK** to save the cell template.



**240.** Click **OK** on the **Cell Template** to apply the cell template and click **Design** → **Realize** to see the result in layout. Move the result to align the power/ground rail with *I139*.



**Hint**: you can use the **Align** command to move the whole group.

**241.** Save and close the design.

8

# **Design Creation Using Symbolic Editor**

# **Learning Objectives**

After completing this lab, you should be able to:

• Use Symbolic Editor matching mode for transistor placement



Lab Duration: 30 minutes

## **Introduction**

The purpose of this lab is to help you understand the **Symbolic Editor** functions.

Below are the features and commands will be used:

**Symbolic Editor** – a device placement tool that displays key information of the devices. It makes device placement editing easier.

**Design Navigator** schematic mode – a list of devices that can be placed (realized) in layout.

**Schematic Assistant** – a read-only schematic docked in LE window.

**Pattern Generator – Symbolic Editor** function to place all devices in symbolic canvas with specific placement styles.

# **File Locations**

All files for this lab are located in the directory SDL Symbolic Editor Lab2

## **Directory Structure**

| display.tcl | Display attributes file |
|-------------|-------------------------|
| lib.defs    | Library definition file |
| snps mpll   | Design library          |

## **Instructions**

Your goal is to create an interdigitated layout using the **Symbolic Editor** matching mode.

#### **Task 54. Start Custom Compiler and SDL**

**242.** In the Unix window, change your working directory to **SDL\_Symbolic\_Editor\_Lab2** and invoke Custom Compiler.

```
Unix% cd SDL_Symbolic_Editor_Lab2
Unix% custom_compiler &
```

**243.** Open *snps\_mpll/mpll\_dcc\_amp/layout* and you have the SDL environment.



**Task 55.** Place Instances by Using Symbolic Editor Matching Mode

In this task, you will learn to use **Symbolic Editor** matching mode to place instances.

**244.** Select instances *Mpin0* and *Mpin1* from **Design Navigator** or **Schematic Assistant** (the differential pair in the middle).



**245.** Launch **Symbolic Editor** matching mode from **Design Navigator** toolbar.



**246.** You have **Device Panel** at left-hand side and a default placement of *Mpin0* and *Mpin1* in the symbolic canvas. Observe that for each device, **Symbolic Editor** assigns an index and a color in **Device Panel**. Here the index of *Mpin0* is *A* and the color is red. The index of *Mpin1* is *B* and the color is blue.



**247.** In the **Device Panel**, observe that the total count is 48. This is because the multiplier value is 24 for both *A* and *B*.



- **248.** Also observe that in the **Type** column,  $1^{st}$  row shows the device name and  $2^{nd}$  row shows the *placed count* (24) / total count (24) for each device.
- **249.** Select **Window** → **Assistants** → **Preview** to open the preview assistant. You can drag the preview assistant to adjust its location.



**250.** Select **Options** → **Design**. In **Creation** tab, set **Different Row** spacing to 2 1 (two values with a space in between). In Preview tab, enable **Preview Auto Update**. Click **OK**.



**251.** Observe that the row spacing in **Preview** is enlarged for certain tows. **Symbolic Editor** repeats the row spacing values and applies each spacing value to each row spacing. Since there are 5 row spacing, the spacing is now *2um 1um 2um 1um 2um*. You can use **Distance** command to verify that.



#### Task 56. Create a Placement – Manual Editing

In this task, you will learn to use **Pattern Panel** to create a placement.

- **252.** Switch to **Pattern Panel** assistant (tab is at lower-left corner). Observe that no pattern is listed because **Symbolic Editor** can't find a matched build-in pattern based on the total device count (48).
- **253.** Expand the **Filter** pull-down and observe that current value is **Fully Matched**. **Fully Matched** means both the device count (*A* and *B*) and total count for each device (24) need to match the pattern.



- **254.** Change from **Fully Matched** to **Device Matched** and observe that patterns with A\*B\* are displayed. **Device Matched** means pattern are shown as long as device count matched (total count doesn't matter). In the **Filter** field, specify text *ABBA\_BAAB* for pattern filtering.
- **255.** Double click on the 1<sup>st</sup> pattern from top, *ABBA\_BAAB*, or select the pattern and click **Apply Selected Pattern** on the toolbar to apply the pattern.



**256.** Switch the assistant to **Device Panel**. Observe that the *placed count / device count* is now 4/24 because there is only 4 A and 4 B placed in the symbolic canvas (pattern ABBA\_BAAB).



257. Select Design → Realize to realize the current placement to layout and observe that Symbolic Editor does not allow this action because Symbolic Editor does not support partial realization. A complete placement is required before realization.



**258.** Select all the devices from symbolic canvas and select **Edit** → **Copy**. Set **Rows** to 2, **Cols** to 3, and enable **Remove Original**.



**259.** Click in the symbolic canvas to set the anchor point for copy. Zoom out to observe expected copied result (displayed as yellow dashed lines). The red dashed lines indicate there are existing devices in the canvas and will be overwritten.



**260.** Click to commit the copy and overwrite all the existing devices.



### **Task 57.** Create a Placement – Pattern Generator

In this task, you will learn to use **Pattern Generator** to create a pattern.

- **261.** Delete all devices in the symbolic canvas.
- **262.** Select **Edit** → **Generate Pattern**. In **Pattern Generator** dialog, set:
  - a. Pattern Style: TextPattern
  - **b.** Enable **Column Number** and set value to 12

- **c.** In **Pattern** field, input 3{ABBA}\_3{BAAB}
- d. Click OK.



Note: Moving the cursor on Pattern popups a tip of detail syntax.



**263.** Observe that it gave you *ABBAABBAABBA\_BAABBAABBAAB* pattern. This placement is the same with the one you manually created in previous task.



#### **Task 58. Create Dummy and Save Pattern**

In this task, you will learn to create dummies and save pattern

**264.** Select **Edit** → **Insert** → **Insert Column** and insert new columns to the last and 1<sup>st</sup> column.



**265.** Select Edit  $\rightarrow$  Add Dummy and area select the empty tiles to create dummies.



**266.** Observe that there is no net on the dummies except the S/D shared with devices.



**267.** In **Options**  $\rightarrow$  **Design**  $\rightarrow$  **Dummy** tab, set *gd* for **NMOS Net Name** and *vphreg* for **PMOS Net Name**. Select OK.



**268.** Dummies are now tied to *vphreg*.



269. Select all devices without dummies and select Edit → Add Peripheral Dummies. Set Ring Number to 2 and click Apply .



**270.** Observe that it creates 2 rings of dummies that surround the selected devices and previously created dummies are overwritten.



**271.** Switch to **Pattern Panel** and select **Save Placement as Pattern** on the **Pattern Panel** toolbar



**272.** Give it a name (*array\_ABBA\_BAAB\_dummy*) and select **Apply**  $\checkmark$  to save the pattern.



**273.** The new pattern appears in the **Pattern Panel** and is saved in a file, *sed.pattern*, in the \$SYNOPSYS\_CUSTOM\_LOCAL directory (default is *synopsys\_custom*).



- **274.** Select **Design**  $\rightarrow$  **Realize** to place the device layout.
- **275.** Close the design.

9

## **Block Placement Flow Tutorial**

# **Learning Objectives**

The purpose of this lab is to get you familiarized with how the placement assistant can be used to achieve block placement

After completing this lab, you should be able to perform the following tasks:

- Understand how the different placement constraints like rows, cluster and decorators like halo, symmetry, guardrings can be set
- Perform placement of multiple blocks using these block placement constraints



Lab Duration: 45 minutes

## **Introduction**

In this lab, you are provided with block-level design with pin-only layout for most sub-blocks. You will use SDL flow start the layout and setup block placement constraints to finish a sub-block. Thereafter, for another sub-block SDL flow is used to create standard cell constraint and realized by Auto place. The top-level block will finally be placed by setting up a few block placement constraints.

Covered topics include:

• Placement Assistant

You will need to use Custom Compiler O-2018.09 version.

# **File Locations**

All files for this lab are located in directory: LE\_Block\_Placer\_Lab

## **Directory Structure**

/Labs/LE\_Block\_Placer\_Lab/ Working directory

pllLib/ OA design library

stdCells/ Sample standard cell library

## **Instructions**

#### Task 59. Open the CCO design in Custom Compiler

In this task, you will first open a sub-block design. You will then create a new layout view for it using SDL.

**1.** Start Custom Compiler from the UNIX prompt.

```
unix% cd ./Labs/LE_Block_Placer_Lab
unix% custom_compiler & (O-2018.09 or newer)
```

- 2. In the home screen, click on Library Manager icon to bring it up
- 3. In Library Manager window, open the following cell view:

pllBlockLib /cco/schematic



- **4.** Create new layout through SDL.
  - a. Tools  $\rightarrow$  SDL
  - **b.** Create and open new layout by clicking on "**OK**"



An empty layout shall be created and opened.



#### Task 60. Creating placement constraint

In this task, you will use **Design Navigator** to setup placement constraints to realize a multirow placement with guard ring.

- 5. Select All instances in the design, from Schematic Assistant or Design Navigator
- **6.** Click Constraint Menu to list the placement constraints.



**The Constraint Menu** greys out constraints that cannot be applied for selected set of instances.

Assuming a more balanced placement pattern is preferred.

7. Select the **Rows** constraint.

- **8.** View the constraint in Constraint Editor
  - a. Open the Constraint Editor from Window → Assistants → Constraint Editor
  - **b.** Click the **Rows** constraint to review the supported options
- **9.** Now, we will set a Guard Ring constraint around the whole set.
  - a. Change Instance View in **Design Navigator** to **Constraint** by Clicking the Menu button besides **Insts** button and selecting **Constraint**



- **b.** Expand the **rows<n>** constraint group.
- **c.** Now, select **only** the **rows<n>** line.



Click the Constraint Menu on **Design Navigator** toolbar and select
 Guard Ring



e. A Guard Ring Constraint is created in Constraint Editor



- **f.** Select the desired Guard Ring by browsing the LCV button
- **g.** Select Library reference10; Cell MPP\_GR\_NWell
- **h.** Click Apply
- to save the changes

  Constraint Editor

  Paragraphy of the constraint of the constrai
- **10.** Next, we will add a halo to the complete group. This will ensure the pins are created at a pre-determined spacing from the guard ring protected group.

Controls

**a.** Again, select **only** the **rows<n>** line.



**b.** Click the Constraint Menu on **Design Navigator** toolbar and select **Halo** 



c. A Halo Constraint is created in Constraint Editor



- **d.** Edit the Halo Constraint in the **Constraint Editor.** Set the Left, Right, Top and Bottom values to 1
- e. Click Apply ✓ to save the changes



## Task 61. Run Placement on CCO Design

In this task, you will complete the placement using **Placement Assistant**.

- 1. Enable the Placement Assistant Menu from Tools → Placement
- 2. Run placement using Placement Assistant.
  - a. Placement  $\rightarrow$  Auto Place



- **b.** Ensure that the **Selected** box is unchecked
- c. Check the Instances, Pins and Pin Labels boxes



- **d.** Click on in the **Place** toolbar proceed with the placement run.
- **3.** Upon completion, the **Placement Gallery** will open below the layout canvas, which will contain **four** results.



- **4.** On observing the placement results, it can be observed that the solutions range from a 15-row to a single-row solution.
- 5. Place the result by picking from the gallery and copying them into the layout.

a.

- Invoke Copy Result command.

  Placement → Copy Result (or use bindkey "C" when the cursor is in the gallery)
- **b.** Select the third result in Placement Gallery



- **c.** Move the cursor into the layout canvas and Right-click
- **d.** Select Commit at Origin
- **6.** Create a boundary for the cell to complete the sub-block
  - a. Use Create → Boundary to bring up the Boundary toolbar
  - **b.** Click **Auto Create** to create a boundary around the layout.



7. Save the design ( **Design**  $\rightarrow$  **Save**) and close the design ( **Ctrl** + **W**)

#### Task 62. Open the *pllTop* design in Custom Compiler

In this task, you will first open top-level design. You will then create a new layout view for it using SDL.

**8.** In **Library Manager** window, open the following cell view:

pllBlockLib/pllTop/schematic



- **9.** Create new layout through SDL.
  - a.  $Tools \rightarrow SDL$
  - **b.** Create and open new layout by clicking on "**OK**"



An empty layout shall be created and opened.



#### Task 63. Creating placement constraint

In this task, we look at the appropriate block constraints to get the desired layout. As can be observed there are four blocks rc\_filter (I7, I30), charge\_pump (I28, I29), buffer\_amp (I33, I34) and cco (I31, I32) which are present in pairs. This design has differential signaling and so

needs to have these blocks symmetric. The **pfd** block (**I4**) needs to feed these differential paths and so should be centre aligned with the symmetric blocks.

- **10.** We will start with adding **Symmetric** decorator to each of the pairs listed above.
  - a. Select the **charge\_pump** instances (I28, I29) in **Design Navigator**
  - **b.** Click Constraint Menu and Select **Symmetric**
  - c. Repeat a-b steps for rc\_filter (I7, I30), buffer\_amp (I33, I34) and cco (I31, I32)





d. Four Symmetric decorators are created in Constraint Editor



11. Next, we will add cluster constraint to enable the realization of the four symmetric sets in a group

- a. Select the charge\_pump instances (I28, I29) in Design Navigator
- **b.** Click Constraint Menu and Select **Cluster.** A Cluster constraint will reflect in the Constraint Editor as well.





- **c.** Click the **Cluster** constraint in Constraint Editor.
- d. Change the Style to Symmetric X or Y
- e. Click Apply ✓ to save the changes to constraint



- f. Repeat a-e steps for rc\_filter (I7, I30), buffer\_amp (I33, I34) and cco (I31, I32)
- **g.** Four **Cluster** constraints are added in the Constraint Editor



- 12. Next to get an aligned placement of these four pairs with the **pfd** block, we can set a **Rows** constraint. As seen in Task 3, The **Rows** constraint can provide column-wise and row-wise results in **Placement Gallery.** 
  - a. Change Instance View in **Design Navigator** to **Constraint** by Clicking the Menu button besides **Insts** button and selecting **Constraint**



- **b.** Expand the **Unconstrained** row.
- **c.** Select **I4** and the four **Cluster<n>** groups (Press **ctrl** to allow multiple selection
- d. Click the Constraint Menu on **Design Navigator** toolbar and select **Rows**



- e. A Rows Constraint is created in Constraint Editor
- f. Click the Rows constraint in Constraint Editor.
- **g.** Expand the **Spacing** Options of the constraint.
- **h.** Set the **Different Row** spacing to 1
- i. Set the Separation to Fixed
- **j.** Set the **Same Row** spacing to 1



**k.** Click  $\checkmark$  to save the changes to the constraint in **Constraint Editor**.

#### Task 64. Run Placement on Top Design

In this task, you will run placement on the top design and analyze the effect of the cosntraints set in the previous task.

- 1. Enable the Placement Assistant Menu from Tools → Placement
- 2. Run placement using Placement Assistant.
  - a. Placement  $\rightarrow$  Auto Place



- **b.** Ensure that the **Selected** box is unchecked
- c. Check the Instances, Pins and Pin Labels boxes



- **d.** Click on in the **Place** toolbar proceed with the placement run.
- **3.** Upon completion, the **Placement Gallery** will open below the layout canvas, which will contain **four** results.



- 4. Click on the rows<n> in Design Navigator.
- 5. The realizations can be observed for the symmetric layout. Also, **Vertical and Horizontal** realizations are provided in Gallery results
- **6.** Place the result by picking from the gallery and copying them into the layout.
  - a. Invoke Copy Result command.

**Placement**  $\rightarrow$  **Copy Result** (or use bindkey "C" when the cursor is in the gallery)

- **b.** Select the third result in Placement Gallery
- **c.** Move the cursor into the layout canvas and Right-click
- **d.** Select Commit at Origin

