Q1. There are two types of instructions in a given ISA: Arithmetic Instructions and Memory Instructions. It takes 1 cycle to execute Arithmetic Instructions and 10 cycles to execute Memory Instructions. An application has 10.000 arithmetic instructions and 1.000 memory instructions. When we execute this given application in the given computer, what would be the Cycle Per Instruction (CPI)?

|                        | Arithmetic_ints | Memory_inst |
|------------------------|-----------------|-------------|
| Execution Time (cycle) | 1               | 10          |
| #Instructions          | 10.000          | 1.000       |

Q2. For the same ISA and the computer hardware, you change the compiler to achieve better performance. The new compiler generate 15.000 instructions in total. Since it increases the total number of instructions (15.000 vs 11.000) how can it be possible that it increases the performance?

#### Q1-)

```
\begin{aligned} \text{CPI} &= \frac{\text{Total Execution Cycles}}{\text{Total Number of Instructions}} \\ \text{Total Execution Cycles} &= (\text{Arithmetic instructions} \times \text{Arithmetic time}) + (\text{Memory instructions} \times \text{Memory time}) \\ \text{Total Execution Cycles} &= (10,000 \times 1) + (1,000 \times 10) = 10,000 + 10,000 = 20,000 \\ \text{Total Number of Instructions} &= 10,000 + 1,000 = 11,000 \\ \text{CPI} &= \frac{\text{Total Execution Cycles}}{\text{Total Number of Instructions}} &= \frac{20,000}{11,000} \approx 1.82 \end{aligned}
```

# Q2-)

Memory instructions take 10 cycles, which is much more than arithmetic instructions (1 cycle). If the new compiler generates more arithmetic instructions and fewer memory instructions, the average CPI can decrease, improving performance.

 $\chi$ 1 (40p). Assume that a computer uses 16-bit addresses to address memory and the memory is byte addressing (ie. each address in the memory is a byte (8 bits)). What is the maximum size of the memory in terms of GB which can be used in this computer.

For a 16-bit system, there are 2<sup>16</sup> possible addresses, and each address represents a 8-bit (a byte).

Maximum Memory Size=Number of Addresses × Byte Size

Maximum Memory Size= $2^{16} \times 8$  bits =  $2^{16} \times 1$  bytes = 64 KB

(Q2(40). Convert the given C code segment to RISC-V assembly.

Assume that **A** is a <u>double-word</u> array. The base address of A is in register X4 while H is in register X5 and K is in register X6.

$$A[4] = (H - K) + A[3];$$

Load A[3] into a temporary register, x10

Id x10, 24(x4) -> Load A[3] into a temporary register, x10, each element is 8 bytes (double-word) so 3 \* 8 = 24 bytes offset

sub x11, x5, x6 -> Calculate (H - K)

add x11, x11, x10 -> Add (H - K) to A[3] and store the result in x11

sd t4, 32(x4) # Store the result in A[4], 4 \* 8 = 32 bytes offset for A[4]

Q2(40). The same code in Q2 is given but this time A defined as a char array. How would be your compiled code. Note that the size of a char in C is 2 bytes. Again, the base address of A is in register X4 while H is in register X5 and K is in register X6.

$$A[4] = (H - K) + A[3];$$

Ih x10, 6(x4) -> Load A[3] into x10. Each element is 2 bytes, so the offset for A[3] = 3 \* 2 = 6 bytes.

add x11, x11, x10 # Add (H - K) to A[3] 
$$\rightarrow$$
 x11 = (H - K) + A[3]

sh x11, 8(x4) # Store the result in A[4]. Offset for A[4] = 4 \* 2 = 8 bytes.

1. Id X2, 8(X0) - > Load the value from memory at address X0 + 8 (1000 + 8 = 1008) into register X2.

Memory[1008] =  $10 \rightarrow X2 = 10$ .

2. addi X1, X1, 12 -> Add 12 to the value of X1 and store the result in X1.

$$X1 = X1 + 12 = 1004 + 12 = 1016$$
.

3. Id X3, 0(X1) -> Load the value from memory at address X1 + 0 (1016 + 0 = 1016) into register X3.

Memory[1016] =  $15 \rightarrow X3 = 15$ .

4. subi X4, X3, 100 -> Subtract 100 from the value of X3 and store the result in X4.

$$X4 = X3 - 100 = 15 - 100 = -85$$
.

**5.** sd X4, 24(X0)-> Store the value of X4 at the memory address X0 + 24 (1000 + 24 = 1024).

 $X4 = -85 \rightarrow Memory[1024] = -85.$ 

**6. addi X5, X4, 30 ->** Add 30 to the value of X4 and store the result in X5.

$$X5 = X4 + 30 = -85 + 30 = -55$$
.

7. addi X1, X1, 24 -> Add 24 to the value of X1 and store the result in X1.

$$X1 = X1 + 24 = 1016 + 24 = 1040$$
.

**8.** sd X5, 0(X1)-> Store the value of X5 at the memory address X1 + 0 (1040 + 0 = 1040).

 $X5 = -55 \rightarrow Memory[1040] = -55.$ 

| Regi | Register File |  |
|------|---------------|--|
| X0   | 1000          |  |
| X1   | 1040          |  |
| X2   | 10            |  |
| Х3   | 15            |  |
| Х4   | -85           |  |
| X5   | -55           |  |
| Х6   | 80            |  |

| Memory |     |
|--------|-----|
| 1040   | -55 |
| 1032   | 25  |
| 1024   | -85 |
| 1016   | 15  |
| 1008   | 10  |
| 1000   | 5   |

#### QUIZ-4

Explain what the following instructions do with one or two sentences.

2) add X1, X0, X2 : This instruction adds the values in registers XO and X2, and stores the results in X register X1. => 1d X1, 16(X2): This is a lock instruction that loads the date from memory into register X1. The data is located at the address obdamed by adding 16 to the value on register X2. =) bre X3, X7, Else ! This is a branch instruction. It compares the values in registers X3 and X7, if they are not equal ('bone' stands for 'branch if not equi) it branches to the last 'Blee'. =) jal X1, forc: 'jal' starts for 'jump and line'. This instruction jumps to the function 'forc' and stores the return address in register X1. = jalr XU, O(X1)! 'jalr' stads for 'junp and link register'. This instruction jumps to the address in register X1 (offeet by O in this case) and sets register XO to the return address. Since XO is often used as a zero register in some architectures, this may afteren effectively discord the return address, representing a jump rather than a function call. = bl # x20, x21, Exit: This is a breach instruction. It stads for "breach it less tha". This compares the values in registers X20 and X21; if the value in X20

is less than the value in X21, the program branches to the label "Exit!

In the table below, an assembly code in RISC-V and program counter of each command line is given.

- a. For each line, write the value of x1 and x10 registers
- b. Find what is calculated to the main

| Program Counter | Main               |
|-----------------|--------------------|
| 1000            | addi x10, x0, 20   |
| 1004            | jal x1, M1         |
|                 | M1:                |
| 2000            | addi sp,sp,-16     |
| 2004            | sd x1,8(sp)        |
| 2008            | sd x10,0(sp)       |
| 2012            | addi x10, x10, -10 |
| 2016            | jal x1, M2         |
| 2020            | addi x6, x10, 0    |
| 2024            | ld x10,0(sp)       |
| 2028            | ld x1,8(sp)        |
| 2032            | addi sp, sp, 16    |
| 2036            | addi x7, x0, 5     |
| 2040            | mul x6, x6, x7     |
| 2044            | addi x10, x10, x6  |
| 2048            | jalr x0, 0(x1)     |
|                 | ••••               |
|                 | M2:                |
| 3000            | mul x10, x10, x10  |
| 3004            | jalr x0, 0(x1)     |

# Main Function (Program Counter: 1000-1004)

- 1. Instruction: addi x10, x0, 20 (PC: 1000)
  - o Add 20 to x0 (which is 0).
  - o **Result:** x10 = 20
- 2. Instruction: jal x1, M1 (PC: 1004)
  - o Jump to label M1 (PC = 2000) and store the return address (1008) in x1.
  - o **Result:** x1 = 1008

### M1 Function (Program Counter: 2000–2048)

- 3. Instruction: addi sp, sp, -16 (PC: 2000)
  - o Decrease the stack pointer (sp) by 16 to allocate stack space.
  - Result: sp = sp 16
- 4. Instruction: sd x1, 8(sp) (PC: 2004)
  - Store the value of x1 (1008) at memory location sp + 8.
  - o **Result:** Memory[sp + 8] = 1008
- 5. Instruction: sd x10, 0(sp) (PC: 2008)
  - $\circ$  Store the value of x10 (20) at memory location sp + 0.

- o Result: Memory[sp + 0] = 20
- 6. Instruction: addi x10, x10, -10 (PC: 2012)
  - Subtract 10 from x10.
  - Result: x10 = 20 10 = 10
- 7. Instruction: jal x1, M2 (PC: 2016)
  - o Jump to label M2 (PC = 3000) and store the return address (2020) in x1.
  - o Result: x1 = 2020

# M2 unction (Program Counter: 3000-3004)

- 8. Instruction: mul x10, x10, x10 (PC: 3000)
  - Multiply x10 by itself.
  - o Result: x10 = 10 \* 10 = 100
- 9. Instruction: jalr x0, 0(x1) (PC: 3004)
  - o Return to the address stored in x1 (2020).
  - o Result: Jump back to PC = 2020

#### Back to M1 Function (Program Counter: 2020–2048)

- 10. Instruction: addi x6, x10, 0 (PC: 2020)
  - $\circ$  Copy the value of x10 (100) into x6.
  - o **Result:** x6 = 100
- 11. Instruction: ld x10, 0(sp) (PC: 2024)
  - $\circ$  Load the value from memory at sp + 0 (20) into x10.
  - o **Result:** x10 = 20
- 12. Instruction: ld x1, 8(sp) (PC: 2028)
  - $\circ$  Load the value from memory at sp + 8 (1008) into x1.
  - Result: x1 = 1008
- 13. Instruction: addi sp, sp, 16 (PC: 2032)
  - Restore the stack pointer (sp) by adding 16.
  - Result: sp = sp + 16
- 14. Instruction: addi x7, x0, 5 (PC: 2036)
  - $\circ$  Add 5 to x0 (0) and store in x7.
  - $\circ$  Result: x7 = 5
- 15. Instruction: mul x6, x6, x7 (PC: 2040)
  - o Multiply x6 (100) by x7 (5).
  - $\circ$  **Result:** x6 = 100 \* 5 = 500
- 16. Instruction: addi x10, x10, x6 (PC: 2044)
  - o Add x6 (500) to x10 (20).
  - o **Result:** x10 = 20 + 500 = 520
- 17. Instruction: jalr x0, 0(x1) (PC: 2048)
  - Return to the address stored in x1 (1008).
  - o **Result:** Jump back to main.

### **Final Register Values:**

- x1 = 1008 (return address to main).
- x10 = 520.

QUIZ-6

