# A DTCO approach on DRAM bit line capacitance and sensing margin improvement

Qinghua Han\*, Mengfeng Cai, Blacksmith Wu, Kanyu Cao

PRD Division, ChangXin Memory Tech. co., Hefei 230000, China \* Email: QingHua.Han@cxmt.com

#### **Abstract**

A Design Technology Co-Optimization (DTCO) study was performed on DRAM array bit line capacitance (C BL) for optimum array sensing margin. C BL related structural parameters involving bit line width, bit line spacer width, spacer film stacks, and cell contact width were explored. C BL, bit line resistance (R BL) and cell contact resistance  $(R_CC)$ were calculated correspondingly, and reflects onto the relative changes of sensing margin (  $\Delta\,V_{sm})$  and writing recovery time (  $\Delta$  $t_{WR}$ ). The tradeoff between  $\Delta V_{sm}$  and  $\Delta t_{WR}$  were revealed. Considering the process feasibility, optimum C BL are proposed, sensing margin gain and two loss are evaluated.

## 1. Introduction

DRAM keeps shrinking for higher memory density and speed. C\_BL plays a key role of achieving sensing margin in the scaling. However, the improvement of C BL is limited by the increase of CC, BL resistance due to the very limited space constrained by BL pitch size. The resistance increase will further cause the degradation of twR. Thus the optimization of C BL requires us to consider both process feasibility and timing impact. The method of DTCO gains popularity since technology scaling forces a structured development with design for higher yield and performance [1]. DRAM core, as an analogue system, can better take the advantage of the method. The maturity of process simulation tools also allows us to accurately correlate process parameters to electrical parameters. In this work, a DTCO study on BL capacitance was done for the first time.

## 2. Method

DRAM array structure model was built based on real process flow and layout using Coventor Semmulator. Within the same software, Capacitances were calculated giving the dielectric constants, while resistances calculated giving the conductor resistivity. BL, made of tungsten and poly silicon stack, resistance is dominated by tungsten. However, tungsten resistivity increases exponentially when getting less than the critical size ~20 nm. A tungsten film resistivity to thickness relationship

was fed into Semmulator for an accurate calibration. Locating within the complicated array 3D structures BL capacitance consists of the capacitance of BL to word line, substrate, BL, cell contact (CC), among which BL to CC (C\_BLCC) capacitance dominates. Either increasing BL spacer thickness or reducing dielectric constant can reduce C\_BLCC (Figure 1). With fixed BL pitch, BL spacer expansion will make smaller CC area or BL width, resulting in the resistance increase of cell writing path.  $\Delta$   $V_{sm}$  and  $\Delta$   $t_{WR}$  were calculated for DTCO comparison. Sensing margin relates to charge sharing of cell and BL, SA mismatch, circuit noise etc. Disregarding the circuit part, we only consider the charge sharing.  $\Delta$   $V_{sm}$  can be simply expressed as

$$\Delta V_{SM} = (V_{ary} - V_{BLP}) * C_s / (C_{BL} + C_s)$$
 (1)

, where  $V_{ary}$  is cell fully charged voltage,  $V_{BLP}$  the BL pre-charge voltage, and Cs the cell capacitance.  $t_{WR}$  is the time needed to charge the cell up to 90% of  $V_{ary}$ . Considering charging high, the cell transistor always works in linear region, the cell transistor can be approximated with a simple resistor.  $t_{WR}$  can be expressed as

$$t_{WR} = C_s R * \ln 10 \qquad (2)$$

, where R is the sum of cell transistor channel resistance  $(R_{\text{on}}),\;$  cell contact resistance  $(R\_CC),\;$  BL contact resistance  $(R\_BLC),\;$  and BL resistance  $(R\_BL).\;$  In this work  $R_{\text{on}}$  and  $R\_BLC$  are kept to reference value,  $R\_CC$  is assumed to change linearly with CC area,  $R\_BL$  change exponentially with BL width as discussed above.

Different BL spacer constitutes were explored, including pure silicon nitride, nitride/oxide/nitride (NON) and nitride/airgap/nitride (NAN), each with lower dielectric constant. While BL width was fixed the tradeoff between BL spacer width and CC area was investigated, the corresponding  $\Delta\,V_{sm}$  and  $\Delta\,t_{WR}$  were compared. Similarly, while CC is fixed tradeoff between BL spacer width and BL width was investigated. As BL vertical etching is normally tapered, the etching angle also influence the BL spacer width. Different BL etching angles were investigated.

## 3. Results

The cross section of BL spacer region in DRAM 3D

model is shown in Figure 1. A large overlap exists between BL and CC. BL spacer showing in Figure 1 consists of NON multiple layers. Cell landing onto active area forms a poly to silicon interface. BL contact (BLC) also forms a poly to silicon interface. Both interface show high contact resistance. BL etching angle is also shown in the figure.



Figure 1. Cross section of BL in DRAM array schematical view.

## 3.1 C BL simulation and silicon validation



BL\_Spacer\_Thickness

Figure 2. C\_BL simulation (orange dots) and silicon (black dots) values with different BL spacer thickness and pure nitride.

C\_BL simulation was compared with silicon data for validation (Figure 2). In the comparison, BL width keeps fixed, while the BL spacer thickness and CC area varies. BL spacer consists of pure nitride. The simulation matches the silicon data with a gap < 2 aF/cell, which proves our simulation method reliable.

## 3.2 R CC and C BL



Figure 3. Correlation between C\_BL and CC area for fixed BL. Different sandwiched oxide thickness of 0, 2, 4, 5 nm are compared.

The correlation between C\_BL and CC area is shown in Figure 3. BL width and etching angle are fixed. BL spacer thickness sweeps with different sandwiched oxide thickness of 0, 2x, 4x, 5x nm. C\_BL decreases at a rate of 1.5x~2x aF/cell/nm as BL spacer thickness increase. With thicker sandwiched oxide C\_BL gets smaller.

Using typical values for CC resistance,  $C_s$ ,  $V_{ary}$ ,  $V_{BLP}$ , assuming WL number in one MAT is 800, the correlation between  $\Delta V_{sm}$  and  $\Delta t_{WR}$  can be calculated using the method described in section 2. Figure 4 shows the result. Sensing margin increases with the rate of  $3.9x\sim5.1x$  mV/nm, while  $t_{WR}$  with the rate of 0.038x ns/nm.



Figure 4. Correlation between sensing margin and  $t_{WR}$ . Different sandwiched oxide thickness of 0, 2, 4, 5 nm are compared.

# 3.3 R\_BL and C\_BL

Fixing CC, and BL etching angle, varying BL spacer thickness and BL width, the correlation between C\_BL and R\_BL were explored. The BL spacer thickness varies by changing sandwiched oxide thickness. Figure 5 shows R BL increases significantly when BL width

decrease (BL spacer thickness increase). C\_BL decrease at the rate of 5.25x aF/cell/nm.  $\Delta\,V_{sm}\,and\,\Delta\,t_{WR}$  trends are shown in Figure 6. In the calculation of  $\Delta\,t_{WR}$ , the extreme case of furthest cell (the 800th) writing is considered. Sensing margin changes with a rate of 15.8x mV/nm.  $t_{WR}$  changes with the rate of 0.3x ns/nm. Comparing to that of fixing BL width, sensing margin improvement in fixing CC has a higher efficiency. However, the  $t_{WR}$  loss is also large.



Figure 5. Correlation between C\_BL and R\_BL for fixed CC.



Figure 6. Correlation between sensing margin and  $t_{WR}$  for fixed CC.

# 3.4 BL etching angle

Tapered BL etching profile will cause the bottom BL spacer narrower than the top, thus degrade C\_BL. Comparing C\_BL with different tapered angles of 8x and 14x degrees, that of 8x degrees shows 1.5x aF/cell smaller (Figure 7).

# 3.5 Air gap

The state of art BL spacer material uses Nitride/Air gap/Nitride (NAN). We simulated C\_BL of NAN with intermediate air gap width 5x nm. C\_BL is 40.5x aF/cell, which is 13.5x aF/cell smaller than that with 8x nm intermediate oxide, proving the strong capability of air gap in reducing C BL



BL\_Spacer\_Thickness

Figure 7. C\_BL with different BL etching anlges of 14x degrees (orange dots) and 8x degrees (green dots)

#### 4 Discussion

By using the DTCO methodology, we can see clear tradeoff between sensing margin and writing recovery time, which succeeded from the tradeoff between C BL and R BL/R CC, and in the end attributes to the fixed pitch size. BL spacer thickness and dielectric constant determines C BL. Inserting oxides or air reduced dielectric constants. It's demonstrated even 1 nm oxide can effectively reduce C BL. Using air gap, we can even push C\_BL down to 40.5x aF/cell without impacting twR. However, air gap technology is much more difficult. Regarding BL spacer thickness we have two strategies to improve C BL. One way is to fix BL width, expand BL spacer, and use as thick as sandwiched oxide, by which twR lose is relatively small. Considering process feasibility, optimum C BL is 46.5x aF/cell, with the twR loss of 0.21x ns comparing to our POR. The second way is to fix CC. The optimum C\_BL is 43.5x aF/cell, but with a big  $t_{WR}$  loss of 1.8x ns. The bigger  $t_{WR}$  loss is due to exponential BL resistance increase and long BL length in worse case. The smaller C\_BL than the fixed BL may be due to more BL spacer filled in when BL width reduces because one side of BL spacer is deeper (Figure 1).

#### **5 Conclusion**

DTCO study of C\_BL shows that tradeoff exists between sensing margin and  $t_{WR}.$  The contradictory originates from the intrinsic DRAM BL structure. It's revealed that fixing CC leads to larger C\_BL reduction, but also bigger  $t_{WR}$  loss comparing to fixing BL. Air gap can significantly reduce C\_BL. With feasible process parameters, optimum C\_BL gain and  $t_{WR}$  loss are  $46.5 \times /0.21 \times$ ,  $43.5 \times /1.8 \times$ ,  $40.5 \times /0$  for fixed BL, fixed CC, air gap respectively. Fixed CC method is more suitable for overall performance.

### References

[1] K. Wilcox and L. Gentile, IEEE Solid-State Circuits Magazine, 3, p.58 (2019)