# Towards Physics-Based DTCO for Performance of Advanced Technology Nodes

Z. Stanojević, O. Baumgartner, M. Karner, C. Kernstock, HW. Karner, H. Demel, G. Strof, and F. Mitterbauer Global TCAD Solutions GmbH., Bösendorferstraße 1/12, 1010 Vienna, Austria

Email: {z.stanojevic|o.baumgartner|m.karner|c.kernstock|hw.karner|h.demel|g.strof|f.mitterbauer}@globaltcad.com

Abstract—We present a case study which shows the path towards design-technology co-optimization (DTCO) based on physical device modeling as opposed to simulation based on empirical mobility models. This allows for more accurate and robust predictions of device performance, and allows to assess novel process options found in 7 nm and 5 nm technology nodes. A more than ten-fold increase in computational efficiency brings turn-around times down sufficiently to make physical models suitable for the DTCO process.

# I. INTRODUCTION

Current work flows for design-technology co-optimization (DTCO) rely on the use of classical device simulation. As such they suffer from the same problem as classical device simulation: poor accuracy and predictive power. Typically, an entirely empirical, geometry-dependent mobility [1, 2] needs to be used in order to maintain the required accuracy. For new technology nodes, it becomes increasingly difficult for empirical mobility modeling to keep up with shrinking device dimensions and new technological approaches. We thus propose the integration of *physical device modeling* [3] into the DTCO process to resolve this problem.

# II. STRESS-ENHANCED 7 nm NODES

The 7 nm node uses a common channel stressing technique for both NMOS and PMOS transistors [4]. The idea is to use a SiGe strain-relaxed buffer (SRB), with moderate Gefraction, on which the fin is formed. A pure-Si (NMOS) fin will be tensely stressed, while a SiGe (PMOS) fin with higher Ge-fraction the SRB will be compressively stressed, thus achieving mobility enhancement in both device types simultaneously. This technique presents a completely novel technology option and is also likely to be crucial for the 5 nm node [5].

Stress values of 1.6 GPa have been reported for a Si<sub>0.75</sub>Ge<sub>0.25</sub> SRB [4]. Such high stresses are beyond the range of validity for empirical piezo-resistivity models, mandating a physical device modeling approach.

# III. STRESS SIMULATION

Realistic 7 nm NMOS and PMOS FinFET model devices were constructed, shown in Fig. 1, with a physical gate length of 14 nm and  $\langle 110 \rangle$ -oriented channels. An analytical doping profile was used and a linear elasticity simulation was performed to obtain the static stress in the device due to semiconductor lattice mismatch.

The *reference NMOS* device is of pure unstrained silicon, while the *enhanced NMOS* device has a Si<sub>0.9</sub>Ge<sub>0.1</sub> SRB, applying around 1 GPa tensile stress to the fin (Fig. 2).

The *reference PMOS* device has a pure silicon fin stressed by SiGe raised source and drain, while the *enhanced PMOS* device has a Si<sub>0.9</sub>Ge<sub>0.1</sub> SRB and a Si<sub>0.8</sub>Ge<sub>0.2</sub>, which is compressively stressed to around 1 GPa (Fig. 3). Compared to stressing from raised S/D, the SRB-based solution is more effective and produces an almost uniform uniaxial stress field.

#### IV. DEVICE SIMULATION

Device simulations have been performed for NMOS and PMOS using our physical-model-based GTS Nano-Device Simulator (NDS) [3, 6, 7], at the core of which lies a subband Boltzmann transport equation (SBTE) solver. A two-band  $\mathbf{k} \cdot \mathbf{p}$  model was used for the NMOS devices, while a six-band  $\mathbf{k} \cdot \mathbf{p}$  model with SiGe-composition dependent parameters was used for the PMOS devices. The material composition was also included in the parameters for the scattering models, which included phonons (acoustic, optical intra and inter-valley), roughness, charged impurities and alloy disorder.

The SBTE was solved in the active region of the device designated in Fig. 4, which is then fitted to the drift-diffusion/density-gradient (DD/DG) simulation of the entire device using an effective mobility [3] in each iteration step. The raised S/D resistance and leakage across the SRB are covered by the DD/DG simulation. Figure 5 shows the solution of the SBTE, i.e. the electron spectrum, for the NMOS reference device in on-state. The emission of LO phonons (dominant inter-valley process) can be seen in the spectrum.

Figure 6 shows the transfer characteristics for all four devices (NMOS/PMOS, reference/enhanced). The enhanced NMOS device shows a 33 % drain current increase w.r.t. its reference device. For the enhanced PMOS device the drain current increase amounts to 16 %; however, it must be noted, that the reference PMOS device is also strained, albeit not as effectively as the enhanced PMOS device.

The most computational effort by far is spent on the solution of the SBTE. Heavily optimized algorithms were developed that speed up the computation by more than an order of magnitude without sacrificing accuracy. This keeps the turn-around time for 7 nm transistors computations below 10 h enabling simulation of simple logic cells such as single inverters withing the same time frame, thus paving the way towards physics-based DTCO.

#### V. CONCLUSION

We demonstrated that physical device modeling is a feasible approach for current technologically relevant devices. The approach was used on the the very recent 7 nm technology node, which features a novel unified stressing technique for both NMOS and PMOS channels. The more than ten-fold enhancement in computational efficiency makes physical device modeling a viable approach for design-technology cooptimization.

#### ACKNOWLEDGMENT

This work has been supported by the European Commission through the project WAYTOGO FAST (Horizon 2020, Grant no. 662175).



Fig. 1. Structural view of a NMOS FinFET model with doping profile (left) and axial stress (right) due to lattice mismatch between fin and SRB



Fig. 2. Vertical stress profile in the device center for a NMOS device with pure Si grown on a  ${\rm Si}_{0.9}{\rm Ge}_{0.1}$  SRB

# REFERENCES

[1] M. Choi, V. Moroz, L. Smith, and J. Huang, "Extending drift-diffusion paradigm into the era of FinFETs and nanowires," in *SISPAD 2015*, Sept 2015, pp. 242–245.



Fig. 3. Vertical stress profile in the device center for a PMOS device with pure  $\mathrm{Si}_{0.8}\mathrm{Ge}_{0.2}$  grown on a  $\mathrm{Si}_{0.9}\mathrm{Ge}_{0.1}$  SRB (solid line); for comparison, the stress profile for a pure Si PMOS with SiGe raised S/D is shown (dots).

- [2] A. Erlebach, K. H. Lee, and F. M. Bufler, "Empirical ballistic mobility model for drift-diffusion simulation," in *ESSDERC* 2016, Sept 2016, pp. 420–423.
- [3] Z. Stanojevic, O. Baumgartner, F. Mitterbauer, H. Demel, C. Kernstock, M. Karner, V. Eyert, A. France Lanord, P. Saxe, C. Freeman, and E. Wimmer, "Physical modeling – A new paradigm in device simulation," in *IEDM 2015*, Dec 2015, pp. 5.1.1–5.1.4.
- [4] R. Xie, P. Montanini, K. Akarvardar, N. Tripathi, B. Haran, S. Johnson, T. Hook, B. Hamieh, D. Corliss, J. Wang, X. Miao, J. Sporre, J. Fronheiser, N. Loubet, M. Sung, S. Sieg, S. Mochizuki, C. Prindle, S. Seo, A. Greene, J. Shearer, A. Labonte, S. Fan, L. Liebmann, R. Chao, A. Arceo, K. Chung, K. Cheon, P. Adusumilli, H. P. Amanapu, Z. Bi, J. Cha, H. C. Chen, R. Conti, R. Galatage, O. Gluschenkov, V. Kamineni, K. Kim, C. Lee, F. Lie, Z. Liu, S. Mehta, E. Miller, H. Niimi, C. Niu, C. Park, D. Park, M. Raymond, B. Sahu, M. Sankarapandian, S. Siddiqui, R. Southwick, L. Sun, C. Surisetty, S. Tsai, S. Whang, P. Xu, Y. Xu, C. Yeh, P. Zeitzoff, J. Zhang, J. Li, J. Demarest, J. Arnold, D. Canaperi, D. Dunn, N. Felix, D. Gupta, H. Jagannathan, S. Kanakasabapathy, W. Kleemeier, C. Labelle, M. Mottura, P. Oldiges, S. Skordas, T. Standaert, T. Yamashita, M. Colburn, M. Na, V. Paruchuri, S. Lian, R. Divakaruni, T. Gow, S. Lee, A. Knorr, H. Bu, and M. Khare, "A 7nm FinFET technology featuring EUV patterning and dual strained high mobility channels," in *IEDM 2016*, Dec 2016, pp. 2.7.1–2.7.4.
- [5] D. I. Bae, G. Bae, K. K. Bhuwalka, S. H. Lee, M. G. Song, T. s. Jeon, C. Kim, W. Kim, J. Park, S. Kim, U. Kwon, J. Jeon, K. J. Nam, S. Lee, S. Lian, K. i. Seo, S. G. Lee, J. H. Park, Y. C. Heo, M. S. Rodder, J. A. Kittl, Y. Kim, K. Hwang, D. W. Kim, M. s. Liang, and E. S. Jung, "A novel tensile Si (n) and compressive SiGe (p) dual-channel CMOS FinFET co-integration scheme for 5nm logic applications and beyond," in *IEDM 2016*, Dec 2016, pp. 28.1.1–28.1.4.
- [6] Z. Stanojević, M. Karner, O. Baumgartner, H. W. Karner, C. Kernstock, H. Demel, and F. Mitterbauer, "Phase-space solution of the subband Boltzmann transport equation for nano-scale TCAD," in SISPAD 2016, Sept 2016, pp. 65–67.
- [7] M. Karner, O. Baumgartner, Z. Stanojević, F. Schanovsky, G. Strof, C. Kernstock, H. W. Karner, G. Rzepa, and T. Grasser, "Vertically stacked nanowire MOSFETs for sub-10nm nodes: Advanced topography, device, variability, and reliability simulations," in *IEDM* 2016, Dec 2016, pp. 30.7.1–30.7.4.



Fig. 4. Cut though the NMOS device along the fin showing electrostatic potential (top) electron concentration (middle) and average electron velocity (bottom) at  $V_{\rm GS}=0.5\,{\rm V}$  and  $V_{\rm DS}=0.7\,{\rm V}$ ; the orange rectangle indicated the region where the SBTE is solved, the remainder of the device being simulated with drift-diffusion/density-gradient.



Fig. 5. Band edge profile along the NMOS device, with electron distribution shown in colors, at  $V_{\rm GS}=0.6\,{\rm V}$  and  $V_{\rm DS}=0.7\,{\rm V}$ ; the dashed lines indicate the top of the barrier,  $E_{\rm ToB}$  and the energy after emission of one LO-phonon  $E_{\rm ToB}-\hbar\omega$ .



Fig. 6. Transfer characteristic for NMOS (top) and PMOS (bottom) at  $|V_{DS}| = 0.05\,\mathrm{V}$  and 0.7 V enhanced device with  $\mathrm{Si}_{1\text{-x}}\mathrm{Ge}_{x}$  SRB (red) and reference device (blue); the enhanced characteristics are shifted to match the respective reference devices' off-current; the enhanced devices show a 33 % (NMOS) and 16 % increase in on-current compared to their respective reference devices.