# Variability-Aware DTCO Flow: Projections to N3 FinFET and Nanosheet 6T SRAM

M. Karner, G. Rzepa, O. Baumgartner, G. Strof, F. Schanovsky, F. Mitterbauer, C. Kernstock, H.W. Karner, and Z. Stanojevic Global TCAD Solutions, Vienna, Austria

Abstract—Variability increases with downscaling, making it a vital component in the assessment of upcoming technologies. We use a variability-aware DTCO flow, which seamlessly integrates accurate TCAD simulations with industry-proven SPICE solutions. The impact of local variability sources on SRAM KPIs is analyzed for N3 FinFET and nanosheet technologies. Assuming typical process parameters, the geometrical variations due to LWR, STI recess, and epitaxial growth significantly affect the SRAM variability. However, the main contributor to variability for N3 technologies is MGG, highlighting the crucial role of metal grains size reduction for technology optimization.

### I. Introduction

Decreasing device dimensions of advanced technologies inherently lead to increased device variability [1]. Global variability sources induce a performance spread across the wafer and are controlled through processing. Local variability however can be more fundamental and needs to be assessed systematically to evaluate the achievable performance of a technology. Main contributors to local variability are random discrete dopants (RDD) [2], metal gate granularity (MGG) [3–5], oxide defects [6], and geometrical variations such as line edge roughness (LER) [7], line width roughness (LWR) [8], and height variations due to STI recess and epitaxial growth. Experimental studies of individual contributions to local variability in advanced technologies are challenging. The advantage of TCAD simulations can be fully leveraged here, since the physics of these variability sources are well understood. However, these simulations are limited by the computational effort required to obtain large sample sizes for statistical analysis. To overcome this limitation, we present a variabilityaware design technology co-optimization (DTCO) [9, 10] flow, which combines TCAD simulations with SPICE [11].



Fig. 1: Net doping (donor: +, acceptor: -) of N3 FinFETs (left) and nanosheets (right) in a 6T SRAM cell. The same doping profile is assumed for both technologies (channel doping of  $10^{16} {\rm cm}^{-3}$ ). The full SRAM cell with interconnects is shown in Fig. 2.



Fig. 2: Layout (left, shaded area of fin tracks mark fin cuts, M1 not shown) and corresponding structure (right) of a SRAM cell in N3 FinFET technology with symetrical n/pFET effective widths (111 configuration with 1 fin track for pull-up, pull-down, and pass-gate FETs).

# II. Technologies

The two main contestants for N3 are FinFET and gate-all-around (GAA) horizontal nanosheet (NS) technologies [12–14]. Inherent to NS are better short-channel control and more room for design optimization with planar-like non-digital n/pFET balancing [15–17]. FinFET SRAM designs are limited to conventional 111 or 122 configurations but processing is well established.

Thus, with a focus on N3 variability projections in this work, a 111 SRAM in FinFET technology and a NS SRAM design with 16 nm widths for both nFET and pFET are investigated. Their key design and technology specifiactions are listed below.

| N3 Fin    | N3 NS                                              |
|-----------|----------------------------------------------------|
| 15        | 15                                                 |
| 5 x 55    | 16 x 5                                             |
| 1         | 4                                                  |
| $10^{16}$ | $10^{16}$                                          |
| 0.5 / 1.5 | 0.5 / 1.5                                          |
| 45        | 45                                                 |
| 8         | 6                                                  |
|           | 15<br>5 x 55<br>1<br>10 <sup>16</sup><br>0.5 / 1.5 |

The NS technology has 4 stacked nanosheets per FET, resulting in a comparable but slightly larger effective channel area as the FinFET technology (see **Fig. 1**). 3D SRAM cells are generated for both technologies with a M0-pitch of 21 nm [18]. **Fig. 2** shows the FinFET 111 SRAM structure as an example.

### III. SIMULATION FRAMEWORK

A two-stage simulation approach is used that separates a) TCAD simulation of FETs, including variability through the impedance field method (IFM) [1], from b) accurate SPICE simulation of cells based on integrated 3D parasitics extraction (PEX) of full cells [19] (see Fig. 3). PEX extracts complete circuits with all resistors, capacitors, and FETs from 3D cell models. BSIM-CMG [20] model cards of the FETs are extracted from the TCAD simulations, allowing to run the circuits in SPICE simulators. Simulation times can be further substantially reduced also for single FET variability by only simulating about 100 statistical samples of FETs with TCAD and then extrapolating them to obtain a very large number of FET model cards using the following procedure.

- (i) The nominal BSIM-CMG model card is fitted to TCAD (see **Fig. 4**).
- (ii) Based on the nominal model cards, the BSIM-CMG variability parameters are extracted from variability TCAD simulations (see **Fig. 5**).
- (iii) The number of model cards acquired in step II is still limited by the computational costs of TCAD simulations. This is resolved by extrapolating the BSIM-CMG variability model cards from an representative set of model cards to much larger numbers considering the parameter correlations accurately (see Fig. 6) [9].

# IV. VARIABILITY SOURCES

RDD and MGG is simulated with TCAD while the geometrical variability sources are simulated with SPICE models. The RDD model is free of parameters and for the MGG model two grain orientations are assumed with equal probability and a difference in work function of  $\Delta E_{\rm W} = \pm 0.1\,{\rm eV}$ . As the grain sizes are strongly process dependent, two different sizes are simulated as reported in literature for TiN contacts [3, 5]. The parameters for the variability models are listed in the table below [21].



Fig. 3: Extracted resistances of the SRAM cell in Fig. 2 shown in a transversal parallel-projection of the 3D structure.



Fig. 4: **Step (i)** of TCAD-to-SPICE: Nominal TCAD simulations (circles) are fitted by SPICE (lines). Shown are  $I_DV_G$  (left, solid line: linear, dashed: saturation regime,  $V_D = 0.8 \, \text{V}$ ) and  $C_GV_G$  (right, solid line: nMOS, dashed: pMOS).



Fig. 5: **Step (ii)**: Variability from TCAD IFM [1] is fitted with SPICE based on nominal parameterization. Shown as examples are the distribution of  $V_{\rm th}$  for nMOS (left) and  $I_{\rm on}$  for pMOS (right).



Fig. 6: **Step (iii)**: The BSIM-CMG variability model cards obtained in step (ii) from TCAD simulations are boosted to a large number of model cards for broad statitical analysis through extrapolation considering the parameter correlations [9].

|               | doping based                                                                                                                                                               |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| small MGG     | avg. grain size: $10 \text{ nm}$ , $\Delta E_{\text{W}} = \pm 0.1 \text{ eV}$                                                                                              |
| large MGG     | avg. grain size: 22 nm, $\Delta E_{\rm W} = \pm 0.1  {\rm eV}$                                                                                                             |
| channel H     | avg. grain size: $22 \text{ nm}$ , $\Delta E_{\rm W} = \pm 0.1 \text{ eV}$<br>Fin: STI recess, $\sigma = 1.5 \text{ nm}$ ,<br>NS: epi. growth, $\sigma = 0.133 \text{ nm}$ |
|               | NS: epi. growth, $\sigma = 0.133  \text{nm}$                                                                                                                               |
| channel W & L | LWR, $\sigma = 0.167  \text{nm}$                                                                                                                                           |

For the NS technology, the geometrical variations can be correlated within a stack, depending on the process. These correlated geometrical variations are expected to increase the variability of a technology and are thus analyzed as well, denoted by "cor" where applicable.

# V. RESULTS

Using the simulation framework described above, FinFET and NS variability is simulated for room temperature. The results are discussed in the following on FET and SRAM level.

### A. FET Variability

The resulting distributions of  $V_{\rm th}$  and the subthreshold slope (SS) are shown in Fig. 7 for selected NS and FinFET variability sources. NS show better mean SS compared to FinFETs and approximately normally distributed parameters are confirmed. Their relative standard deviations are listed in Fig. 8. This analysis shows that MGG is the dominant source for local variability in these technologies while RDD plays a minor role. For the NS technology, the geometrical variability is more pronounced assuming correlated variations but is still small compared to MGG. The impact of the geometrical variations on the FinFET technology is slightly larger compared to the NS technology.



Fig. 7: Probit plots showing approximately normally distributed  $V_{th}$  and SS of 4000 nMOS FinFET and NS. The impact of the selected variability sources on the FET performance is shown separately: Small MGG (average metal grain size: 10 nm), RDD, and geometrical variation of the channel L due to LWR. For the NS, the latter is shown for correlated geometry variations where each nanosheet within a FET has the same L.



Fig. 8: Standard deviations of FET parameters (4000 nMOS, 2000 pMOS) shown separately for each variability source. Geometrical variations due to LWR, STI recess, and epitaxial growth affect the variability more severly than RDD, but MGG is the leading variability contributor.

## B. SRAM Variability

BSIM-CMG model cards that accurately reproduce the variability simulated with TCAD are integrated into the PEX circuit representation of the 6T SRAM cells (111 topology). This enables high-throughput SRAM simulations with SPICE including local variability sources. As a reference, the nominal SRAM butterfly curve was simulated with both full TCAD and the TCAD-to-SPICE flow, demonstrating excellent agreement, see Fig. 9. The computationally expensive SRAM variability simulations were done using the TCAD-to-SPICE flow, showing approximately normally distributed static noise margins (SNM) across technologies and variability sources, see **Fig. 10**. A broad range of these SRAM simulations were conducted and the write-trip-points (WTP) as well as the SRAM read currents determined. The resulting distributions are given in Fig. 11. As expected from the study of the individual FET variability sources, MGG with large grains significantly affects the SRAM performance by increasing the variability of all key performance indicators (KPIs). This effect is more pronounced for NS SRAMs, which show a larger increase in variability with increasing grain sizes compared to FinFET SRAMs.





Fig. 9: Butterfly curves of 6T SRAM cells in N3 FinFET technology with  $V_{\rm DD} = 0.8 \, \text{V}$ . Nominal simulations are compared for full TCAD (circles) and the TCAD-to-SPICE flow (thick or- Fig. 10: Probit plot showing norange line). The latter is also used for mally distributed SNMs of N3 SRAM the variability simulations (thin blue lines).

cells simulated with SPICE based on TCAD variability.



Fig. 11: Mean (blue) and standard deviation (orange) of N3 SRAM KPIs in 111 topology simulated with SPICE based on TCAD variability.  $V_{\rm DD}$ as indicated in the labels. All variability sources (RDD, MGG, geometrical variations from LER, STI recess, epitaxial growth) are considered in each row. "cor" denotes correlated geometrical variations of all nanosheets within the same FET and "large MGG" is for average grain size of 22 nm, all others being with 10 nm. Compared to N3 NS, the FinFET SRAMs are slightly less affectey by MGG-induced variability for large grains while the opposite is true for small grains.

### VI. Conclusions

A TCAD-enabled high-throughput DTCO flow has been applied for the accurate study of SRAM statistics under various local variability sources. Based on N3 process assumptions for FinFET and NS technologies, the impact of RDD, MGG, as well as geometrical variations due to LWR, STI recess, and epitaxial growth was analyzed for FETs and SRAM cells. Given the low channel doping, RDD has a small impact compared to the other variability sources. MGG is the overall dominant source of variability for grain sizes as reported for standard TiN processes and the reduction of metal gate grain sizes is crucial to reduce variability at N3 for both FinFET and NS technologies.

### ACKNOWLEDGEMENTS

This work benefited substantially from the exchange within the imec logic insite program. We want to thank our collaborators at imec, Leuven, in particular the contributions of Pieter Weckx improved this work and are gratefully acknowledged.

### REFERENCES

- [1] K. El Sayed, E. Lyumkis, and A. Wettstein, "Modeling Statistical Variability with the Impedance Field Method A Systematic Comparison Between the Impedance Field and the "Atomistic" Method," in *Proc. Simulation of Semiconductor Processes and Devices*, pp. 205–208, 2012
- [2] A. Wettstein, O. Penzin, E. Lyumkis, and W. Fichtner, "Random Dopant Fluctuation Modelling with the Impedance Field Method," in *Proc.* Simulation of Semiconductor Processes and Devices, pp. 91–94, 2003.
- [3] H. F. Dadgour, K. Endo, V. K. De, and K. Banerjee, "Grain-Orientation Induced Work Function Variation in Nanoscale Metal-Gate Transistors
  Part I: Modeling, Analysis, and Experimental Validation," *IEEE Trans. Electron Devices*, vol. 57, no. 10, pp. 2504–2514, 2010.
- [4] X. Wang, B. Cheng, A. R. Brown, C. Millar, J. B. Kuang, S. Nassif, and A. Asenov, "Interplay Between Process-Induced and Statistical Variability in 14-nm CMOS Technology Double-Gate SOI FinFETs," *IEEE Trans. Electron Devices*, vol. 60, no. 8, pp. 2485–2492, 2013.
- [5] L. Bolotov, K. Fukuda, T. Tada, T. Matsukawa, and M. Masahara, "Spatial Variation of the Work Function in Nano-Crystalline TiN Films Measured by Dual-Mode Scanning Tunneling Microscopy," *Jap.J.Appl.Phys.*, vol. 54, no. 4, 2015.
- [6] B. Kaczer, S. M. Amoroso, R. Hussin, A. Asenov, J. Franco, P. Weckx, P. J. Roussel, G. Rzepa, T. Grasser, and N. Horiguchi, "On the Distribution of the FET Threshold Voltage Shifts due to Individual Charged Gate Oxide Defects," in *Proc. Intl.Integrated Reliability Workshop*, pp. 18– 20, 2016.
- [7] S. Kaya, A. R. Brown, A. Asenov, D. Magot, and T. Linton, "Analysis of Statistical Fluctuations due to Line Edge Roughness in sub-0.1μm MOSFETs," in *Proc. Simulation of Semiconductor Processes and Devices*, pp. 78–81, 2001.
- [8] K. Patel, T.-J. K. Liu, and C. J. Spanos, "Gate Line Edge Roughness Model for Estimation of FinFET Performance Variability," *IEEE Trans. Electron Devices*, vol. 56, no. 12, pp. 3055–3063, 2009.
- [9] X. Wang, B. Cheng, A. R. Brown, C. Millar, and A. Asenov, "Accurate Simulations of the Interplay between Process and Statistical Variability for Nanoscale FinFET-Based SRAM Cell Stability," in *Proc. ESSDERC*, pp. 349–352, 2014.
- [10] V. Moroz, X. Lin, P. Asenov, D. Sherlekar, M. Choi, and L. Sponton, "DTCO Launches Moore's Law Over the Feature Scaling Wall," in Proc. Intl. Electron Devices Meeting (IEDM), pp. 913–916, 2020.

- [11] G. Rzepa, M. Karner, O. Baumgartner, G. Strof, F. Schanovsky, F. Mitterbauer, C. Kernstock, H. W. Karner, P. Weckx, G. Hellings, D. Cleas, Z. Wu, Y. Xiang, T. Chiarelly, B. Parvais, J. Mitard, J. Franco, B. Kaczer, D. Linten, and Z. Stanojevic, "Reliability and Variability-Aware DTCO Flow: Demonstration of Projections to N3 FinFET and Nanosheet Technologies," in *Proc. Intl.Rel.Phys.Symp. (IRPS)*, 2021.
- [12] G. Bae, D.-I. Bae, M. Kang, S. Hwang, S. Kim, B. Seo, T. Kwon, T. Lee, C. Moon, Y. Choi, K. Oikawa, S. Masuoka, K. Chun, S. Park, H. Shin, J. Kim, K. Bhuwalka, D. Kim, W. Kim, J. Yoo, H. Jeon, M. Yang, S.-J. Chung, D. Kim, B. Ham, K. Park, W. Kim, S. Park, G. Song, Y. Kim, M. Kang, K. Hwang, C.-H. Park, J.-H. Lee, D.-W. Kim, S.-M. Jung, and H. Kang, "3nm gaa technology featuring multi-bridge-channel fet for low power and high performance applications," in *Proc. Intl. Electron Devices Meeting (IEDM)*, pp. 28.7.1–28.7.4, IEEE, 2018.
- [13] A. Veloso, T. Huynh-Bao, P. Matagne, D. Jang, G. Eneman, N. Horiguchi, and J. Ryckaert, "Nanowire & Nanosheet FETs for Ultra-Scaled, High-Density Logic and Memory Applications," *Solid-State Electron.*, vol. 168, no. November 2019, 2020.
- [14] M. Liu, "1.1 unleashing the future of innovation," in *Proc. International Solid- State Circuits Conference (ISSCC)*, vol. 64, pp. 9–16, 2021.
- [15] N. Loubet, T. Hook, P. Montanini, C.-W. Yeung, S. Kanakasabapathy, M. Guillom, T. Yamashita, J. Zhang, X. Miao, J. Wang, A. Young, R. Chao, M. Kang, Z. Liu, S. Fan, B. Hamieh, S. Sieg, Y. Mignot, W. Xu, S.-C. Seo, J. Yoo, S. Mochizuki, M. Sankarapandian, O. Kwon, A. Carr, A. Greene, Y. Park, J. Frougier, R. Galatage, R. Bao, J. Shearer, R. Conti, H. Song, D. Lee, D. Kong, Y. Xu, A. Arceo, Z. Bi, P. Xu, R. Muthinti, J. Li, R. Wong, D. Brown, P. Oldiges, R. Robison, J. Arnold, N. Felix, S. Skordas, J. Gaudiello, T. Standaert, H. Jagannathan, D. Corliss, M.-H. Na, A. Knorr, T. Wu, D. Gupta, S. Lian, R. Divakaruni, T. Gow, C. Labelle, S. Lee, V. Paruchuri, H. Bu, and M. Khare, "Stacked nanosheet gate-all-around transistor to enable scaling beyond finfet," in *IEEE Symposium on VLSI Technology Digest of Technical Papers*, pp. T230–T231, 2017.
- [16] M. Garcia Bardon, Y. Sherazi, D. Jang, D. Yakimets, P. Schuddinck, R. Baert, H. Mertens, L. Mattii, B. Parvais, A. Mocuta, and D. Verkest, "Power-Performance Trade-Offs for Lateral NanoSheets on Ultra-Scaled Standard Cells," in *IEEE Symposium on VLSI Technology Digest of Technical Papers*, pp. 143–144, 2018.
- [17] R. Ritzenthaler, H. Mertens, V. Pena, G. Santoro, A. Chasin, K. Kenis, K. Devriendt, G. Mannaert, H. Dekkers, A. Dangol, Y. Lin, S. Sun, Z. Chen, M. Kim, J. Machillot, J. Mitard, N. Yoshida, N. Kim, D. Mocuta, and N. Horiguchi, "Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Reduced Vertical Nanowires Separation, New Work Function Metal Gate Solutions, and DC/AC Performance Optimization," in *Proc. Intl. Electron Devices Meeting (IEDM)*, pp. 21.5.1–21.5.4, IEEE, 2018.
- [18] Z. Stanojevic, G. Strof, F. Schanovsky, K. Steiner, O. Baumgartner, C. Kernstock, and M. Karner, "Cell Designer – A Comprehensive TCAD-Based Framework for DTCO of Standard Logic Cells," in *Proc. ESSDERC*, pp. 202–205, 2018.
- [19] Minimos-NT (www.globaltcad.com).
- [20] Y. Chauhan, D. Lu, V. Sriramkumar, S. Khandelwal, J. Duarte, N. Pay-vadosi, A. Niknejad, and C. Hu. Academic Press, 2015.
- [21] G. Leung and C. O. Chui, "Variability of inversion-mode and junctionless finfets due to line edge roughness," *IEEE Electron Device Lett.*, vol. 32, no. 11, pp. 1489–1491, 2011.