## **Statement of the Problem**

The purpose of this lab is to create a sequential taillight controller. These types of taillight controllers can be found in cars such as the Ford Mustangs. Students will develop a state machine in order to differentiate idle, left, and right signals. They will implement the synchronous state machine into Quartus Lite. It will then b tested using an FPGA board and waveforms.

## **Description of Solution/Design**







The schematic makes use of feedback, clock divider, 2x1 multiplex, and a D-flipflop. The Input variables include the CLK, CLR, CLK\_SEL, and X[1..0]. The

output is the FF\_CLK, Z[5..0], and Q[2..0]. The state table is developed in order of idle, left, and right, for implementation of the feedback input. At the bottom right of the Logic Friday table is the minimized equation for each specific light. The minimized equation is used to create the feedback input in Quartus Lite.

## **Results and Testing**



The waveform shows which digits will "light" up to synchronous with each other. You can see during certain parts of the waveform when the light will indicate right, left, or idle.

## Conclusion

In conclusion, we can use Quartus Lite to implement a synchronous state machine. We can develop a synchronous state machine to create a sequential taillight controller. We can test our schematic to see the results on a waveform. We can finally implement our code on an FPGA board.