# Alarm Clock in VHDL

 ${\bf Author:\ Tobias\ Thorgren} \\ 1FA326\ Digital\ Electronics\ Design\ with\ VHDL$ 

2025-05-16



Figure 1: Final implementation, working alarm clock on DE1-SoC

#### Abstract

The project task was to design an alarm-clock. Some features include: showing the current time, changing the current time, setting an alarm, turning alarm on, turning alarm off and resetting all previous setting and the time back to 00:00:00.

The final design contains all of the features stated above along with some nice to haves, as visual indication of current mode and both indication of time on a LCD screen but also on the development kit, on the six, seven segment displays.

# Contents

| 1        | Intr | roduction                | 3  |
|----------|------|--------------------------|----|
| <b>2</b> | Pro  | ject Description         | 3  |
|          | 2.1  | Tools & Software         | 3  |
|          | 2.2  | Design                   | 3  |
| 3        | The  | eory                     | 4  |
|          | 3.1  | DE1-SoC                  | 4  |
|          | 3.2  | VHDL                     | 4  |
|          | 3.3  | HD44780                  | 5  |
|          | 3.4  | Debouncing               | 5  |
|          | 3.5  | ASCII                    | 5  |
|          | 3.6  | State Machine            | 6  |
| 4        | Imp  | plementation             | 6  |
|          | 4.1  | Clk 1Hz                  | 7  |
|          | 4.2  | Mode Selector            | 7  |
|          | 4.3  | Clock Counter            | 9  |
|          | 4.4  | Alarm Control            | 10 |
|          | 4.5  | Clock Merge              | 11 |
|          | 4.6  | Clock to LCD             | 13 |
|          | 4.7  | Two-Digit Alarm Display  | 14 |
|          | 4.8  | Complete Design          | 15 |
| 5        | Tes  | ts & Results             | 17 |
|          | 5.1  | Signaltap                | 17 |
|          | 5.2  | Simulations              | 18 |
| 6        | Cor  | nclusions and Evaluation | 19 |

### 1 Introduction

Although the alarm clock has seen a decline of use since the development of mobile phone, by having a dedicated alarm one has an easy excuse to why one did not wake up in time when the alarm malfunctions.



Figure 2: Overview of the Alarm Clock design

Along with being on time. This project gave some valuable knowledge as completing a given task with minimal outside help. I had to start from an vague idea of how how the clock could work and slowly progress by completing smaller milestones on at the time. I would say I enhanced my fluency in the VHDL language through this hands on project.

## 2 Project Description

### 2.1 Tools & Software

For compilation and simulation the project was constructed using Intel's FPGA development tool, *Quartus Prime Lite Edition* software. The project was later implemented on a DE1-SoC Development Kit along with a HDD44780 2x16 LCD display.

## 2.2 Design

The overview of the design works by acquiring 4 inputs whom of which are a 50 megahertz clock signal, a reset button, mode button and set button. The outputs consists of 4 LED's, 3 for showing current mode and 1 for indication when the alarm goes off. Then 6 output buses are used for the 7 segment displays as well as 13 pinouts for the LCD display.

The design consists of 7 different component parts/blocks. Each part has a unique operation.

The components include the following:

- Clk 1Hz, this unit scales down 50 megahertz clock down to a 1Hz signal with 50% duty cycle.
- Mode Selector, this unit reads the inputs from the user and selects the right mode from a state machine and send out the mode to coordinate with the other blocks.
- Clock Counter, this unit retrieves the 50 megahertz clock and the 1Hz clock and depending on the mode, it can ether continue a regular clock counting at 1 second per second or change the current time.
- Alarm Control, this unit is used when the alarm is turned on. By changing time when the alarm is on, one can change the time of the alarm goes off.
- Clock Merge, this unit combines the regular clock time and the alarm time. Depending on what mode is active the right outgoing signals are sent to the different displays.
- Clock to LCD, this unit finalizes the time given by clock merge and handles the LCD display's setup instructions and converting the time to ASCII for a good looking time indication.
- Two Digit Alarm Display, this unit was used for the development and converts the final time given by clock merge.

The complexity of each unit varies.

## 3 Theory

#### 3.1 DE1-SoC

The development kit used in this project is the DE1-SoC, a robust hardware platform featuring an Altera (Intel) System-on-chip (SoC) FPGA. This design combines programmable logic with a Hard processor System (HPS), offering both flexible hardware and powerful processing capabilities. The platform's key feature is its dual-core ARM Cortex-A9 HPS, which enable advanced processing task while working parallel with the FPGA's logic. This architecture allow for efficient division of tasks between software processing (handled by the ARM cores) and hardware acceleration (in the FPGA). For the alarm clock, i primarily used the FPGA for custom digital circuits for timekeeping, display control and alarm indication. [1]

#### 3.2 VHDL

Very High Speed Integrated Circuit Program Hardware Description Language (VHDL) is a hardware description language used for structuring and modelling digital system at multiple levels of abstraction. Levels include: logic gates, for design entry, documentation and, verification. [2]

#### 3.3 HD44780

The HD44780 is a LCD controller. For this project the controller and LCD screen assembly was used together in a package for displaying the current time of the clock. The controller has several standard configurations. This project utilized the 8-bit mode of the controller and the Character Generator ROM with predefined alphanumeric characters. Each character has a corresponding 8-bit ASCII code. [3]

| Pin     | Function                                                 |  |  |
|---------|----------------------------------------------------------|--|--|
| RS      | Selects registers:                                       |  |  |
|         | • 0: Instruction register (write)                        |  |  |
|         | • 1: Data register (write and read)                      |  |  |
| RW      | Selects read or write:                                   |  |  |
|         | • 0: Write                                               |  |  |
|         | • 1: Read                                                |  |  |
| EN      | Enable pulse; starts data read/write on falling edge.    |  |  |
| ON      | On signal                                                |  |  |
|         | 1: ON                                                    |  |  |
|         | 0: OFF                                                   |  |  |
| BL      | Backlight:                                               |  |  |
|         | • 1: ON                                                  |  |  |
|         | • 0: OFF                                                 |  |  |
| DB0-DB7 | 8-bit bidirectional data bus (can operate in 4-bit mode, |  |  |
|         | ignoring DB0-DB3).                                       |  |  |

Table 1: Pin Functions of the HD44780 LCD Controller[4]

## 3.4 Debouncing

When switching a, button or switch may momentarily bounce off the internal contact before making a stable connection. When sampling with a high speed, this will cause unwanted behaviour as multiple electric signals is sent to the software.

There are two multiple ways to solve this issue. One is hardware, implementing an RC circuit to the switch to discharge the bounce over time. The other way is in the software. By introducing a delay and comparing the last state of the switch and seeing if continues to stay in the same state after some time. Although the buttons on the DE1-SoC are debouncing buttons through hardware when sampling with a relative high frequency of 50 Mega Hertz problems may still occur. Therefore an easy falling edge detection on the button was used, although it not a debounce tactic at all. [5]

#### 3.5 ASCII

American Standard Code for Information Interchange (ASCII) is a character encoding standard that allows communication of letters and symbols over a data bus. The ASCII language works by having a unique 8 bit code for each symbol. [6]

| Character | ASCII Code (8-bit Binary) |
|-----------|---------------------------|
| 0         | 00110000                  |
| 1         | 00110001                  |
| 2         | 00110010                  |
| 3         | 00110011                  |
| 4         | 00110100                  |
| 5         | 00110101                  |
| 6         | 00110110                  |
| 7         | 00110111                  |
| 8         | 00111000                  |
| 9         | 00111001                  |
| :         | 00111010                  |
|           | 00100000                  |

Table 2: 8-bit binary ASCII codes used in the project.

#### 3.6 State Machine

A state machine is an abstraction used to design algorithms. Depending on inputs, the state machine transitions to a different state based on those inputs and the current state. A state can be described as the status of a system waiting for a certain input to trigger a transition. When the transition condition is fulfilled, the state changes accordingly.[7]

The state machine can be represented in a state diagram, where circles represent the possible states and arrows between states represent transitions. Each arrow is labelled with a transition condition that must be satisfied for the system to move from one state to another.

## 4 Implementation



Figure 3: All units assembled in a Block Diagram/Schematic File

#### 4.1 Clk 1Hz

The clk 1Hz component scales down the 50 Mega Hertz clock downto 1Hz. This is done by checking when a rising edge is detected at the 50 Mega Hertz clock and counting upwards. Each time the counting reaches 24 999 999 the output of the component is inverted and the counting is reset. This results in a 1Hz clock with a 50% duty cycle.

| Inputs       | Outputs    |
|--------------|------------|
| 50 MHz clock | 1 Hz clock |

Table 3: IO for clk 1hz block



Figure 4: The RTL view of clk 1hz

### 4.2 Mode Selector

The mode\_selector component handles user interaction and determines the system's current operating mode. It consists of two main processes:

- Button Debouncing: Ensures clean detection of button presses by monitoring current and previous values to detect falling edges.
- Finite State Machine (FSM): Implements the logic for mode transitions based on the current state and button inputs.

#### **Interface Overview**

| Signal                                    | Description                                                                                                                                                                                                                 |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inputs clk_50mhz reset mode set           | 50 MHz clock signal for system synchronization<br>Active-low reset signal<br>Mode button input<br>Set button input                                                                                                          |
| Outputs mode_out add_min add_hour LED_out | 3-bit signal indicating current mode to other blocks Pulsed signal indicating minute increment (manual time/ alarm) Pulsed signal indicating hour increment (manual time/ alarm) Signal to indicate whether alarm is active |

Table 4: I/O signals of the mode\_selector module

#### **State Machine Behavior**

The FSM transitions between seven named states based on button inputs. Each state has an associated 3-bit mode\_out code used to synchronize operation across all modules.

#### • IDLE ("000")

Default operating mode: current time is displayed and alarm is off.

- mode  $\rightarrow$  SELECT\_TIME\_MIN
- set ightarrow ALARM\_ON

#### • SELECT\_TIME\_MIN ("100")

Time-setting mode for minutes. Pressing set increments the minutes.

- mode  $\rightarrow$  SELECT\_TIME\_HOUR
- SELECT\_TIME\_HOUR ("101")

Time-setting mode for hours. Pressing set increments the hours.

- $-\ \mathtt{mode} \to \mathtt{IDLE}$
- ALARM\_ON ("001")

Alarm is active.

- set  $\rightarrow$  returns to IDLE (alarm off)
- mode ightarrow CHANGE\_ALARM\_MIN

### • CHANGE\_ALARM\_MIN ("010")

Alarm-setting mode for minutes. Pressing set increments the alarm minute value.

- mode o CHANGE\_ALARM\_HOUR
- CHANGE\_ALARM\_HOUR ("011")

Alarm-setting mode for hours. Pressing set increments the alarm hour value.

#### - mode ightarrow ALARM\_ON



Figure 5: State diagram for the Mode Selector FSM



Figure 6: RTL schematic view of the Mode Selector component

## 4.3 Clock Counter

The clock\_counter entity implements a digital clock with functionality to track and manually adjust hours, minutes, and seconds. It also handles the roll over of time as the time reaches the highest number of that digit, incrementing the next digit by one. The interface includes:

| Signal               | Description                                              |  |
|----------------------|----------------------------------------------------------|--|
| Inputs               |                                                          |  |
| $clk_50mhz$          | 50 MHz clock signal used for general synchronization     |  |
| $clk_1hz$            | 1 Hz clock signal used to increment time once per second |  |
| reset                | Active-low reset to initialize the time registers        |  |
| $\mathtt{add\_min}$  | Pulse signal to manually increment minutes               |  |
| add_hour             | Pulse signal to manually increment hours                 |  |
| mode                 | 3-bit signal determining current operating mode          |  |
|                      |                                                          |  |
| Outputs              |                                                          |  |
| ${\tt seconds\_out}$ | Current second value as a 7-bit binary signal            |  |
| ${\tt minutes\_out}$ | Current minute value as a 7-bit binary signal            |  |
| hours_out            | Current hour value as a 7-bit binary signal              |  |

Table 5: I/O signals of the clock\_counter module

This block starts off by transitioning the 1 Hertz clock into a one tick pulse when a rising edge is detected. This is later used to increment the time one second per second. Then the reset button is handles as when pressed, all register and setting are to be reset. Next the mode determines what time operation is used.

### • Mode = ("100")

When inside SELECT\_TIME\_MIN, when a rising edge of add\_min is detected, the internal signal min\_change is incremented by one.

#### • Mode = ("101")

When inside SELECT\_TIME\_HOUR, when a rising edge of add\_hour is detected, the interan signal hour\_change is incremented by one.

#### • Else

Else the clock can increment one second per second without being interrupted.

At last internal signals are transitioned to the outgoing signals for correct display of time.



Figure 7: RTL schematic view of the Clock Counter component

#### 4.4 Alarm Control

The Alarm Control handles the alarm by storing and transferring the saved alarm.

| Signal               | Description                                                      |
|----------------------|------------------------------------------------------------------|
| Inputs               |                                                                  |
| ${\tt clk\_50mhz}$   | 50 MHz clock signal used to synchronize operations               |
| add_hour             | Pulse signal used to increment the alarm hour (mode dependent)   |
| add_minute           | Pulse signal used to increment the alarm minute (mode dependent) |
| mode                 | 3-bit signal determining current mode of operation               |
| reset                | Active-low signal to reset alarm time registers                  |
| Outputs              |                                                                  |
| ${\tt minutes\_out}$ | Current alarm minute value as a 7-bit binary signal              |
| hours_out            | Current alarm hour value as a 7-bit binary signal                |

Table 6: I/O signals of the Alarm\_control module

This block starts off by handling the reset button as when pressed the alarm is reset to 00:00:00. Then depending on what is the current mode the following is executed.

### • Mode = ("010")

When inside CHANGE\_ALARM\_MIN, as a rising edge of add\_minute is detected the alarm minute time is incremented by one.

#### • Mode = ("101")

When inside CHANGE\_ALARM\_HOUR, as a rising edge of add\_hour is detected the alarm hour time is incremented by one.

At the end internal signals are transferred as the right data type to outgoing signals



Figure 8: RTL schematic view of the Alarm Control component

## 4.5 Clock Merge

This block handles all signals and depending on the mode, letting the right signal go through as well as it enables the half a second blinking when changing the time.

| Signal                                                     | Description                                                                                                                                                                                                                                                      |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inputs                                                     |                                                                                                                                                                                                                                                                  |
| ${\tt clk\_50mhz}$                                         | 50 MHz clock signal used for synchronization and blinking logic                                                                                                                                                                                                  |
| mode                                                       | 3-bit signal determining the current operating or editing mode                                                                                                                                                                                                   |
| ${\tt seconds\_clock}$                                     | Current second value from the clock logic                                                                                                                                                                                                                        |
| ${\tt minutes\_clock}$                                     | Current minute value from the clock logic                                                                                                                                                                                                                        |
| hours_clock                                                | Current hour value from the clock logic                                                                                                                                                                                                                          |
| ${\tt minutes\_alarm}$                                     | Alarm minute value to be merged into display output                                                                                                                                                                                                              |
| $hours\_alarm$                                             | Alarm hour value to be merged into display output                                                                                                                                                                                                                |
| Outputs<br>seconds_out<br>minutes_out<br>hours_out<br>BUZZ | Final seconds value to be shown on the display Final minutes value to be shown on the display (with blinking in edit modes) Final hours value to be shown on the display (with blinking in edit modes) Signal activated when current time matches the alarm time |

Table 7: I/O signals of the clock\_merge module

The a case statement is used to link the incoming mode signal to the right case. Blinking works by sending a higher number then 59 to the display blocks. This is interpreted as a blink state of the number is off and showing a blank space.

By default is the regular time is always let trough until overwritten by current mode.

### • Mode = ("010")

When CHANGE\_ALARM\_MIN is active the alarm time are let trough and blinking is enabled on the minute digits.

#### • Mode = ("011")

When CHANGE\_ALARM\_HOUR is active the alarm time is let trough and blinking is enabled on the hour digits.

#### • Mode = ("100")

When SELECT\_TIME\_MIN is active the current time is let trough and blinking is enabled on the minute digits.

#### • Mode = ("101")

When SELECT\_TIME\_hour is active the current time is let trough and blinking is enabled on the hour digits.

#### • Mode = ("001")

When ALARM\_ON is active the current time is let trough and when the alarm time and current time align the blink is instead directed to the BUZZ signal.

#### • Mode = ("000")

When IDLE, the BUZZ is forced low.



Figure 9: RTL schematic view of the Clock Merge component

## 4.6 Clock to LCD

The clock\_to\_lcd entity serves as an interface between the internal clock logic and a character-based LCD display. Its primary function is to format and present the current time in hh:mm:ss format on the LCD. The component handles ASCII conversion, checking inputs, and sequential data transmission in accordance with the LCD's timing protocol.

| Signal             | Description                                                        |
|--------------------|--------------------------------------------------------------------|
| Inputs             |                                                                    |
| ${\tt clk\_50mhz}$ | System clock signal for timing and state machine control           |
| reset              | Active-low reset signal for reinitializing the state machine       |
| seconds            | 7-bit input representing the seconds value in BCD or binary format |
| minute             | 7-bit input representing the minutes value in BCD or binary format |
| hour               | 7-bit input representing the hours value in BCD or binary format   |
| Outputs            |                                                                    |
| en                 | Enable signal for the LCD interface (pulsed periodically)          |
| on1                | Turns on the LCD (always high)                                     |
| bl                 | Controls the LCD backlight (always high)                           |
| rs                 | Register select (0 for command, 1 for data)                        |
| rw                 | Read/Write control signal (always 0, write mode)                   |
| data               | 8-bit data bus used for commands and ASCII characters              |

Table 8: I/O signals of the clock\_to\_lcd module

Internally, the component performs the following steps:

- Converts each incoming vector of the hour, minute, and second values to its corresponding 4-bit representation, separating to 2 digits.
- Each 4-bit digit is mapped to an ASCII character via the internal bin\_to\_ascii function, which is defined using a case statement.
- Sanity checks ensure time values are within valid bounds; if not, blank characters are displayed instead.
- A state machine controls the LCD initialization and the display of the time. It cycles through 12 states:
  - Four **setup states** configure the LCD in 8-bit mode, clear the display, turn on the display, and return the cursor home.
  - Eight data states write the hour, colon, minute, colon, and second values to the LCD.
- A clock counter ensures appropriate delays between commands by toggling the en signal at fixed intervals.

Special care is taken in the timing mechanism. The clk\_count variable increments until it matches the predefined clk\_goal value. Two intermediate thresholds, enable\_clk\_goal1 and enable\_clk\_goal2, control the pulsing of the en signal required by the LCD protocol.

## 4.7 Two-Digit Alarm Display

The two\_digit\_alarm\_display entity is responsible for converting a 7-bit binary input value into a two-digit decimal representation suitable for display on 7-segment displays. It outputs the segment codes for the tens and singles digits. The component is designed

to handle values in the range 0-59, and shows blank digits for out-of-range values. The I/O ports are detailed below:

| Signal                             | Description                                                                                                       |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Inputs clk_50mhz count             | 50 MHz clock signal used to synchronize the logic 7-bit binary input representing a decimal value (expected 0–59) |
| Outputs<br>tens_out<br>singles_out | 7-bit segment code for the tens digit 7-bit segment code for the singles digit                                    |

Table 9: I/O signals of the two\_digit\_alarm\_display module

Internally, the design works as follows:

- The input value count is converted from a 7-bit unsigned binary to an integer.
- If the value exceeds 59 (i.e., greater than ''111011"), both digits are set to blank by assigning the output ''1111111".
- Otherwise, the value is split into tens and singles digits using integer division and modulo operations.
- Both digits are converted to 7-segment codes using two separate case statements. Each digit is mapped to its corresponding active-low 7-segment representation:
  - 0  $\rightarrow$  1000000
  - 1  $\rightarrow$  1111001
  - ...
  - $-9 \to 0010000$
  - Invalid values default to blank (1111111)

This component provides a straightforward method to visualize numeric alarm values such as hours, minutes, or user-set thresholds, and can be reused in different display configurations.

### 4.8 Complete Design

The complete design integrates all the individual functional blocks into a functional alarm clock system. The blocks are interconnected using internal signals and synchronized through a shared clock domain. The top-level design is structured in a Block Diagram File (BDF), enabling clear visual placement and wiring of all components.

| Signal                            | Description                                     |  |
|-----------------------------------|-------------------------------------------------|--|
| Global Inputs                     |                                                 |  |
| $clk_50mhz$                       | 50 MHz system clock input                       |  |
| reset                             | Asynchronous reset signal                       |  |
| mode                              | Mode selection button                           |  |
| set                               | Set button for hour/minute adjustments          |  |
| Global Outputs                    |                                                 |  |
| $LED_{-}out[20]$ , BUZZ           | LED indicators (3 for mode, 1 for alarm status) |  |
| $\mathtt{seg\_display}$           | 7-bit outputs to six 7-segment displays         |  |
| lcd_data                          | 8-bit LCD data bus                              |  |
| <pre>lcd_rs, lcd_rw, lcd_en</pre> | LCD control signals                             |  |
| <pre>lcd_on, lcd_bl</pre>         | LCD power and backlight control                 |  |

Table 10: Top-level input/output signals for the full alarm clock system

#### Signal Flow

The signal flow begins with the 50 MHz clock entering the clk\_lhz module, which generates a stable 1 Hz pulse used across timing-related modules. Both the 50 MHz and 1 Hz clocks are routed to the clock\_counter, which keeps track of the current time. The mode\_selector interprets button inputs and defines system mode, generating control signals that influence whether time is incremented, alarm time is updated, or alarm mode is toggled.

The alarm\_control module stores and compares the current time with the alarm time, triggering an active alarm output when matched. The clock\_merge unit decides whether to forward the system time or the alarm time depending on the selected mode, effectively determining what is displayed.

Two display subsystems visualize the output:

- clock\_to\_lcd handles ASCII conversion and initialization sequences for the HD44780 LCD, displaying time in human-readable format.
- two\_digit\_alarm\_display converts the binary time data into BCD and segment control signals for the six 7-segment displays on the DE1-SoC board.

#### Reset and Alarm Behavior

The reset signal asynchronously initializes all modules to their default state, clearing any previous time, alarm configuration, and display data. When the alarm goes off, the corresponding LED illuminates. The user may either cycle to a different mode or press the set button again to disable it, transitioning back to idle.

#### Synchronization and Timing

All time-sensitive modules (e.g., time counting, alarm matching, display updates) are synchronized through the 1 Hz clock. Control modules like the mode selector operate at the higher 50 MHz resolution to accurately detect user button inputs.

#### **Summary of Operation**

In summary, the complete design behaves as follows:

- 1. Displays the current time on both LCD and 7-segment displays.
- 2. Allows user to change time and alarm settings via mode and set buttons.
- 3. Activates alarm output at the pre-set time and provides clear LED indication.
- 4. Supports full system reset for testing or daily reuse.

All modules are modular and reusable, making the design extensible for further enhancements. So by extending the amount of modes functionalities such as snooze functionality or 24/12-hour could be implemented.



Figure 10: The complete design as shown in the RTL view.

## 5 Tests & Results

Some test where implemented to confirm some functions of the software. Signaltap was used for test of certain functions and modelsim was used to simulate the Mode Selector block. Both was done after the whole design was finished.

## 5.1 Signaltap

First of the change of modes from "001" to "000" is tested. As seen in figure 11 shortly after the set button is pressed the mode changes to "000".



Figure 11: Change of mode: ("001")  $\rightarrow$  ("000") confirmation.

In figure 12 the change of mode is seen as mode button is pressed changing mode from "000" regular time to "100" SELECT\_TIME\_MIN.

| log: Trig @ 2025/05/16 13:51:31 (0:0:4.0 elapsed) |       | 2025/05/16 13:51:31 (0:0:4.0 elapsed) |                                             | click to insert time bar |
|---------------------------------------------------|-------|---------------------------------------|---------------------------------------------|--------------------------|
| Type                                              | Alias | Name                                  | . , , -1,6 , , -1,2 , , -8 , , , -4 , , , , | } 4 8 12 16              |
| *                                                 |       | mode                                  |                                             |                          |
| *                                                 |       | reset                                 |                                             |                          |
| *                                                 |       | set                                   |                                             |                          |
| *                                                 |       | de_selector:inst17 mode_out[0]~reg0   |                                             |                          |
| *                                                 |       | de_selector:inst17 mode_out[1]~reg0   |                                             |                          |
| *                                                 |       | de selector:inst17 mode out[2]~reg0   |                                             |                          |

Figure 12: Change of mode:  $("000") \rightarrow ("100")$ 

The selection of times is tested in figure 13. As seen when in the appropriate mode, as pressing the set button, the time is increased by one on minutes\_out. However, as seen in figure 14 the same result should be accomplished but a binary 127 is sent out on hour\_out instead due to the blinking mechanic.

| log: Trig @ 2025/05/16 13:56:21 (0:0:6.7 elapsed) |       |                                       | click to insert time bar                                |             |
|---------------------------------------------------|-------|---------------------------------------|---------------------------------------------------------|-------------|
| Туре                                              | Alias | Name                                  | . , ,-1,6 , , ,-1,2 , , ,-8 , , ,- <del>1</del> , , , 9 | 4 8 12 16 . |
| *                                                 |       | mode                                  |                                                         |             |
| *                                                 |       | reset                                 |                                                         |             |
| *                                                 |       | set                                   |                                                         |             |
| *                                                 |       | de_selector:inst17 mode_out[0]~reg0   |                                                         |             |
| *                                                 |       | de_selector:inst17 mode_out[1]~reg0   |                                                         |             |
| *                                                 |       | de_selector:inst17 mode_out[2]~reg0   |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[0]~reg0 |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[1]~reg0 |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[2]~reg0 |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[3]~reg0 |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[4]~reg0 |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[5]~reg0 |                                                         |             |
| *                                                 |       | clock_merge:inst1 minutes_out[6]~reg0 |                                                         |             |

Figure 13: Time incremented by one in mode "100"

| log: Trig @ 2025/05/16 14:09:00 (0:0:1.3 elapsed) |       |                                     | click to insert time bar                                                  |  |
|---------------------------------------------------|-------|-------------------------------------|---------------------------------------------------------------------------|--|
| Туре                                              | Alias | Name                                | . ,1,6 , , -1,2 , , -8 , ,4 , , , 9 , , , 4 , , , 8 , , , 1,2 , , , 1,6 , |  |
| *                                                 |       | mode                                |                                                                           |  |
| *                                                 |       | reset                               |                                                                           |  |
| *                                                 |       | set                                 |                                                                           |  |
| *                                                 |       | de_selector:inst17 mode_out[0]~reg0 |                                                                           |  |
| *                                                 |       | de_selector:inst17 mode_out[1]~reg0 |                                                                           |  |
| *                                                 |       | de_selector:inst17 mode_out[2]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[0]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[1]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[2]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[3]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[4]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[5]~reg0 |                                                                           |  |
| *                                                 |       | clock_merge:inst1 hours_out[6]~reg0 |                                                                           |  |

Figure 14: Time incremented by one in mode "101"

#### 5.2 Simulations

Simulation of Clock Merge was executed to see if the block works like intended as it is all signal go trough this block.

The result of an execution is as the mode changes so does the output. When in mode CHANGE\_ALARM\_MIN or "010" the seconds are turned off, the minutes are changed to minutes\_alarm and hours are changed to hours\_alarm.

The same goes for when entering SELECT\_TIME\_MIN, the outgoing times is changed back to hours\_out, minutes\_out, and seconds\_out.

| d U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| rm d 0101011 0101011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
| dk d 0001001 0001001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
| t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| dock 1 0100010 0100010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| NII <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |
| d 000 000 1010 1010 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1001 |
| dock + 0111000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
| out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| Slarm   d   0010101   0010101   0010101   0010101   0010101   0010010   0100010   0100010   0100010   0100010   0100010   0100010   0100010   0100010   0100010   0100010   0100010   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   0110000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   011000   0110000   0110000   0110000   0110000   0110000   0110000   01100000   01100000   01100000 | 001  |

Figure 15

### 6 Conclusions and Evaluation

This project successfully demonstrates the implementation of a fully functional alarm clock system on the DE1-SoC development board using VHDL. All intended features as timekeeping, alarm setting, and visual display of time. Build up by seven different components the design is quite easy to understand and can be scaled with more components for extra features.

Beyond functionality, this project served as a valuable learning experience in VHDL and Quartus Prime. It deepened the understanding of synchronous logic design, state machines, timing considerations, and practical interfacing with an external display such as the HD44780 LCD. Although working through the syntax of VHDL and solving bugs, the greatest challenge was to get familiar with the development tool. A majority of time was spent on getting simulation tools and the programmer to cooperate.

The final implementation does not only cover the bear minimum of requirements but also some system feedback as the mode indication of current mode, alarm on/off, and a second display of time. However it should be said that the 7 segment displays were not removed just to ensure to not ruin the project but it was a nice to have when developing the system.

Overall, the project highlights the strengths of hardware design through VHDL and demonstrates the importance of a though out base for development, simulation, and testing in digital system design. If the system had been more complex and difficult to keep track of, the simulation would have been more important during development.

## References

[1] Intel Corporation, "DE1-SoC Development and Education Board," 2024. Accessed: Jun. 10, 2024. Available at: https://www.intel.com/content/www/us/en/partner/showcase/offering/a5b3b0000004cbaAAA/de1soc-board.html.

- [2] Wikipedia contributors, "Vhdl wikipedia, the free encyclopedia," 2025. Accessed: 2025-05-15. Available at: https://en.wikipedia.org/wiki/VHDL.
- [3] Wikipedia contributors, "Hitachi HD44780 LCD controller Wikipedia, the free encyclopedia," 2024. Accessed: 2025-05-15. Available at: https://en.wikipedia.org/wiki/Hitachi\_HD44780\_LCD\_controller#Mode\_selection.
- [4] Hitachi, Ltd., HD44780U (LCD-II) Dot Matrix Liquid Crystal Display Controller/-Driver. Hitachi, Ltd., Aug 1999. Document Revision: 1.0. Available at: https://cdn.sparkfun.com/assets/9/5/f/7/b/HD44780.pdf.
- [5] Pico Technology, "What is switch bounce and how to implement debounce," 2023. Accessed: 2025-05-14. Available at: https://www.picotech.com/library/articles/blog/what-is-switch-bounce-how-to-implement-debounce.
- [6] Wikipedia contributors, "Ascii wikipedia, the free encyclopedia," 2024. Accessed: 2025-05-14. Available at: https://en.wikipedia.org/wiki/ASCII.
- [7] MDN contributors, "State machine mdn web docs," 2024. Accessed: 2025-05-14. Available at: https://developer.mozilla.org/en-US/docs/Glossary/State\_machine.

## Appendix A. Source Code

Connections between all components can be seen in the block diagram in figure 3.

```
library IEEE;
 use IEEE.STD_LOGIC_1164.ALL;
 use IEEE.STD_LOGIC_ARITH.ALL;
 use ieee.numeric_std.all;
 entity clk_1hz is
    port (
      clk : in std_logic ;
      clk_1hz : out std_logic
      );
 end clk_1hz;
 architecture Behavioral of clk_1hz is
 signal temp : std_logic := '0';
 signal count : integer := 0;
 begin
19
    process(clk)
20
      begin
21
        if rising_edge(clk) then
          count <= count + 1;</pre>
          if (count = 24_999_999) then
            temp <= not temp;</pre>
             count <= 0;
26
          end if;
27
        end if;
        clk_1hz <= temp;</pre>
    end process;
30
 end Behavioral;
```

Listing 1: Clk 1Hz

```
Library ieee;
Use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity mode_selector is
   port (
        clk_50mhz : in std_logic;
        reset : in std_logic;
        mode : in std_logic;
        set : in std_logic;
        mode_out : out std_logic_vector(2 downto 0);
```

```
add_min : out std_logic;
          add_hour : out std_logic;
          LED_out : out std_logic_vector(2 downto 0)
14
      );
 end mode_selector;
 architecture Behavioral of mode_selector is
18
      type state_type is (IDLE, SELECT_TIME_MIN, SELECT_TIME_HOUR,
         ALARM_ON, CHANGE_ALARM_MIN, CHANGE_ALARM_HOUR);
      signal state : state_type := IDLE;
20
      signal q1_mode, q2_mode, q1_set, q2_set : std_logic := '0';
      signal add_min_reg, add_hour_reg : std_logic := '0';
22
      -- Button debouncing and edge detection
      process(clk_50mhz)
      begin
          if rising_edge(clk_50mhz) then
27
              if reset = '0' then
                   q1_mode <= '0';
                   q2_mode <= '0';
                   q1_set <= '0';
                   q2_set <= '0';
32
              else
                   -- Simple debounce mechanism
                   if (q1\_set /= q2\_set) or (q1\_mode /= q2\_mode)
                      then
                       q2_mode <= q1_mode;
                       q1_mode <= mode;
38
                       q2\_set <= q1\_set;
                       q1_set <= set;
                   else
                       q2_mode <= q1_mode;
                       q1_mode <= mode;
                       q2_set <= q1_set;
                       q1_set <= set;
45
                   end if;
              end if;
          end if;
      end process;
49
50
      -- State machine process
      process(clk_50mhz)
      begin
          if rising_edge(clk_50mhz) then
                   -- Clear the pulse signals after one clock cycle
                   add_min_reg <= '0';
56
                   add_hour_reg <= '0';
             if reset = '0' then
               state <= IDLE;</pre>
59
             end if;
60
```

```
case state is
                         when IDLE =>
63
                              LED_out <= "000";
                              mode_out <= "000";
65
                              if (q1\_set = '1' and q2\_set = '0') then
66
                                   state <= ALARM_ON;
67
                              elsif (q1_mode = '1' and q2_mode = '0')
                                 then
                                   state <= SELECT_TIME_MIN;</pre>
69
                              end if;
70
71
                         when SELECT_TIME_MIN =>
72
                              LED_out <= "100";
                              mode_out <= "100";
                              if (q1\_mode = '1' and q2\_mode = '0') then
75
                                   state <= SELECT_TIME_HOUR;</pre>
76
                              elsif (q1_set = '1' and q2_set = '0')
77
                                 then
                                   add_min_reg <= '1';
                              end if;
80
                         when SELECT_TIME_HOUR =>
81
                              LED_out <= "101";
82
                              mode_out <= "101";
                              if (q1\_mode = '1' and q2\_mode = '0') then
                                   state <= IDLE;</pre>
85
                              elsif (q1\_set = '1' and q2\_set = '0')
86
                                 then
                                   add_hour_reg <= '1';
87
                              end if;
89
                         when ALARM_ON =>
90
                              LED_out <= "001";
91
                              mode_out <= "001";
92
                              if (q1\_set = '1' and q2\_set = '0') then
93
                                   state <= IDLE;</pre>
                              elsif (q1\_mode = '1' and q2\_mode = '0')
95
                                 then
                                   state <= CHANGE_ALARM_MIN;</pre>
96
                              end if;
97
                         when CHANGE_ALARM_MIN =>
                              LED_out <= "010";
100
                              mode_out <= "010";
101
                              if (q1\_mode = '1' and q2\_mode = '0') then
                                   state <= CHANGE_ALARM_HOUR;</pre>
103
                              elsif (q1_set = '1' and q2_set = '0')
104
                                 then
                                   add_min_reg <= '1';
                              end if;
106
```

```
107
                        when CHANGE_ALARM_HOUR =>
                            LED_out <= "011";
109
                            mode_out <= "011";
                            if (q1\_mode = '1' and q2\_mode = '0') then
                                 state <= ALARM_ON;
                            elsif (q1_set = '1' and q2_set = '0')
113
                                 add_hour_reg <= '1';
114
                            end if;
                    end case:
           end if;
      end process;
118
      -- Assign output signals
      add_min <= add_min_reg;
      add_hour <= add_hour_reg;
end Behavioral;
```

Listing 2: Mode Selector

```
Library ieee;
Use ieee.std_logic_1164.all;
 use ieee.numeric_std.all;
 entity Alarm_control is
   port (
      clk_50mhz : in std_logic;
      add_hour : in std_logic;
      add_minute : in std_logic;
      mode : in std_logic_vector(2 downto 0);
      reset : in std_logic;
      minutes_out : out std_logic_vector(6 downto 0);
      hours_out : out std_logic_vector(6 downto 0)
14
        );
 end Alarm_control;
18
19 architecture Behavioral of Alarm_control is
 -- Internal signals
21 signal minutes : integer range 0 to 59;
 signal hours : integer range 0 to 23;
23 signal add_hour_prev : std_logic := '0';
 signal add_minute_prev : std_logic := '0';
25
 begin
26
   process(clk_50mhz)
27
28
   begin
      if rising_edge(clk_50mhz) then
        if reset = '0' then
                             -- Active low reset
30
              minutes <= 0;
```

```
hours <= 0;
               add_hour_prev <= '0';
               add_minute_prev <= '0';</pre>
34
          else
        -- Edge detection for button presses
36
        add_hour_prev <= add_hour;</pre>
37
        add_minute_prev <= add_minute;
38
        -- Update alarm time when in alarm setting modes (010 for
           minutes, 011 for hours)
          if mode = "010" then -- CHANGE_ALARM_MIN mode
41
            if add_minute = '1' and add_minute_prev = '0' then
42
               if minutes = 59 then
                 minutes <= 0;
               else
                 minutes <= minutes + 1;
               end if;
47
            end if;
48
          elsif mode = "011" then -- CHANGE_ALARM_HOUR mode
49
            if add_hour = '1' and add_hour_prev = '0' then
               if hours = 23 then
                 hours <= 0;
53
                 hours <= hours + 1;
54
               end if;
            end if;
          end if;
57
        end if;
      end if;
    end process;
    -- Convert integers to std_logic_vector for output
    minutes_out <= std_logic_vector(to_unsigned(minutes, 7));
    hours_out <= std_logic_vector(to_unsigned(hours, 7));</pre>
64
65
 end Behavioral;
```

Listing 3: Alarm Control

```
Library ieee;
Use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity clock_merge is
port (
    clk_50mhz : in std_logic;
    mode : in std_logic_vector(2 downto 0);
    seconds_clock : in std_logic_vector(6 downto 0);
    minutes_clock : in std_logic_vector(6 downto 0);
    hours_clock : in std_logic_vector(6 downto 0);
    minutes_alarm : in std_logic_vector(6 downto 0);
    hours_alarm : in std_logic_vector(6 downto 0);
```

```
seconds_out : out std_logic_vector(6 downto 0);
      minutes_out : out std_logic_vector(6 downto 0);
      hours_out : out std_logic_vector(6 downto 0);
      BUZZ : out std_logic
18
        );
19
 end clock_merge;
20
21
23 architecture Behavioral of clock_merge is
24 -- Blinking signal for editing modes
 signal blink_counter : integer range 0 to 25000000 := 0;
 signal blink_state : std_logic := '1';
 begin
28
    -- Blinking process for editing indicators
29
    process(clk_50mhz)
30
    begin
31
      if rising_edge(clk_50mhz) then
        if blink_counter = 25000000 then -- 0.5 second blink rate
          blink_state <= not blink_state;</pre>
          blink_counter <= 0;
35
36
          blink_counter <= blink_counter + 1;</pre>
37
        end if;
      end if;
    end process;
40
    -- Multiplexing process based on mode
42
    process(clk_50mhz)
43
    begin
44
45
      if rising_edge(clk_50mhz) then
        -- Always forward the clock values directly in all modes
        -- This ensures that the time values set in SELECT_TIME
47
           modes
        -- are visible as soon as the mode changes back to IDLE
48
        seconds_out <= seconds_clock;
        minutes_out <= minutes_clock;
        hours_out <= hours_clock;
        -- Apply blinking effects for edit modes only
        case mode is
54
          when "010" => -- CHANGE_ALARM_MIN: Show alarm time with
             minutes blinking
            seconds_out <= (others => '1'); -- Turn off seconds
               display during alarm setting
            hours_out <= hours_alarm;
57
            -- Blink minutes when setting them
59
            if blink_state = '1' then
60
              minutes_out <= minutes_alarm;</pre>
61
```

```
else
               minutes_out <= (others => '1'); -- Blank display
                  during blink off
             end if;
64
65
           when "011" => -- CHANGE_ALARM_HOUR: Show alarm time with
66
              hours blinking
             seconds_out <= (others => '1'); -- Turn off seconds
                display during alarm setting
             minutes_out <= minutes_alarm;</pre>
68
69
             -- Blink hours when setting them
70
             if blink_state = '1' then
71
               hours_out <= hours_alarm;
             else
               hours_out <= (others => '1'); -- Blank display
                  during blink off
             end if;
75
76
           when "100" => -- SELECT_TIME_MIN: Set clock minutes (
             blinking)
             -- Blink minutes when setting them
78
             if blink_state = '1' then
79
               minutes_out <= minutes_clock;
80
             else
               minutes_out <= (others => '1'); -- Blank display
                  during blink off
             end if;
83
84
           when "101" => -- SELECT_TIME_HOUR: Set clock hours (
85
             blinking)
             -- Blink hours when setting them
             if blink_state = '1' then
               hours_out <= hours_clock;
88
             else
89
               hours_out <= (others => '1'); -- Blank display
90
                  during blink off
             end if;
91
92
           when "001" =>
93
             if (minutes_clock = minutes_alarm and hours_clock =
94
                hours_alarm) then
               if blink_state = '1' then
                 BUZZ <= '1';
96
               else
97
                 BUZZ <= '0';
98
               end if;
99
             end if;
100
           when "000" =>
102
             BUZZ <= '0';
103
```

```
when others =>
end case;
end if;
end process;
end Behavioral;
```

Listing 4: Clock Merge

```
library ieee;
 use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
 entity clock_to_lcd is
 port(
        clk : in std_logic;
        reset : in std_logic;
        seconds : in std_logic_vector(6 downto 0);
        minute : in std_logic_vector(6 downto 0);
        hour : in std_logic_vector(6 downto 0);
        en : out std_logic;
        on1 : out std_logic;
16
        bl : out std_logic;
17
        rs : out std_logic;
        rw : out std_logic;
        data : out std_logic_vector(7 downto 0)
20
21
22 );
23 end entity;
25 architecture behavior of clock_to_lcd is
26
27 signal second1 : std_logic_vector(3 downto 0);
signal second2 : std_logic_vector(3 downto 0);
29 signal minute1 : std_logic_vector(3 downto 0);
signal minute2 : std_logic_vector(3 downto 0);
signal hour1 : std_logic_vector(3 downto 0);
signal hour2 : std_logic_vector(3 downto 0);
34 signal seconds_int : integer range 0 to 127;
signal minute_int : integer range 0 to 127;
36 signal hour_int : integer range 0 to 127;
38 constant clk_goal : integer := 820000;
39 constant enable_clk_goal1: integer :=
                                          200000;
40 constant enable_clk_goal2: integer :=
                                          600000;
signal clk_count : integer := 0;
44 function bin_to_ascii (bin: std_logic_vector(3 downto 0)) return
```

```
std_logic_vector is
      begin
          case bin is
46
               when "0000" => return "00110000";
               when "0001" => return "00110001";
48
               when "0010" => return "00110010";
49
               when "0011" => return "00110011";
               when "0100" => return "00110100";
               when "0101" => return "00110101";
               when "0110" => return "00110110";
53
               when "0111" => return "00110111";
               when "1000" => return "00111000";
               when "1001" => return "00111001";
56
          when "1010" => return "00100000";
               when others => return "001111111";
          end case;
      end function;
61
 type state_type is (setup1, setup2, setup3, setup4, enter_data1,
     enter_data2, enter_data3, enter_data4, enter_data5, enter_data6,
     enter_data7, enter_data8);
 signal state : state_type;
63
64
 begin
65
  -- The backlight and on signals are obviously always on
      bl <= '1';
68
      on1 <= '1';
69
70
     process(clk,reset)
      begin
73
      -- Reset logic
      if reset = '0' then
75
      clk_count <= 0;</pre>
76
      rs <= '0';
77
        rw <= '0';
        en <= '0';
      state <= setup1;</pre>
80
      data <= "00000000";
      elsif rising_edge(clk) then
82
83
        seconds_int <= to_integer(unsigned(seconds));</pre>
        minute_int <= to_integer(unsigned(minute));</pre>
        hour_int <= to_integer(unsigned(hour));</pre>
87
88
        if seconds_int > 59 then
            second1 <= "1010"; -- Space
            second2 <= "1010";
        else
92
```

```
second1 <= std_logic_vector(to_unsigned(seconds_int /</pre>
93
                10, 4));
            second2 <= std_logic_vector(to_unsigned(seconds_int mod</pre>
94
                10, 4));
         end if;
95
96
         if minute_int > 59 then
97
            minute1 <= "1010"; -- Space
            minute2 <= "1010";
         else
100
            minute1 <= std_logic_vector(to_unsigned(minute_int / 10,
                 4));
            minute2 <= std_logic_vector(to_unsigned(minute_int mod
102
                10, 4));
         end if;
103
104
         if hour_int > 23 then
105
            hour1 <= "1010"; -- Space
106
            hour2 <= "1010";
         else
108
            hour1 <= std_logic_vector(to_unsigned(hour_int / 10, 4))
109
            hour2 <= std_logic_vector(to_unsigned(hour_int mod 10,
         end if;
111
113
         if seconds > "111011" then
114
           second1 <= "1010";
           second2 <= "1010";
116
         elsif minute > "111011" then
           minute1 <= "1010";
118
           minute2 <= "1010";
119
         elsif hour > "11000" then
120
           hour1 <= "1010";
           hour2 <= "1010";
         end if;
123
         if clk_count = enable_clk_goal1 then
125
         en <= '1';
126
         clk_count <= clk_count + 1;</pre>
127
128
         elsif clk_count = enable_clk_goal2 then
         en <= '0';
130
         clk_count <= clk_count + 1;</pre>
133
         elsif clk_count = clk_goal - 1 then
         clk_count <= 0;
           case state is
136
137
```

```
when setup1 => --8-bit mode
                 rs <= '0';
                 rw <= '0';
140
                 data <= "00111000";
141
                 state <= setup2;</pre>
142
143
               when setup2 => -- Clear display
144
                 rs <= '0';
                 rw <= '0';
146
                 data <= "00000001";
147
                 state <= setup3;</pre>
148
149
               when setup3 => -- Display on (no cursor)
150
                 rs <= '0';
                 rw <= '0';
152
                 data <= "00001100";
153
                 state <= setup4;</pre>
154
155
               when setup4 => -- Return home
156
                 rs <= '0';
157
                 rw <= '0';
158
                 data <= "00000010";
159
                 state <= enter_data1;</pre>
160
161
               when enter_data1 =>
162
                 rs <= '1';
                 rw <= '0';
164
                 data <= bin_to_ascii(hour1);</pre>
165
                 state <= enter_data2;</pre>
167
               when enter_data2 =>
                 rs <= '1';
                 rw <= '0';
170
                 data <= bin_to_ascii(hour2);</pre>
                 state <= enter_data3;</pre>
173
               when enter_data3 =>
174
                 rs <= '1';
175
                 rw <= '0';
176
                 data <= "00111010";
177
                 state <= enter_data4;</pre>
178
179
               when enter_data4 =>
                 rs <= '1';
181
                 rw <= '0';
182
                 data <= bin_to_ascii(minute1);</pre>
183
                 state <= enter_data5;</pre>
184
185
               when enter_data5 =>
                 rs <= '1';
187
                 rw <= '0';
188
```

```
data <= bin_to_ascii(minute2);</pre>
189
                  state <= enter_data6;</pre>
191
               when enter_data6 =>
                  rs <= '1';
193
                  rw <= '0';
194
                  data <= "00111010";
195
                  state <= enter_data7;</pre>
               when enter_data7 =>
198
                  rs <= '1';
199
                  rw <= '0';
200
                  data <= bin_to_ascii(second1);</pre>
201
                  state <= enter_data8;</pre>
203
               when enter_data8 =>
204
                  rs <= '1';
205
                  rw <= '0';
206
                  data <= bin_to_ascii(second2);</pre>
207
                  state <= setup4;</pre>
209
             end case;
210
211
             clk_count <= clk_count + 1;</pre>
212
          end if;
        end if;
     end process;
215
  end architecture;
```

Listing 5: Clock to LCD

```
Library ieee;
 Use ieee.std_logic_1164.all;
 use ieee.numeric_std.all;
 entity two_digit_alarm_display is
    port (
      count : in std_logic_vector(6 downto 0);
      clk_50mhz : in std_logic;
      tens_out : out std_logic_vector(6 downto 0);
      singles_out : out std_logic_vector(6 downto 0)
 end two_digit_alarm_display;
 architecture rtl of two_digit_alarm_display is
14
    signal tens, singles, number: integer range 0 to 64;
    begin
16
17
      process(clk_50mhz)
19
        begin
20
```

```
if count > "111011" then
           singles_out <= "11111111";
           tens_out <= "11111111";
        else
           number <= to_integer(unsigned(count));</pre>
25
26
           tens <= number / 10;
27
           singles <= number mod 10;
           case singles is
30
             when 0 => singles_out <= "1000000"; -- 0</pre>
             when 1 => singles_out <= "1111001"; -- 1</pre>
             when 2 => singles_out <= "0100100"; -- 2</pre>
             when 3 => singles_out <= "0110000"; -- 3</pre>
             when 4 => singles_out <= "0011001"; -- 4
             when 5 => singles_out <= "0010010"; -- 5</pre>
             when 6 => singles_out <= "0000010"; -- 6
37
             when 7 => singles_out <= "1111000"; -- 7</pre>
             when 8 => singles_out <= "0000000"; -- 8
39
             when 9 => singles_out <= "0010000"; -- 9</pre>
             when others => singles_out <= "11111111";</pre>
           end case;
42
43
           case tens is
44
             when 0 => tens_out <= "1000000"; -- 0</pre>
             when 1 => tens_out <= "1111001"; -- 1
             when 2 => tens_out <= "0100100"; --
47
             when 3 => tens_out <= "0110000"; -- 3</pre>
             when 4 => tens_out <= "0011001"; -- 4
49
             when 5 => tens_out <= "0010010"; -- 5
             when 6 => tens_out <= "0000010"; -- 6
             when 7 => tens_out <= "1111000"; -- 7</pre>
             when 8 => tens_out <= "0000000"; -- 8</pre>
             when 9 => tens_out <= "0010000"; -- 9</pre>
54
             when others => tens_out <= "11111111";</pre>
           end case;
56
        end if;
      end process;
 end rtl;
```

Listing 6: Two Digit Alarm Display