# Computer Organization Project #3

TA in charge: Jinkwon Kim E-mail: coco@kaist.ac.kr

Office Hour: 16:00 ~ 17:30, Mon. / Wed. (N1, 402)

## I. Goal of this project

✓ To understand the effect of cache configuration to performance.

#### II. Work as a Team

- ✓ Project #3 is a team project. You can keep the team of Project #2.
- ✓ If you want to change your team, please let the TAs know the change.

## III. Submission and grading

- ✓ This is a reminder to you what to submit.
- ✓ Please submit only one report by each team.
- ✓ For more detailed, please refer to following instructions.
- ✓ You must submit all of followings (Total 100 points):
  - A. 16 simulation result files (40 points):

Please follow the file name convention.

8 files for cache associativity number

Here is the format: <benchmark\_name>\_<Nsets>\_<bsize>\_<way>\_assos (math\_32\_16\_1\_assoc, math\_16\_16\_2\_assoc, math\_8\_16\_4\_assoc, math\_4\_16\_8\_assoc, dirent\_32\_16\_1\_assoc, dirent\_16\_16\_2\_assoc, dirent\_8\_16\_4\_assoc, dirent\_4\_16\_8\_assoc)

8 files for cache block size.

Here is the format: <benchmark\_name>\_<Nsets>\_<bsize>\_<way>\_blk (math\_32\_8\_2\_blk, math\_16\_16\_2\_blk, math\_8\_32\_2\_blk, math\_4\_64\_2\_blk, dirent\_32\_8\_2\_blk, dirent\_16\_16\_2\_blk, dirent\_8\_32\_2\_blk, dirent\_4\_64\_2\_blk)

B. Analysis report about simulation results (60 points):

The report file name must be

```
<Project3_StudentID1_Name1_StudentID2_Name2_StudentID3_name3.pdf>.
(e.g. Project3_20160000_A_20150000_B_20140000_C.pdf)
```

You can use either English or Korean as you want.

- ✓ *Compress all these files into a .zip file* and upload the compressed file on KLMS.
- ✓ The submitted file name must be

```
< Project3_StudentID1_Name1_StudentID2_Name2_StudentID3_name3.zip>. (e.g. Project3 20160000 A 20150000 B 20140000 C.zip)
```

#### IV. Due date

- ✓ Nov. 30<sup>th</sup> (Fri.), 23:59:00
- ✓ Late submission due date: Dec. 1<sup>st</sup> (Sat.), 23:59:00 (50% point deduction)
- ✓ After the late submission due date, you will get 0 point.

#### V. Cheating

- ✓ If there are any cheatings in your submission, you will get 0 point.
- ✓ *Followings will be regarded as cheating:* 
  - A. Copying other students' simulation results or reports
  - B. Modifying other students' results and using them as if they were your own
  - C. Using other sources without any references excluding your own simulation results
  - D. All other sorts of inappropriate behaviors

## VI. Prerequisite

- ✓ We will use the same virtual machine image from Project #2. (no more setting)
- ✓ *I hope that no one still suffer from the setting.*
- ✓ We use the simplescalar-Alpha (version 3.0 same as Project #2).

#### VII. Tasks

In this project, we run 2 benchmarks with various cache configuration to analyze the effect of that. The L1 data cache configuration will be modified while the L1 Instruction cache configuration is fixed and other caches (like L2) are disabled.

1. Change the configuration file to modify cache configuration.

We use default.cfg file, which is a simplescalar default configuration file.

To examine the file, execute this command:

## vi ~/simplesim-3.0/config/default.cfg

## ~/simplesim-3.0 should be replaced by the your simplescalar directory

As you can see, there are bunch of configuration for cpu.

The only thing we have to focus on is cache configuration.

The cache configuration parameter has the following format:

<name>:<nsets>:<bsize>:<assoc>:<repl>

<name> - name of the cache being defined

<nsets> - number of sets in the cache

<br/>
<br/>
bsize> - block size of the cache

<assoc> - associativity of the cache

<repl> - block replacement strategy, 'l'-LRU, 'f'-FIFO, 'r'-random

Examples: -cache:dl1 dl1:4096:32:1:1

We have to change some cache configuration in default.cfg like this.

|                | Before modification | After modification |
|----------------|---------------------|--------------------|
| L1 instruction | il1:512:32:1:1      | il1:8:16:4:1       |
| L1 data        | dl1:128:32:4:1      | dl1:8:16:4:1       |
| L2 instruction | ul2:1024:64:4:1     | None               |
| L2 data        | dl2                 | None               |

To reflect this change, just modify your default.cfg file as follow.

Figure 1. Before modification

Figure 2. After modification

To verify your modification, let's run a benchmark and check the modification.

To collect the result file, I recommend you to make result directory.

By executing this command:

## mkdir ~/simplesim-3.0/result

To run the simulator with benchmark, execute this command:

~/simplesim-3.0/sim-outorder -config ~/simplesim-3.0/config/default.cfg -redir:sim ~/simplesim-3.0/result/verify ~/simplesim-3.0/tests-alpha/bin/testdirent

To check the result file, execute this command:

## vi ~/simplesim-3.0/result/verify

To make sure that your verify file has the same result as follow:

```
Atm-outorder: Simplescalar/Alpha 1001 Set Version 3.0 01 August, 2003. Copyright (c) 1994-2003 by Todd M. Austin, Ph.D. and Simplescalar, LLC. All Rights Reserved. This version of SimpleScalar is licensed for academic non-commercial use. No portion of this work may be used by any commercial entity, or for any commercial purpose, without the prior written permission of SimpleScalar, LLC (info@simplescalar.com).
    warning: section `.comment' ignored...
sim: command line: /home/cs311/simplesim-3.0/sim-outorder -config /home/cs311/simplesim-3.0/config/default.cfg -redir:
est-dirent
     sim: simulation started @ Thu Nov 15 10:31:32 2018, options follow:
  sim-outorder: This simulator implements a very detailed out-of-order issue superscalar processor with a two-level memory system and speculative execution support. This simulator is a performance simulator, tracking the latency of all pipeline operations.
      xecution support. This simulator is a performance simulator, tracking the latency of all pipeline operations.

# -config  # Joad configuration from a file  # -dumpconfig  # dump configuration to a file  # -dumpconfig  # -disks # white # -dumpconfig  # -disks # -dumpconfig  #
     # -q
# -chkpt
```

We are ready to analyze the cache configuration.

#### 2. Analyze the effect of cache associativity.

To analyze the effect of cache associativity, we conduct 4 simulations for each benchmark. Since the benchmark program is small, we fix the total L1 data cache size as 512 byte. (The total cache size is calculated as follow: nsets \* bsize \* assoc)

Here is the configuration, you have to do. (Note that you have to only change the L1 data cache configuration while the other configuration is fixed to the value in Step 1)

|                 | L1 data             | L1 instruction   | L2 data          | L2 instruction   |
|-----------------|---------------------|------------------|------------------|------------------|
| Configuration 1 | Nsets: 32 bsize: 16 | il1:8:16:4:1     | None             | None             |
|                 | way: 1              | (Same as step1.) | (Same as step1.) | (Same as step1.) |
| Configuration 2 | Nsets: 16 bsize: 16 | il1:8:16:4:1     | None             | None             |
|                 | way: 2              | (Same as step1.) | (Same as step1.) | (Same as step1.) |
| Configuration 3 | Nsets: 8 bsize: 16  | il1:8:16:4:1     | None             | None             |
|                 | way: 4              | (Same as step1.) | (Same as step1.) | (Same as step1.) |
| Configuration 4 | Nsets: 4 bsize: 16  | il1:8:16:4:1     | None             | None             |
|                 | way: 8              | (Same as step1.) | (Same as step1.) | (Same as step1.) |

You have to conduct 4 simulation for each benchmark. We use test-math and test-dirent ('tests-alpha/bin/test-math', 'tests-alpha/bin/test-dirent')

Each configuration, you have to save the result and set the result file name as follow:

For test-math with cache configuration (Nsets: 32 bsize: 16 way: 1)

You can get this result file by executing this command (after change the L1 data configuration like Step 1):

For test-dirent with cache configuration (Nsets: 32 bsize: 16 way: 1)

You can get this result file by executing this command (after change the L1 data configuration like Step 1):

#### [What to submit]

① You have to submit 8 files for this task. (Please follow the file name convention. Before executing a program, you have to change the configuration like step1.)

```
math_32_16_1_assoc, math_16_16_2_assoc, math_8_16_4_assoc, math_4_16_8_assoc, dirent_32_16_1_assoc, dirent_16_16_2_assoc, dirent_8_16_4_assoc, dirent_4_16_8_assoc
```

- 2 In report, answer these questions.
  - 1. Find out the best configuration for each benchmark. (just compare the miss rate)
  - 2. Why is this configuration the best?
- 3. Analyze the effect of block size.

To analyze the effect of cache block size, we conduct 4 simulations for each benchmark. Since the benchmark program is small, we fix the total L1 data cache size as 512 byte. (The total cache size is calculated as follow: nsets \* bsize \* assoc)

Here is the configuration, you have to do. (Note that you have to only change the L1 data cache configuration while the other configuration is fixed to the value in Step 1)

|                 | L1 data             | L1 instruction   | L2 data          | L2 instruction   |
|-----------------|---------------------|------------------|------------------|------------------|
| Configuration 1 | Nsets: 32 bsize: 8  | il1:8:16:4:1     | None             | None             |
|                 | way: 2              | (Same as step1.) | (Same as step1.) | (Same as step1.) |
| Configuration 2 | Nsets: 16 bsize: 16 | il1:8:16:4:1     | None             | None             |
|                 | way: 2              | (Same as step1.) | (Same as step1.) | (Same as step1.) |
| Configuration 3 | Nsets: 8 bsize: 32  | il1:8:16:4:1     | None             | None             |
|                 | way: 2              | (Same as step1.) | (Same as step1.) | (Same as step1.) |
| Configuration 4 | Nsets: 4 bsize: 64  | il1:8:16:4:1     | None             | None             |
|                 | way: 2              | (Same as step1.) | (Same as step1.) | (Same as step1.) |

You have to conduct 4 simulation for each benchmark. We use test-math and test-dirent ('tests-alpha/bin/test-math', 'tests-alpha/bin/test-dirent')

Each configuration, you have to save the result and set the result file name as follow:

For test-math with cache configuration (Nsets: 32 bsize: 8 way: 2) math 32 8 2 blk (which means that math Nsets bsize way blk)

You can get this result file by executing this command (after change the L1 data configuration like Step 1)::

For test-dirent with cache configuration (Nsets: 32 bsize: 8 way: 2)

```
dirent 32 8 2 blk (which means that dirent Nsets bsize way blk)
```

You can get this result file by executing this command (after change the L1 data configuration like Step 1)::

 $\sim /simplesim-3.0/sim-outorder -config \sim /simplesim-3.0/config/default.cfg -redir:sim \sim /simplesim-3.0/result/dirent_32_8_2_blk \sim /simplesim-3.0/tests-alpha/bin/test-dirent$ 

## [What to submit]

① You have to submit 8 files for this task. (Please follow the file name convention. Before executing a program, you have to change the configuration like step1.)

```
math_32_8_2_blk, math_16_16_2_blk, math_8_32_2_blk, math_4_64_2_blk, dirent_32_8_2_blk, dirent_16_16_2_blk, dirent_8_32_2_blk, dirent_4_64_2_blk
```

- 2 In report, answer these questions.
  - 1. Find out the best configuration for each benchmark. (just compare the miss rate)
  - 2. Why is this configuration the best?