# Computer Organization, Spring 2018

Lab 5: Pipeline CPU I

Due: 2018/06/06 23:59:59

## 1. Goal

In this lab, please modify the single cycle processor designed in lab4 to a pipelined processor. And you don't have to consider the hazard issue.

### 2. Demands

- A. Please use ModelSim or Xilinx as your HDL simulator.
- B. One person form a group. Please attach your names and student IDs as comments in the top of each file. (Ex. Lab5\_0516001.zip) The type of compressed file must be "zip". Other form of file will get -10%.
  - The assignment you upload on E3 must have the form of "Lab5\_student ID.zip".
- C. Reg\_file(negative-edge triggered), Program\_Counter, and TestBench are supplied.
- D. For each pipeline register, it should contain the fields for data and control signals.
- E. Instruction set: we will test part of the instructions which have been implemented in previous lab: ADD, SUB, AND, OR, NOR, SLT, SLL, SRL, ADDI, LUI, lw, sw, beq, bne. We will not test "jump" instruction in this lab but will test it in the next lab. And we will not test "jal","jr" in lab5 and lab6.

You may remove the circuits for jr and jal in your design.

# 3. Pipelined CPU

a. Architecture diagram



According to the above diagram, in this lab you should implement a five stage pipelined processor with IF, ID, EX, MEM, and WB stages. You should insert a pipeline register between each two stages. Each pipeline register should contain the fields for **data** and **control signals**. The pipeline registers are written when the positive clock edge occurs.

## b. The description of pipeline stage

The function of each stage is described as follows:

IF stage: In this stage, the processor fetches an instruction from the instruction memory and performs PC + 4.

ID stage: In this stage, the processor decodes the instruction to generate the control signals, reads two source registers, and generates the signextended immediate value.

EX stage: In this stage, ALU\_Ctrl generates control signals for function units according to ALUOp. At the same time, Register Write ID and branch target are also determined in this stage.

MEM stage: In this stage, the processor accesses data memory according to the control signals. The modification of PC from branch taken instruction is also performed in this stage.

WB stage: In this stage, the processor will write the value into register file according to the control signal when negative clock edge occurs.

# c. Description of pipeline register

Please design four pipeline registers. Each pipeline register must be "positive-edge triggered", has default value 0. Then, insert these pipeline registers into your single-cycle CPU designed in Lab4 to accomplish the pipelined CPU required in this lab.

DO NOT set any delay time for the sequential circuits of the pipelined registers designed by you.

## 4. Test

There are 2 test patterns, CO\_P5\_test\_data1.txt and CO\_P5\_test\_data2.txt. Corresponding instructions and output answer are CO\_P5\_test1\_ASM.txt and CO\_P5\_test2\_ASM.

The default pattern is the first one.

#### 5. Grade

a. Total score: 100pts. COPY WILL GET A 0 POINT!

b. Instruction score: 80 pts.

c. Report: 20pts –format is in CO document.docx.

# 6. Hand in your assignment

Please upload the assignment to the E3.

Put all of \*.v source files and report into same compressed file.

(Use Lab5\_student ID to be the name of your compressed file, please make sure your files are correct)

## 7. Q&A

If you have any question, just send email to TAs.