ERA

# 1103

GENERAL

PURPOSE

# COMPUTER

SYSTEM

#### ERA

### 1103



### GENERAL

## PURPOSE

#### COMPUTER

#### SYSTEM



The ERA 1103 is a general-purpose digital computer system for applications requiring large storage capacity, high operating speed, and great programming versatility. Unusual logical features of the machine facilitate maximum utilization of its very high inherent speed. In addition to performing large scale calculations, the system is adaptable to a wide variety of applications, including simulation and control in real time.

The computer system is fully automatic in that the sequence of operations is determined by programs of internally stored instructions capable of self-modification. For speed, the machine operates in the parallel mode; i.e., all digits of a number are operated upon simultaneously. Internal arithmetic operations are in the binary system. The basic word size is 36 binary digits, or "bits". A word may be an instruction, a number, or an arbitrarily coded quantity.

The internal memory of the ERA 1103 consists of 16,384 registers of magnetic drum storage and 1024 registers of electrostatic (CRT) storage. Each of these 17,408 registers is individually addressed and directly accessible. Supplementary storage is provided by four magnetic tape units. Information is transmitted to and from the tapes in blocks of a fixed number of words each.

Storage

A form of "two-address" logic is employed. An instruction word consists of a 6-bit operation code and two 15-bit execution-addresses. The functions of the execution addresses are different for the various types of instructions, but, in general, they specify registers in the memory from which operands are to be obtained or in which results are to be stored.

Instruction Structure

A "1's-complement" notation is used, in which negative numbers are represented as complements on  $2^{36}$ -1. That is, the negative of a number is formed simply by complementing its digits. In this representation the left-most bit is 0 for positive numbers and 1 for negative numbers. Numbers up to  $2^{35}$ -1 in absolute value may be represented.

Number Notation

The arithmetic section contains the 36-bit X register, the 36-bit Q register, and the 72-bit accumulator, A. The X register serves as an exchange register or switching center for most of the internal transmissions. It contains the addend, subtrahend, multiplicand, and divisor in the corresponding arithmetic operations. The Q register contains the multiplier, quotient, and logical multiplier in the corresponding operations. Products and sums may be accumulated in A up to its full 72-bit, or "double-precision" capacity. Negative numbers in A are automatically represented as complements on 2<sup>72</sup>-1. Shifting takes place in both A and Q. The type of shift is circular (end-around) to the left.

Arithmetic

The input-output section will accommodate a wide option of terminal equipment; the choice is governed by the requirements at a given installation. Certain equipment is considered basic. This category includes a photoelectric tape reader, a directly connected electric typewriter, and a high-speed tape punch. Optional equipment, which will vary to suit the installation, may include such items as a card reader, a card punch, teletype communication circuits, analog-digital converters from sensing instrumentation, graphic visual displays, and signal circuits to process-actuating mechanisms. The program control and the input-output registers of the ERA 1103 are sufficiently general in their properties to cooperate with this wide diversity of external units.

Programs and data may be initially loaded into the internal memory from punched paper tape via the photoelectric tape reader without the necessity for a programmed input routine. Facilities are also included for optional initial loading via the supplementary storage magnetic tape units.

Communication with the optional external equipment takes place via an 8-bit register (IOA) and a 36-bit register (IOB). These registers, together with the basic input-output registers, are arranged to permit simultaneous use of several units, and to allow computation to proceed while terminal equipment is operating.

Input-Output

|   | The terminology used in discussing the characteristics of the 1103 computing system is explained in the following notes.                                                               |    | A complete computer operation consists of two parts:                                                                                                                                                                                               |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | is explained in the following notes.                                                                                                                                                   |    | Part One—the execution of the current instruction, CI.                                                                                                                                                                                             |
| 1 | 36 bits (binary digits)                                                                                                                                                                |    | Part Two—the acquisition of the next instruction, NI.                                                                                                                                                                                              |
|   | A 72-bit accumulator $(A_{71}, A_{70} \dots A_0)$ A <sub>R</sub> right-hand (least significant) 36 bits of A                                                                           |    | At the start of Part One, the program control registers already contain CI as the result of the second part of the previous operation, and (PAK) is y plus 1, where y is the address from which CI was acquired.                                   |
| S | Q 36-bit shifting register (Q <sub>35</sub> , Q <sub>34</sub> Q <sub>0</sub> )  A <sub>L</sub> left-hand (most significant) 36 bits of A                                               |    | During Part Two, NI is acquired from address held in PAK at the end of Part One, and (PAK) is then increased by one.                                                                                                                               |
| 1 | X 36-bit exchange register (X <sub>35</sub> , X <sub>34</sub> X <sub>0</sub> )                                                                                                         |    | Thus, provided that CI does not call for a change in (PAK), NI will be acquired from address y plus 1. In a normal program                                                                                                                         |
|   |                                                                                                                                                                                        |    | sequence, successive instructions are obtained from consecutive addresses.                                                                                                                                                                         |
|   | ES 1,024 words of Electrostatic Storage                                                                                                                                                | A  | Each range of address allocations (ES,00000-01777;MD, 40000-77777) is treated by PAK, UAK, and VAK as a closed con-                                                                                                                                |
|   | MD 16,384 words of Magnetic Drum Storage                                                                                                                                               | 1  | secutive set.                                                                                                                                                                                                                                      |
|   |                                                                                                                                                                                        | N. | A departure from the normal sequence is called a "jump", and is achieved by altering (PAK) during Part One of an opera-                                                                                                                            |
|   | Instruction word 36 bits (i <sub>35</sub> , i <sub>34</sub> i <sub>0</sub> )                                                                                                           |    | tion. Instructions that call for a change in (PAK) are called "jump" instructions.                                                                                                                                                                 |
|   | Operation code 6 bits (i <sub>35</sub> , i <sub>34</sub> i <sub>30</sub> )                                                                                                             |    |                                                                                                                                                                                                                                                    |
|   | First execution address, u, 15 bits (i <sub>29</sub> , i <sub>28</sub> i <sub>15</sub> )                                                                                               |    |                                                                                                                                                                                                                                                    |
|   | Second execution address, v, 15 bits (i <sub>14</sub> , i <sub>13</sub> i <sub>0</sub> )                                                                                               |    |                                                                                                                                                                                                                                                    |
|   | ES 00000—01777 (octal) Q 1 (octal)                                                                                                                                                     | 6  |                                                                                                                                                                                                                                                    |
|   | Q 1 (octal) A 2 (octal)                                                                                                                                                                |    |                                                                                                                                                                                                                                                    |
|   | MD 40000—77777 (octal)                                                                                                                                                                 |    |                                                                                                                                                                                                                                                    |
|   | Addresses referring to A and Q may be denoted by a and q respectively.                                                                                                                 |    |                                                                                                                                                                                                                                                    |
|   |                                                                                                                                                                                        |    |                                                                                                                                                                                                                                                    |
|   | j one-digit octal number represented by u <sub>14</sub> , u <sub>13</sub> , u <sub>12</sub> .                                                                                          |    | MPuv MultiPly: Form in A the 72-bit product of (u) and (v), leaving in Q the multiplier (u).                                                                                                                                                       |
|   | n four-digit octal number represented by $u_{11}$ , $u_{10}$ $u_{0.}$                                                                                                                  |    |                                                                                                                                                                                                                                                    |
|   | k number of shifts, represented by $v_6, v_5 \dots v_0$ .                                                                                                                              |    | MAuv Multiply Add: Add to (A) the 72-bit product of (u) and (v), leaving in Q the multiplier (u).                                                                                                                                                  |
|   | Brackets are used to denote "contents of". Thus:                                                                                                                                       |    | DVuv DiVide: Divide the 72-bit number (A) by (u), putting the quotient in Q, and leaving in A a non-negative remainder                                                                                                                             |
|   | (u)=36-bit word at address u. $(A_R)=36$ -bit word in $A_R$ .                                                                                                                          |    | R. Then replace (v) by (Q). The quotient and remainder are defined by: $(A)_i = (u) \cdot (Q) + R$ , where $0 \le R <  (u) $ .                                                                                                                     |
|   | (Q)=36-bit word in Q. (A <sub>L</sub> )=36-bit word in A <sub>L</sub> .                                                                                                                |    | Here (A) <sub>i</sub> denotes the initial contents of A.                                                                                                                                                                                           |
|   | (A)=72-bit word in A.                                                                                                                                                                  |    |                                                                                                                                                                                                                                                    |
|   |                                                                                                                                                                                        |    | SFuv Scale Factor: Replace (A) with D(u). Then left circular shift (A) by 36 places. Then continue to shift (A) until $A_{34} \neq A_{35}$ . Then replace the right-hand 15 bits of (v) with the number of left circular shifts, k, which would be |
|   | D(u)=72-bit word whose right-hand 36 bits are (u) and whose left-hand 36 bits are all alike and equal to the left-most bit of (u).                                                     |    | necessary to return (A) to its original position. If (A) is all ones or zeros, k=37. If u is a, (A) is left unchanged                                                                                                                              |
|   | S(u)=72-bit word whose right-hand 36 bits are (u) and whose left-hand 36 bits are all zero.                                                                                            |    | in the first step, instead of being replaced by $D(A_R)$ .                                                                                                                                                                                         |
|   | D(Q), D(X), S(Q), and S(X) are similarly defined.                                                                                                                                      |    |                                                                                                                                                                                                                                                    |
|   | L(Q)(u)=72-bit word whose left-hand 36 bits are zeros and each of whose right-hand 36 bits is given by the product of the                                                              | 0  | RPjnw RePeat: This instruction calls for the next instruction, which will be called NIuv, to be executed n times, its "u"                                                                                                                          |
|   | corresponding bits of (u) and (Q).                                                                                                                                                     |    | and "v" addresses being modified or not according to the value of j. Afterwards the program is continued by the Sequenced Instructions                                                                                                             |
|   | L(Q')(v)=72-bit word whose left-hand 36 bits are zeros and each of whose right-hand 36 bits is given by the product of the corresponding bits of (v) and the complement of (Q).        |    | execution of the instruction stored at a fixed ES address F <sub>1</sub> . The exact steps carried out are:                                                                                                                                        |
|   |                                                                                                                                                                                        |    | Penjace the right hand 15 hits of (E.) with the address w                                                                                                                                                                                          |
|   | PAK Program Address Counter                                                                                                                                                            |    | 1. Replace the right-hand 15 bits of (F <sub>1</sub> ) with the address w.                                                                                                                                                                         |
|   | UAK U-Address Counter                                                                                                                                                                  |    | 2. Execute Nluv, the next instruction in the program, n times.                                                                                                                                                                                     |
|   | VAK V-Address Counter                                                                                                                                                                  |    | and the first more more about in the program, in times.                                                                                                                                                                                            |
|   | SAR Storage Address Register                                                                                                                                                           |    | 3. If j=0, do not change u and v.                                                                                                                                                                                                                  |
|   |                                                                                                                                                                                        |    | If j=1, add one to v after each execution.                                                                                                                                                                                                         |
|   | 4,096 bits on each track                                                                                                                                                               | 1  | If j=2, add one to u after each execution.                                                                                                                                                                                                         |
|   | 4,096 words on a group of 36 tracks 4 groups of tracks, giving 16,384 words                                                                                                            | 1  | If j=3, add one to u and v after each execution.                                                                                                                                                                                                   |
|   | Variable interlace between the Storage Address Register and the angular location counter permits choice of the angular inter-                                                          |    |                                                                                                                                                                                                                                                    |
|   | valiable interface between the Storage Address Register and the angular location counter permits choice of the angular interval between memory locations having consecutive addresses. |    | 4. On completing n executions, take (F <sub>1</sub> ) as the next instruction.                                                                                                                                                                     |
|   |                                                                                                                                                                                        |    | 5. If the repeated instruction is a jump instruction, the occurrence of a jump terminates the repetition. In                                                                                                                                       |
|   | 10A An in-out register of 8 bits. TWR A typewriter register of 6 bits.                                                                                                                 |    | addition, if NIuv is a Threshold Jump or an Equality Jump, and the jump to address v occurs, (Q) is replaced                                                                                                                                       |
|   | 10B An in-out register of 36 bits. HPR A high-speed punch register of 6 bits.                                                                                                          |    | by the quantity j, (n-r), where r is the number of executions that have taken place.                                                                                                                                                               |
|   |                                                                                                                                                                                        |    |                                                                                                                                                                                                                                                    |
|   |                                                                                                                                                                                        |    |                                                                                                                                                                                                                                                    |
|   |                                                                                                                                                                                        |    |                                                                                                                                                                                                                                                    |

H

Word Length

Parallel Access Registers

of Arithmetic Section

Parallel Access Storage

Composition of an

Instruction Word

Allocation of Addresses

Sections of Addresses

Contents of Registers

Double-length Extensions

Control Registers

Arrangement of

Magnetic Drum Storage

Input-output Registers

| TOIRE | Transmissive Instructions             | TPuv TNuv TMuv TUuv TVuv | Transmit Positive: Replace (v) with (u).  Transmit Negative: Replace (v) with the complement of (u).  Transmit Magnitude: Replace (v) with the absolute magnitude of (u).  Transmit U-address: Replace the 15 bits of (v) designated by v <sub>15</sub> through v <sub>29</sub> , with the corresponding bits of (u), leaving the remaining 21 bits of (v) undisturbed.  Transmit V-address: Replace the right-hand 15 bits of (v) designated by v <sub>0</sub> through v <sub>14</sub> , with the corresponding bits of (u), leaving the remaining 21 bits of (v) undisturbed.  Add and Transmit: Add D(u) to (A). Then replace (v) with (A <sub>R</sub> ). |   |   | TJuv<br>EJuv         | Index Jump: Form in A the difference D(u) minus 1. Then if $A_{71}=1$ , continue the present sequence of instructions; if $A_{71}=0$ , replace (u) with (A <sub>R</sub> ) and take (v) as NI.  Threshold Jump: If D(u) is greater than (A), take (v) as NI; if not, continue the present sequence. In either case, leave (A) in its initial state.  Equality Jump: If D(u) equals (A), take (v) as NI; if not, continue the present sequence. In either case leave (A) in its initial state. | One-way Conditional<br>Jump Instructions   |
|-------|---------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| R     |                                       | STuv                     | Subtract and Transmit: Subtract D(u) from (A). Then replace (v) with (A <sub>R</sub> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |   | MJjv                 | Manually selective Jump: If the number j is zero, take (v) as NI. If j is 1, 2 or 3, and the correspondingly numbered MJ selecting switch is set to "jump", take (v) as NI; if this switch is not set to "jump", continue the present sequence.                                                                                                                                                                                                                                              | One-way Unconditional<br>Jump Instructions |
| PE    | Q-Controlled Instructions             | QTuv<br>QAuv<br>QSuv     | Q-controlled Transmit: Form in A the number L(Q)(u). Then replace (v) by (A <sub>R</sub> ).  Q-controlled Add: Add to (A) the number L(Q)(u). Then replace (v) by (A <sub>R</sub> ).  Q-controlled Substitute: Form in A the quantity L(Q)(u) plus L(Q')(v). Then replace (v) with (A <sub>R</sub> ). The effect is                                                                                                                                                                                                                                                                                                                                          | 0 | 0 | RJuv                 | Return Jump: Let y represent the address from which CI was obtained. Replace the right-hand 15 bits of (u) with the quantity y plus 1. Then take (v) as NI.                                                                                                                                                                                                                                                                                                                                  |                                            |
| RE    |                                       | RAuv                     | to replace selected bits of (v) with the corresponding bits of (u) in those places corresponding to 1's in Q. The final (v) is the same as the final (A <sub>R</sub> ).  Replace Add: Form in A the sum of D(u) and D(v). Then replace (u) with (A <sub>R</sub> ).                                                                                                                                                                                                                                                                                                                                                                                           |   |   | BMjn-                | Advance Magnetic tape: Move the magnetic tape of MT unit j in the forward direction by n blocks.  (Note: One block consists of 32 words)  Back Magnetic tape: Move the magnetic tape of MT unit j in the backward direction by n blocks.  Read Magnetic tape: Read n blocks from MT unit j (running forward) to 32 n consecutive addresses in ES start-                                                                                                                                      | Magnetic Tape Storage Instructions         |
| Z     | Replace Instructions                  | RSuv                     | Replace Subtract: Form in A the difference D(u) minus D(v). Then replace (u) with $(A_R)$ .  Controlled Complement: Replace $(A_R)$ with $(u)$ leaving $(A_L)$ undisturbed. Then complement those bits of $(A_R)$ that correspond to ones in $(v)$ . Then replace $(u)$ with $(A_R)$ .                                                                                                                                                                                                                                                                                                                                                                       |   |   | WMjnv                | write Magnetic tape: From 32 n consecutive addresses in ES, starting with v, write n blocks on MT unit j (running forward).                                                                                                                                                                                                                                                                                                                                                                  |                                            |
| TIC   |                                       | LAuk<br>LQuk             | Left shift in A: Replace (A) with D(u). Then left circular shift (A) by k places. Then replace (u) with (A <sub>R</sub> ). If u=a, the first step is omitted, so that the initial content of A is shifted.  Left Shift in Q: Replace (Q) with (u). Then left circular shift (Q) by k places. Then replace (u) with (Q).                                                                                                                                                                                                                                                                                                                                      | 0 | C | MSjv                 | Manually selective Stop: If $j=0$ , stop computer operation and provide suitable indication. If $j=1$ , 2, or 3 and the correspondingly numbered MS selecting switch is set to "stop", stop computer operation and provide suitable indication. Whether or not a stop occurs, (v) is NI.                                                                                                                                                                                                     | Stop<br>Instructions                       |
| D O   | Split Instructions                    | SPuk<br>SNuk             | Split Positive Entry: Form S(u) in A. Then left circular shift (A) by k places.  Split Negative Entry: Form in A the complement of S(u). Then left circular shift (A) by k places.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |   | FS                   | Final Stop: Stop computer operation and provide suitable indication.                                                                                                                                                                                                                                                                                                                                                                                                                         |                                            |
| R     |                                       | SAuk<br>SSuk             | Split Add: Add S(u) to (A). Then left circular shift (A) by k places.  Split Subtract: Subtract S(u) from (A). Then left circular shift (A) by k places.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   | EF-v<br>ERjv<br>EWjv | External Functions: Select a unit of external equipment and perform the function designated by (v).  External Read: If $j=0$ , replace the right-hand 8 bits of (v) with (IOA); if $j=1$ , replace (v) with (IOB).  External Write: If $j=0$ , replace (IOA) with the right-hand 8 bits of (v); if $j=1$ , replace (IOB) with (v). Cause                                                                                                                                                     |                                            |
| LSI   | Two-Way Conditional Jump Instructions | SJuv                     | Sign Jump: If A <sub>71</sub> =1, take (u) as NI. If A <sub>71</sub> =0, take (v) as NI.  Zero Jump: If (A) is not zero, take (u) as NI. If (A) is zero, take (v) as NI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   | PR-v                 | the previously selected unit to respond to the information in IOA or IOB.  PRint: Replace (TWR) with the right-hand 6 bits of (v). Cause the typewriter to print the character corresponding to the 6-bit code.                                                                                                                                                                                                                                                                              | External Equipment<br>Instructions         |
| N I   |                                       | QJuv                     | <b>Q-Jump:</b> If $Q_{35}=1$ , take (u) as NI. If $Q_{35}=0$ , take (v) as NI. Then, in either case, left circular shift (Q) by one place.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |   | PUjv                 | <b>PUnch:</b> Replace (HPR) with the right-hand 6 bits of (v). Cause the punch to respond to (HPR). If $j=0$ , omit seventh level hole; if $j=1$ , include seventh level hole.                                                                                                                                                                                                                                                                                                               |                                            |

R Ų P Ų R R Ų

For further information about the application of the ERA 1103 General-Purpose Computer System to your problems, write on your business letterhead to Engineering Research Associates Division of Remington Rand Inc., 315 Fourth Avenue, New York 10, New York.

Engineering Research Associates

Remington Rand

315 FOURTH AVENUE, NEW YORK 10, N. Y.
CANADIAN HEAD OFFICE, TORONTO 1, ONTARIO
SALES AND SERVICE OFFICES IN PRINCIPAL CITIES OF THE WORLD