# Homework 3

In this homework we had to build a microcontroller whose functionality is modular multiplication. The algorithm that implements this machine is shown in Figure 1. This algorithm can very easily be used to produce an ASM chart which can very well show the design flow. The ASM was prepared for us and we just had to implement it. The ASM chart is shown in Figure 2.

```
Left-to-right modular multipeation algorithm
                 A=(a_{k-1},a_{k-2},\cdots,a_1,a_0)_2, B=(b_{k-1},b_{k-2},\cdots,b_1,b_0)_2, N=(n_{k-1},n_{k-2},\cdots,n_1,n_0)_2
Input:
Output:
                 C=AB mod N=(c_{k-1},c_{k-2},\cdots,c_1,c_0)_2
Step1: C=0
Step2: for i=k-1:0
Step3:
                 C=2C
                 if C≥N
Step4:
                          C=C-N
Step5:
                 if b_i=1
                         C=C+A
Step6:
                         if C≥N
                                  C=C-N
Step7:
```

Figure 1

In my opinion, the most difficult think we have to encounter in ASM charts are the decision making blocks. Those are particularly difficult because we have to make sure the proper input signal is coming from the data path circuit, and also we need to make sure that we give enough time to the data path to produce the correct output values which in this case are the Status\_Signals. For this purpose, after each step in ASM chart a'\nd before each decision block in ASM chart, I have put some delay (1 clock cycle) just to ensure that there is enough time for the data path to create the appropriate Status\_Signals from the supplied input Control\_Signals.



The blue circles are just some synthesizable delay which I am showing as two inverter buffers. I am going to implement those delays by using some extra states. Those are very necessary blocks as I mentioned above since the data path requires some time to settle and if we rush it, we will have wrong outputs.

#### Controller Circuit 1.a

Please find the Controller code in the zipped file under the name Controller.v. I have briefly explained the lines I wrote for the Controller block in the Controller.v file. The Controller block is a mix type of machine. Some of the outputs are Moore outputs and some others are Mealy Outputs. In the code, the outputs that are inside the decision states with the extension \_d, are Mealy outputs. The rest of the outputs are Moore outputs as they do not depend on the Status\_Signal. We can say the Moore Control\_Signal bits are preparing the Data\_Path to produce the correct output signals. The Moore bits that do that control are S\_Coun, S\_Comp1, S\_Comp2, S\_AS1, S\_C, AS. The rest of the Control\_Signal bits are Mealy outputs. You can reach the Controller.v file to check the code I wrote for the controller.

1.b

Please find the implemented sized circuit in Figure 3.



Figure 3

Please see that the underlined flip-flops are the present\_state registers. Normally they would be removed but I have used the don't touch command to keep it for testing purposes. They have no practical purpose in the implemented circuit but as I mentioned above I did that for testing and debugging purposes. The RTL schematic, the area utilization and timing summary are shown below:



|                       |    |    | Available |      |
|-----------------------|----|----|-----------|------|
| Slice LUTs*           | 28 |    | 63400     |      |
| LUT as Logic          | 28 | 0  | 63400     | 0.04 |
| LUT as Memory         | 0  | 0  | 19000     | 0.00 |
| Slice Registers       | 21 | 0  | 126800    | 0.02 |
| Register as Flip Flop | 21 | 0  | 126800    | 0.02 |
| Register as Latch     | 0  | 0  | 126800    | 0.00 |
| F7 Muxes              | 0  | 0  | 31700     | 0.00 |
| F8 Muxes              | 0  | 0  | 15850     | 0.00 |
| +                     | +  | -+ | -+        | -++  |

## Setup delay and Hold delay are shown below:

| ↓ Path 1                                                        | 00                         | 2                     | 1 5 | S_AS2_reg[1]/C                                   | Control_Signal[3]                                                                                             | 5.028     | 3.102                                              | 1.925                                                       | 00                                                          |
|-----------------------------------------------------------------|----------------------------|-----------------------|-----|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|
| ┡ Path 2                                                        | 00                         | 2                     | 1 5 | S_AS2_reg[0]/C                                   | Control_Signal[2]                                                                                             | 5.005     | 3.123                                              | 1.882                                                       | 00                                                          |
| ┡ Path 3                                                        | 60                         | 2                     | 1 / | AS_reg/C                                         | Control_Signal[0]                                                                                             | 4.983     | 3.104                                              | 1.879                                                       | 00                                                          |
| ▶ Path 4                                                        | 00                         | 2                     | 1 L | _oadA_reg_lopt_replica/C                         | Control_Signal[11]                                                                                            | 4.916     | 3.252                                              | 1.664                                                       | 00                                                          |
| ₽ath 5                                                          | 60                         | 2                     | 1 5 | S_C_reg/C                                        | Control_Signal[1]                                                                                             | 4.845     | 3.126                                              | 1.719                                                       | 60                                                          |
| ┡ Path 6                                                        | 00                         | 2                     | 1 5 | S_Comp1_regt_replica/C                           | Control_Signal[5]                                                                                             | 4.824     | 3.103                                              | 1.721                                                       | 00                                                          |
| ┡ Path 7                                                        | 00                         | 2                     | 1 5 | S_AS1_reg/C                                      | Control_Signal[4]                                                                                             | 4.821     | 3.106                                              | 1.715                                                       | 00                                                          |
| ₽ath 8                                                          | 00                         | 2                     | 1 5 | ShiftC_reg/C                                     | Control_Signal[8]                                                                                             | 4.801     | 3.128                                              | 1.673                                                       | 00                                                          |
| ┡ Path 9                                                        | 00                         | 2                     | 1 5 | ShiftB_reg/C                                     | Control_Signal[10]                                                                                            | 4.793     | 3.127                                              | 1.666                                                       | 00                                                          |
| ₽ Path 10                                                       | 00                         | 2                     | 1 L | LoadCoun_reg/C                                   | Control_Signal[12]                                                                                            | 4.782     | 3.110                                              | 1.672                                                       | 00                                                          |
|                                                                 |                            |                       |     |                                                  |                                                                                                               |           |                                                    |                                                             |                                                             |
|                                                                 |                            |                       |     | 22                                               |                                                                                                               |           | 0.240                                              | 0.105                                                       | 0.400                                                       |
| ¹→ Path 11                                                      | 00                         |                       |     | 22 next_state_reg[1]/0                           |                                                                                                               |           | 0.318                                              | 0.186                                                       | 0.132                                                       |
| Ъ Path 12                                                       |                            | 2                     |     | 25 next_state_reg[2]/0                           | ShiftC_reg/D                                                                                                  | -W 24D    | 0.392                                              | 0.186                                                       | 0.206                                                       |
| Դ Path 12                                                       | 00                         | 2                     |     | 25 next_state_reg[2]/0<br>25 next_state_reg[2]/0 | ShiftC_reg/D<br>LoadA_reg_lopt_reg                                                                            | plica_2/D | 0.392<br>0.393                                     | 0.186<br>0.186                                              | 0.206<br>0.207                                              |
| Ъ Path 12 Ъ Path 13 Ъ Path 14                                   |                            | 2 2 2                 |     | 25                                               | ShiftC_reg/D<br>LoadA_reg_lopt_rep<br>S_AS2_reg[0]/D                                                          | plica_2/D | 0.392<br>0.393<br>0.393                            | 0.186<br>0.186<br>0.186                                     | 0.206<br>0.207<br>0.207                                     |
| Path 12 Path 13 Path 14 Path 15                                 | 00<br>00<br>00             | 2 2 2 2               |     | 25                                               | ShiftC_reg/D<br>LoadA_reg_lopt_reg<br>S_AS2_reg[0]/D<br>S_AS1_reg/D                                           | plica_2/D | 0.392<br>0.393<br>0.393<br>0.436                   | 0.186<br>0.186<br>0.186<br>0.186                            | 0.206<br>0.207<br>0.207<br>0.250                            |
| T+ Path 12 T+ Path 13 T+ Path 14 T+ Path 15 T+ Path 16          | 00                         | 2 2 2 2 2 2           |     | 25                                               | ShiftC_reg/D LoadA_reg_lopt_reg S_AS2_reg[0]/D S_AS1_reg/D Done_reg/D                                         |           | 0.392<br>0.393<br>0.393<br>0.436<br>0.450          | 0.186<br>0.186<br>0.186<br>0.186<br>0.186                   | 0.206<br>0.207<br>0.207<br>0.250<br>0.264                   |
| Path 12 Path 13 Path 14 Path 15 Path 16 Path 16 Path 17         | 00<br>00<br>00<br>60       | 2 2 2 2 2 2 2 2       |     | 25                                               | ShiftC_reg/D LoadA_reg_lopt_reg S_AS2_reg(0)/D S_AS1_reg/D Done_reg/D next_state_reg[3]/D                     |           | 0.392<br>0.393<br>0.393<br>0.436<br>0.450<br>0.460 | 0.186<br>0.186<br>0.186<br>0.186<br>0.186<br>0.186          | 0.206<br>0.207<br>0.207<br>0.250<br>0.264<br>0.274          |
| Path 12 Path 13 Path 14 Path 15 Path 16 Path 16 Path 17 Path 18 | 60<br>60<br>60<br>60<br>60 | 2 2 2 2 2 2 2 2 2 2 2 |     | 25                                               | ShiftC_reg/D LoadA_reg_lopt_rep S_AS2_reg[0]/D S_AS1_reg/D Done_reg/D next_state_reg[3]/C                     |           | 0.392<br>0.393<br>0.393<br>0.436<br>0.450<br>0.460 | 0.186<br>0.186<br>0.186<br>0.186<br>0.186<br>0.186<br>0.186 | 0.206<br>0.207<br>0.207<br>0.250<br>0.264<br>0.274<br>0.278 |
| Path 12 Path 13 Path 14 Path 15 Path 16 Path 17                 | 00<br>00<br>00<br>60       | 2 2 2 2 2 2 2 2 2 2 2 |     | 25                                               | ShiftC_reg/D LoadA_reg_lopt_rel S_AS2_reg[0]/D S_AS1_reg/D Done_reg/D next_state_reg[3]/C next_state_reg[1]/C |           | 0.392<br>0.393<br>0.393<br>0.436<br>0.450<br>0.460 | 0.186<br>0.186<br>0.186<br>0.186<br>0.186<br>0.186          | 0.206<br>0.207<br>0.207<br>0.250<br>0.264<br>0.274          |

The first thing that I need to do is to reset the device so it goes to state 1. Depending on the hardware, the registers could directly be assigned to 0 or X. In order to avoid this, I will reset the device first to make the next\_state = S1, so it continues working as desired (This is how they usually start the devices, by resetting). Then, I would just input some state signals. The testbench I used for the testing of the Controller is shown in Figure 4.

```
`timescale 1ns/ 1ps
2 🖯
        module zt_Controller();
3
        wire [14:0] Control Signal;
4
        wire Done;
     O reg Start = 1;
     o reg [2:0] Status_Signal = 3'b010;
     O reg clk = 0, rst = 1;
8
        Controller uut (Control_Signal, Done, Start, Status_Signal, clk, rst);
    O always #10 clk = !clk;
    O initial #50 Status_Signal = 3'b011
11 !
    O initial #15 rst = 0;
12
13
    initial #25 Start = 1;
14 🖯
        endmodule
```

Figure 4

For the particular Status\_Signal shown in Figure 4, according to the flow chart the state flow should be the following: (Please see the parameter's values given to states in Controller Block)

S1, S2, S2\_d(8), S3, S3\_d(9), S4, S5, S5\_d(10), S6, S6\_d(11), S7, S2..... Repeating pattern. Figure 5 shows the same pattern. Also the control signals are behaving in the manner I want them to work.



Figure 5

If I make the status signal equal to 001 when the 3-rd is being executed, I expect the circuit to skip the 4-th and 7-th states. I predict the state flow will be like shown below:

S1, S2, S2\_d(8), S3, S3\_d(9), S5, S5\_d, S6, S6\_d(11), S2 Figure 6 shows this state flow.



Figure 6

So, until now I have tested the decision block that come after the 3-rd step and the 6-th step. The only decision block that needs to be considered now is the one coming after the 5-th state. Let's make the Status\_Signal = 110 at the 5-th step. I predict that the 6-th state and the 7-th state like the following sequence: S1, S2, S2\_d(8), S3, S3\_d(9), S5, S5\_d(10), S2, S2\_d, S1 as in Figure 7. So the state flow is same with the prediction. Please note how the done signal turns high this time when enters the state S2\_d because of the Status\_Signal value. S2\_d is a decision state and thus the outputs on this state are Mealy outputs. The previous times Done remained low because the state tested its inputs and the inputs did not satisfy the requirement to make Done = 1;



Figure 7

I think there is enough evidence that the controller is working the way we want. Now I will proceed with the Data\_Path block.

#### Data Path circuit

### 2.a

The Data\_Path circuit is shown in the homework zip file under the name Data\_Path.v. In order to build it under the requirement that you have set for the bit-length k, I wrote the whole hardware using only 1 module inside which I have built registers, multiplexers, ADD\_SUB circuits and one comparator. Please refer to the Data\_Path.v file and please check how I build the hardware. Before configuring the hardware, I had to find out what each of the devices in Figure 2 in odev file is. The first column devices are just some registers. The second column's devices are multiplexers and the third column devices are adder-subtract circuit depending on the AS value and a comparator which shows if the Operand1C is greater, equal, greater and equal or smaller than Operand2C

2.b  $I \ made \ k=8, \ and \ I \ implemented \ the \ circuit. \ The \ implement \ circuit \ is \ shown \ in \ Figure \ 8.$ 



Figure 8

The RTL schematic is shown in Figure 9.



Figure 9

In Figure 10 I am showing the area report for the Data\_Path Circuit.

| +                     | -+ |    | + |   | -+ |           | + | +    |
|-----------------------|----|----|---|---|----|-----------|---|------|
| Site Type             |    |    |   |   |    | Available | • | •    |
| Slice LUTs*           | ı  | 83 |   | 0 | Ċ  | 63400     |   | 0.13 |
| LUT as Logic          | I  | 83 |   | 0 | 1  | 63400     | I | 0.13 |
| LUT as Memory         | I  | 0  | Ī | 0 | 1  | 19000     | Ī | 0.00 |
| Slice Registers       | I  | 40 | Ī | 0 | Ī  | 126800    | I | 0.03 |
| Register as Flip Flop | I  | 40 | Ī | 0 | Ī  | 126800    | Ī | 0.03 |
| Register as Latch     | I  | 0  | Ī | 0 | Ī  | 126800    | I | 0.00 |
| F7 Muxes              | I  | 0  | Ī | 0 | Ī  | 31700     | I | 0.00 |
| F8 Muxes              | I  | 0  | Ī | 0 | Ī  | 15850     | I | 0.00 |
| L                     |    |    | _ |   |    |           | 1 |      |

Figure 10

Timing report for setup and hold can be seen in Figure 11 and Figure 12.

| General Information   | Name      | Slack ^1 | Levels | High Fanout | From              | То               | Total Delay | Logic Delay | Net Delay | Requirement | Source Clock     |
|-----------------------|-----------|----------|--------|-------------|-------------------|------------------|-------------|-------------|-----------|-------------|------------------|
| Timer Settings        | → Path 1  | 00       | 6      | 8           | Control_Signal[5] | Status_Signal[1] | 11.394      | 4.744       | 6.650     | 00          | input port clock |
| Design Timing Summary | → Path 2  | 00       | 6      | 8           | Control_Signal[5] | Status_Signal[2] | 10.512      | 4.114       | 6.398     | 00          | input port clock |
| → Check Timing (193)  | ₁ Path 3  | 00       | 7      | 8           | Control_Signal[2] | REGC_reg[7]/D    | 7.519       | 2.546       | 4.973     | 00          | input port clock |
| Intra-Clock Paths     | ¹₄ Path 4 | 00       | 7      | 8           | Control_Signal[2] | REGC_reg[6]/D    | 7.418       | 2.468       | 4.950     | 00          | input port cloc  |
| Inter-Clock Paths     | ∿ Path 5  | 00       | 6      | 8           | Control_Signal[2] | REGC_reg[3]/D    | 7.373       | 2.323       | 5.050     | 00          | input port cloc  |
| Other Path Groups     | ¹₄ Path 6 | 00       | 7      | 8           | Control_Signal[2] | REGC_reg[5]/D    | 7.090       | 2.765       | 4.325     | 00          | input port cloc  |
| User Ignored Paths    | ∿ Path 7  | 00       | 6      | 8           | Control_Signal[2] | REGC_reg[2]/D    | 7.027       | 2.259       | 4.768     | 00          | input port cloc  |
| Unconstrained Paths   | ∿ Path 8  | 00       | 6      | 8           | Control_Signal[2] | REGC_reg[1]/D    | 6.807       | 1.907       | 4.900     | 00          | input port cloc  |
| ✓ ► NONE to NONE      | ∿ Path 9  | 00       | 7      | 8           | Control_Signal[2] | REGC_reg[4]/D    | 6.785       | 2.448       | 4.338     | 00          | input port clock |
| Setup (10)            | ¹ Path 10 | 00       | 6      | 8           | Control_Signal[2] | Counter_reg[5]/D | 6.612       | 2.440       | 4.172     | co          | input port clock |

Figure 11

| Name      | Slack ^1 | Levels | High Fanout | From          | То            | Total Delay | Logic Delay | Net Delay | Requirement |
|-----------|----------|--------|-------------|---------------|---------------|-------------|-------------|-----------|-------------|
| ▶ Path 11 | co       | 2      | 5           | REGC_reg[0]/C | REGC_reg[1]/D | 0.267       | 0.186       | 0.081     | -00         |
| ▶ Path 12 | co       | 2      | 5           | REGC_reg[0]/C | REGC_reg[0]/D | 0.320       | 0.186       | 0.134     | -00         |
| ▶ Path 13 | co       | 2      | 5           | REGC_reg[3]/C | REGC_reg[4]/D | 0.346       | 0.186       | 0.160     | -00         |
| ▶ Path 14 | 00       | 2      | 2           | REGB_reg[0]/C | REGB_reg[1]/D | 0.352       | 0.186       | 0.166     | -00         |
| → Path 15 | 00       | 2      | 2           | REGB_reg[6]/C | REGB_reg[7]/D | 0.359       | 0.186       | 0.173     | -00         |
| 3 Path 16 | co       | 2      | 2           | REGB_reg[6]/C | REGB_reg[6]/D | 0.370       | 0.186       | 0.184     | -00         |
| 3 Path 17 | co       | 2      | 2           | REGB_reg[3]/C | REGB_reg[3]/D | 0.371       | 0.186       | 0.185     | -00         |
| ▶ Path 18 | co       | 2      | 2           | REGB_reg[4]/C | REGB_reg[4]/D | 0.371       | 0.186       | 0.185     | -00         |
| → Path 19 | co       | 2      | 2           | REGB_reg[5]/C | REGB_reg[5]/D | 0.371       | 0.186       | 0.185     | -00         |
| → Path 20 | 00       | 2      | 5           | REGC_reg[2]/C | REGC_reg[2]/D | 0.371       | 0.186       | 0.185     | -00         |

Figure 12

#### 2.c

Now let's test the circuit for different values of A, B and N and I will also test the circuit for different Control\_Signal values just to see if the device is working well. I will use post-implementation timing simulation for this circuit. The first thing that I want to do is to see how the circuit loads REGA, REGB and REGN registers. I will load those registers just by configuring the appropriate Control\_Signal bits. The initial block in Figure 13 will be used to set the Control\_Signal bits so I can test it.

```
module zt_Data_Path();
wire [7:0] C;
wire [2:0] Status_Signal;
wire [14:0] Control_Signal;
reg [7:0] A = 15, B = 25, N = 148;
reg clk = 0, rst = 0;
reg LoadA = 0, LoadN = 0, LoadCoun = 0, LoadB = 0, ShiftB = 0, LoadC = 0, ShiftC =
reg [1:0] S AS2 = 0;
assign Control_Signal = {LoadA, LoadN, LoadCoun, LoadB, ShiftB, LoadC, ShiftC, S_C
Data_Path D1(C, Status_Signal, A, B, Control_Signal, N, clk, rst);
always #100 clk = ~clk;
initial
   begin
    // here I will configure the Control_Signal Bits
   #50 LoadA = 1; LoadN = 1; LoadB = 1;
    #60 LoadA = 0; LoadN = 0; LoadB = 0;
    #10 A = 210; B = 15; N = 113;
  #10 LoadA = 1; LoadN = 1; LoadB = 0;
    end
endmodule
```

Figure 13

For the test bench shown in Figure 13, I expect the circuit to load different values on the REGA, REGB and REGN registers in the posedge of the clock only if the respective Load bits in the Control\_Signal are high. Please note that for the testbench in the Figure 13, REGB should only update once because the second posedge of the clock, the LoadB signal is low and it shouldn't update the value. Please refer to Figure 14.



Figure 14

As it seems, the Data\_Path is behaving in the appropriate manner for this input signal.

So the loading of REGA REGB and REGB registers is working fine. Now I will load the counter. The counter value is given by a multiplexer whose bit select is S\_Coun. I will give the S\_Coun the value 1 because I want to load the k parameter at the counter and also I will activate the counter input. I changed the initial block in the circuit because at this moment I will just be testing the Counter register. Figure 15 shows the initial block of the Figure 13.

```
initial
  begin
  // here I will configure the Control_Signal Bits
  #50 S_Coun = 0;
    LoadCoun = 1;
  end
```

Figure 15

Figure 16 shows that Counter register was loaded successfully. So I can say that this part of the circuit works well also.



Figure 16

As it seems, the S\_Coun = 0, which means the multiplexer will show the value of k at the input of the counter register. The LoadCoun becomes high at 150ns, which means that during the first positive edge of clk, the Counter register will not be loaded as shown in Figure 16. So, up to this point the Data\_Path internal signals have been correct. Now I will test the Multiplexers. The

inputs to the Multiplexers are ResultAS, Counter, REGC, REGN and REGA. I will load all these registers by using the initial blocks shown in Figure 17.

```
initial
    begin
    // here I will configure the Control_Signal Bits

#50 LoadA = 1; LoadN = 1; LoadB = 1;
#60 LoadA = 0; LoadN = 0; LoadB = 0;
#10 A = 210; B = 15; N = 113;

#10 LoadA = 1; LoadN = 1; LoadB = 0;
#10 LoadA = 0; LoadN = 0; LoadB = 0;
end
initial
begin
    // here I will configure the Control_Signal Bits

#150 S_Coun = 0; LoadCoun = 1; LoadC = 1; S_C = 1; AS = 0; S_AS1 = 1; S_AS2 = 2;
#160 LoadCoun = 0; LoadC = 0; S_C = 0; AS = 0; S_AS1 = 0; S_AS2 = 0;
end
endmodule
```

Figure 17

Note that the loaded values in Figure 17 will be used through the next couple of tests. I will not be loading the registers with other values but I will be changing some of the Control\_Signal Bits in order to see the functionality of the Data\_Path circuit. The bits that will be changed will be changed in separate initial blocks and will occur when time = 510ns.

The first multiplexer has 1-bit select and two inputs. One of the inputs is k(parameter) and the other is ResultAS. I will change the value of S\_Count so the output value should change accordingly. Please refer to Figure 18.



Figure 18

I changed the value of S\_Coun at time 510 ns and you see that there was an immediate change on the output CounterInput. Until that moment, the multiplexer was outputting the value of k which is 8. After the select bit became 1, the output showed 9 because that is the value of the second input of the multiplexer (ResultAS).

Now I will test the second multiplexer whose output is Operand1C. The inputs to the MUX are Counter and Register C. the bit select is S\_Comp1. This bit decides which of the inputs will go to the compare block. Without further explanation, the result is shown in Figure 19. It seems the MUX is working in the appropriate way.



Figure 19

I will skip the third and fourth multiplexers in the second column in Figure 2 in odev3 file since they are the same blocks with the two MUX tested above.

I will now test the 4x1 MUX in Figure 2 in odev3 file. I changed the value of S\_AS2. Please see at Figure 20 how the output Operand2C is changing in accordance with the select bits. In general it is showing the correct output.



Figure 20

I will now test the ADD-SUB circuit. I derived the functionality of this circuit by looking at the ASM table and the Control\_Signal bits in the truth table. When AS signal is low, the circuit should add the two inputs and when AS is high, the circuit should substract the two inputs. Please see the waveforms at Figure 21. Operand1AS and Operand2AS are the two inputs. The AS is the bit which decides which of the operations will be done and ResulatAS is the output.



Figure 21

So the circuit is computing the correct value respective to the AS signal value. The Operand1AS is 8 because the S\_AS1 and S\_AS2 signals are both 0 and Counter and 1 have gone respectively to Operand1AS and Operand2AS.

Now I will test the Compare circuit. Operand1C and Operand2C will be the input to the circuit. I will try to use S\_Comp1 and S\_Comp2 to set different values in the compare circuit. The outputs are the 2 MSB-s of Status\_Signal. If {S\_Comp1, S\_Comp2} = 0, the Counter register is being compared with 0. Counter in Figure 22 is 8, thus greater than 0 and the 2-MSB of status Signal are 01 as defined in the Comparator in Data\_Path code. {S\_Comp1, S\_Comp2} = 1, the comparator is comparing Counter with REGN. REGN is 148 thus greater than counter and 00 signal is outputted from the Comparator. If {S\_Comp1, S\_Comp2} = 2 REGC is being compared with 0 and since REGC = 15 thus > than 0 the circuit will output 01 in the 2 MSB of Status\_Signal. If {S\_Comp1, S\_Comp2} = 3, comparator is comparing REGC and REGN. REGN > REGC and thus the signal that should be outputted should be 00. All the predictions made above hold true even for this circuit.



Figure 22

With this I am finishing the testing of the Data\_Path. Please note that I didn't try 16 different values for A, B and N since I thought this way of testing shows the functionality of the device better. All the simulations up to know have been post implementation timing simulations.

## MICC (Microcontroller)

### 3.a

The code that I wrote for joining the 2 hardware together is shown in Figure 23.

```
timescale 1ns/1ps
module MICC(C, Done, A, B, N, Start, clk, rst);

parameter k = 8;

output [k-1:0] C;

output Done;
input [k-1:0] A, B, N;
input Start, clk, rst;

wire [14:0] Control_Signal;

wire [2:0] Status_Signal;
Controller C1(Control_Signal, Done, Start, Status_Signal, clk, rst);

Data_Path D1(C, Status_Signal, A, B, Control_Signal, N, clk, rst);
endmodule
```

Figure 23

## 3.b The RTL circuit is shown in Figure 24.



Figure 24

The implemented circuit is shown in Figure 25.



Figure 25

The area usage is shown in Figure 26.

| +                     | -+ |    | -+- |   | -+ |                   |
|-----------------------|----|----|-----|---|----|-------------------|
| Site Type             | ı  |    |     |   |    | Available   Util% |
| •                     |    |    |     |   |    |                   |
| Slice LUTs*           | ı  | 99 | ı   | 0 | I  | 63400   0.16      |
| LUT as Logic          | I  | 99 | I   | 0 | I  | 63400   0.16      |
| LUT as Memory         | I  | 0  | I   | 0 | I  | 19000   0.00      |
| Slice Registers       | I  | 61 | I   | 0 | I  | 126800   0.05     |
| Register as Flip Flop | I  | 61 | I   | 0 | I  | 126800   0.05     |
| Register as Latch     | I  | 0  | I   | 0 | I  | 126800   0.00     |
| F7 Muxes              | I  | 0  | I   | 0 | I  | 31700   0.00      |
| F8 Muxes              | I  | 0  | I   | 0 | I  | 15850   0.00      |
| <b>+</b>              | -  |    |     |   | -  |                   |

Figure 26

The Setup delay is shown in Figure 27.

| ∿ Path 1 | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/Done_reg/CE         | 6.792 | 1.306 | 5.486 |
|----------|----|---|----|------------------|------------------------|-------|-------|-------|
| 3 Path 2 | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/Done_reg/D          | 6.194 | 1.306 | 4.888 |
| Path 3   | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/LoadC_reg/D         | 6.179 | 1.328 | 4.851 |
| Path 4   | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/next_state_reg[0]/D | 6.119 | 1.328 | 4.791 |
| → Path 5 | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/next_state_reg[2]/D | 5.925 | 1.328 | 4.597 |
| → Path 6 | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/next_state_reg[1]/D | 5.799 | 1.306 | 4.493 |
| Ъ Path 7 | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/S_AS2_reg[0]/D      | 5.677 | 1.328 | 4.349 |
| 3 Path 8 | 00 | 6 | 16 | C1/S_Comp1_reg/C | C1/S_AS1_reg/D         | 5.672 | 1.328 | 4.344 |
| 3 Path 9 | 00 | 2 | 5  | D1/REGC_reg[5]/C | C[5]                   | 5.567 | 3.142 | 2.424 |
| Path 10  | co | 6 | 16 | C1/S_Comp1_reg/C | C1/ShiftC_reg/D        | 5.539 | 1.306 | 4.233 |

Figure 27

The Hold delay is shown in Figure 28.

| → Path 11 | co | 1 | 21 | C1/next_state_reg[3]/C | C1/present_state_reg[3]/D | 0.256 | 0.164 | 0.092 |
|-----------|----|---|----|------------------------|---------------------------|-------|-------|-------|
| ∿ Path 12 | co | 1 | 24 | C1/LoadA_reg/C         | D1/REGN_reg[1]/CE         | 0.266 | 0.141 | 0.125 |
| ∿ Path 13 | 00 | 1 | 24 | C1/LoadA_reg/C         | D1/REGN_reg[2]/CE         | 0.266 | 0.141 | 0.125 |
| ∿ Path 14 | 00 | 1 | 8  | C1/LoadCoun_reg/C      | D1/Counter_reg[0]/CE      | 0.275 | 0.141 | 0.134 |
| ∿ Path 15 | co | 2 | 2  | D1/REGB_reg[2]/C       | D1/REGB_reg[2]/D          | 0.307 | 0.186 | 0.121 |
| ∿ Path 16 | co | 1 | 23 | C1/next_state_reg[2]/C | C1/present_state_reg[2]/D | 0.326 | 0.164 | 0.162 |
| ∿ Path 17 | 00 | 1 | 24 | C1/LoadA_reg/C         | D1/REGN_reg[0]/CE         | 0.329 | 0.141 | 0.188 |
| → Path 18 | 00 | 1 | 8  | C1/LoadCoun_reg/C      | D1/Counter_reg[3]/CE      | 0.330 | 0.141 | 0.189 |
| ∿ Path 19 | 00 | 1 | 8  | C1/LoadCoun_reg/C      | D1/Counter_reg[4]/CE      | 0.330 | 0.141 | 0.189 |
| ∿ Path 20 | 00 | 1 | 8  | C1/LoadCoun_reg/C      | D1/Counter_reg[5]/CE      | 0.330 | 0.141 | 0.189 |

Figure 28

Now I will test the circuit with 16 different values. The correct value will be observed when Done signal becomes 1.

A = 70, B = 3, N = 150 => Expected result: 60, Calculated result: 60



A = 15, B = 15,  $N = 150 \Rightarrow$  Expected result: 75. Calculated result: 75



A = 12, B = 16,  $N = 146 \Rightarrow$  Expected result: 46. Calculated result: 46



A = 5, B = 45, N = 130 => Expected result: 95. Calculated result: 95



A = 6, B = 40, N = 141 =Expected result: 99. Calculated result: 99



A = 7, B = 35,  $N = 166 \Rightarrow$  Expected result: 79. Calculated result: 79



A = 10, B = 23,  $N = 129 \Rightarrow$  Expected result: 101. Calculated result: 101



A = 12, B = 20,  $N = 147 \implies$  Expected result: 93. Calculated result: 93



A = 5, B = 60, N = 147 => Expected result: 6. Calculated result: 6



A = 2, B = 126,  $N = 191 \Rightarrow$  Expected result: 61. Calculated result: 61



A = 4, B = 55,  $N = 199 \Rightarrow$  Expected result: 21. Calculated result: 21



A = 4, B = 57, N = 188 => Expected result: 40. Calculated result: 40



A = 13, B = 17,  $N = 170 \implies$  Expected result: 51. Calculated result: 51



A = 13, B = 13,  $N = 170 \Rightarrow$  Expected result: 169. Calculated result: 169



A = 57, B = 3,  $N = 170 \Rightarrow$  Expected result: 1. Calculated result: 1



A = 58, B = 3, N = 174 => Expected result: 0. Calculated result: 0

