FACULTY OF ENGINEERING TECHNOLOGY GROUP T ELECTRONICS AND ICT ANDREAS VESALIUSSTRAAT 13 B-3000 LEUVEN



Final Project

Complex Digital Design

Belgin Ayvat Wiktoria Radecka

06.05.2024

| ONTENTS |  |  |
|---------|--|--|
| ONTENTS |  |  |

## Contents

| 1 | Summary                | 1 |
|---|------------------------|---|
| 2 | Technical Description  | 1 |
| 3 | Performance Evaluation | 2 |
| 4 | Comparison             | 3 |

Technical Description \_\_\_\_\_\_\_1

#### 1 Summary

The main objective of this project is to boost the performance of a multi-precision adder by implementing a faster adder circuit. We have opted for the carry select adder circuit as the main building block. In this way, we can significantly improve the operation latency and hence, adhere to the latency requirement of at most 18 clock cycles.

The maximum ADDER\_WIDTH that the design can tolerate is 64 bits<sup>1</sup> and in that case the worst negative slack is 1.27 s. This leads to the conclusion that the maximum number of cycles required to complete 512-bit addition is  $\frac{\text{OPERAND\_WIDTH}}{\text{ADDER\_WIDTH}} + 2 = \frac{512}{64} + = 8 + 2 = 10$  clock cycles.

Furthermore, we have implemented the subtraction operation using the fundamental carry select adder block. Since subtraction is essentially an addition of the augend and the inverted addend, the implemented operation required merely inverting each bit of the later one and adding 1 to it.

### 2 Technical Description

For this project, we have chosen a uniform-sized carry select adder (CSelA). The idea behind this structure is to pre-compute the result of Full Adders (FA) without waiting for the carry in bit. It works by instantiating two FAs, one that has  $C_{\rm in} = 0$  and one for  $C_{\rm in} = 1$ . Once the actual carry in bit is available, CSelA selects the correct output with multiplexers.

A high-level block diagram of the carry select adder that is implemented can be seen in Figure 1. The finite state diagram of uart\_top.v can be seen in Figure 2.



Figure 1: High-level overview of the adder

The overall structure we implemented entails N-1 blocks of CSelA and 1 ripple carry adder (RCA) at the beginning. Inside each CSelA, we have two blocks of 8 RCAs, one per each carry in bit possibility. We notice that the number of RCAs inside one CSelA should be a divisor of the number of bytes we plan to add.

The subtraction was implemented using the structure with a multiplexer. We decided to use a register roperation to indicate whether or not we should flip the addend bits. This register is going to input a bit into 2-to-1 multiplexer to choose which augend (inverted or not) to use for the operation.

<sup>&</sup>lt;sup>1</sup>however, at the last minute suddenly 128 bits and 256 bits

Performance Evaluation \_\_\_\_\_\_\_\_2



Figure 2: State Transition diagram of top\_module

#### 3 Performance Evaluation

The worst-case delays of our design for different adder widths are displayed in Figure 3. For all cases, the longest path occurs between bit 16 of operand A and the carry at the output. As the adder width increases, the delay increases. This occurs because with increasing adder width, the number of CSelA blocks in the adder increases hence the carry at the output needs to wait longer at the end for the earlier carry bits to arrive.

When an adder width of 128 is used, the design does not meet the timing requirements and provides a worse negative slack of -1.205 nanoseconds.

The design can be improved against this negative slack problem by modifying the adder architecture to contain carry lookahead logic inside the individual CSelA blocks with M bit carry lookahead adders in cascade. This would allow the carry computation to be faster than the multiplexers propagating.

Another solution around the negative slack problem is to use a larger block size for the individual CSelA blocks inside the adder with the RCA's cascading. As can be seen from the lecture slides in Figure 4 the logic gate delay provided with a block size of M = 16 gives a lower amount of delay at the logic gates.

As can be seen in the utilization reports for different adder widths in Figure 5, the area increases when the adder becomes larger. This is expected because the number of carry select adder blocks instantiated grows with the adder width.

Comparison \_\_\_\_\_\_\_ 3



(a) Worst Case Delay for ADDER\_WIDTH = 32



(b) Worst Case Delay for ADDER\_WIDTH = 64



(c) Worst Case Delay for ADDER\_WIDTH = 128

Figure 3: Synthesis Timing Reports

# 4 Comparison

The worst-case delay of the CSelA for ADDER\_WIDTH = 16 is higher than the one occurring with the RCA with the same adder width (Figure 6). This signifies that the longest path in the circuit is overcome faster in the improved circuit than in the initial one. In other words, the improved circuit propagates the carry bit faster.

However, this comes with a trade-off in area (Figure 7). The CSelA uses more area as it requires additional building blocks such as multiplexers and an additional RCA in comparison with the basic adder.

Comparison \_\_\_\_\_\_4

| Adder Size<br>(N) | RCA<br>(N-bit) | Block Size<br>(M) | Uniform CSeIA<br>with M-bit RCA |
|-------------------|----------------|-------------------|---------------------------------|
|                   | 33             | 2                 | 26                              |
| 16                |                | 4                 | 18                              |
|                   |                | 8                 | 20                              |
|                   | 65             | 2                 | 50                              |
| 32                |                | 4                 | 30                              |
| 32                |                | 8                 | 26                              |
|                   |                | 16                | 36                              |
|                   | 129            | 4                 | 54                              |
| 64                |                | 8                 | 38                              |
| 04                |                | 16                | 42                              |
|                   |                | 32                | 68                              |
|                   |                | 4                 | 102                             |
|                   |                | 8                 | 62                              |
| 128               | 257            | 16                | 54                              |
|                   |                | 32                | 74                              |
|                   |                | 64                | 132                             |

Figure 4: Logic gate delay for different block sizes and adder widths in a carry select adder



Figure 5: Area costs for different adder widths

Comparison \_\_\_\_\_\_ 5



Figure 6: Worst case delays for ADDER\_WIDTH = 16 for RCA and CSelA



(b) Area utilization of CSelA ADDER\_WIDTH = 16

Figure 7: Area utilization for ADDER\_WIDTH = 16 for RCA and CSelA