## intel

#### Overview

DUVE-M (DTEG Unified Validation Environment (Mentor)) is a generic infrastructure and tests for DFx/TAP validation and test content development based on the IEEE 1687 ICL/PDL standard and collateral. It is compatible with Intel-specific TAP architectures and features and can be easily tuned to support different design configurations and test requirements. The tool includes the TAP RDL2ICL utility for generating IP-level ICL from the existing TAP RDL.

#### Tool Block Diagram

#### Typical Use of DUVE-M for IP Level Validation



#### Required Tool Inputs

- RTL: Verilog description of the top-level module in the project
- TAP spec: Specification of TAP registers in SystemRDL format (Intel-specific)
- DFx/TAP ports: Specification of DFx/TAP ports in ICL format
- PDL tests: Project-specific tests in PDL format

#### Tool Outputs

- TAP ICL: TAP register specification in ICL format
- Verilog Test Bench: Test or validation patterns in Verilog format (requires Tessent Shell)

#### Tool Coverage

DUVE-M provides tests to cover all aspects of TAP ICL versus RTL validation:

- TDI-TDO continuity
- TAP IR/TDR resets
- TDR Read-Write access
- TDR Security
- Reserved Opcodes

In addition, included procedures and utilities allow writing generic PDL tests and accessing RTL/ICL/PDL metadata in the Tessent Data Models.

## DUVE-M Intel Corporation

# intel.

| Tool<br>Scripts                      | <ul> <li>TAP RDL2ICL (tap_icl_gen.pl): Utility to convert existing IP TAP RDL to ICL</li> <li>Tessent dofile (gen_val_tests.do): Pattern generation flow</li> </ul> |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Related<br>Tools                     | Siemens (Mentor Graphics) Tessent Shell is required for use of DUVE-M infrastructure.                                                                               |
| Power,<br>Area, and<br>Gate<br>Count | Not applicable                                                                                                                                                      |

### DUVE-M Intel Corporation

intel

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted, which includes subject matter disclosed herein.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software, or service activation. Performance varies depending on system configuration. No product or component can be absolutely secure. Check with your system manufacturer or retailer or learn more at www.intel.com.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit www.intel.com/performance.

Intel does not control or audit third-party data. You should review this content, consult other sources, and confirm whether referenced data are accurate.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.