

# Slave TAP (sTAP)

# INTEGRATION GUIDE

IP Rev.<u>PIC6\_V1</u> <u>January</u> 20<u>20</u>

Intel Top Secret

Deleted: 5
Deleted: 5
Deleted: {x.x}
Deleted: August
Deleted: March
Deleted: 19



Copyright © 2019, Intel Corporation. All rights reserved.

Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

\* Other names and brands may be claimed as the property of others.

This document contains information on products in the design phase of development.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED OR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your Intel account manager or distributor to obtain the latest specifications and before placing your product order.

Copies of documents that have an order number and are referenced in this document or in other Intel literature can be obtained from your Intel account manager or distributor.



# Contents

| 1 | Introd      | duction . |                                                 | 9    |
|---|-------------|-----------|-------------------------------------------------|------|
|   | 1.1         | Audien    | ce                                              | 9    |
|   | 1.2         | Suppor    | ted Projects                                    | 9    |
|   | 1.3         | Termin    | ology                                           | 9    |
|   | 1.4         | Related   | l Documents                                     | 9    |
|   | 1.5         | Contact   | t Information                                   | 9    |
|   | 1.6         | Docum     | ent Revision History                            | 9    |
| 2 | Quick Start |           |                                                 | . 11 |
|   | 2.1         | Downlo    | pading Sub IP                                   | . 11 |
|   |             | 2.1.1     | Downloading the VCs Required for Compilation    | .11  |
|   | 2.2         | Firmwa    | re Version                                      | .11  |
|   | 2.3         | Design    | Libraries                                       | . 11 |
|   | 2.4         | Defines   | and Variables                                   | . 11 |
|   | 2.5         | IP/IPSS   | S Straps                                        | . 11 |
|   | 2.6         | Integrit  | ty Checks                                       | .12  |
| 3 | Overv       | view      |                                                 | . 17 |
|   | 3.1         | sTAP B    | lock Diagram                                    | . 17 |
|   | 3.2         | Top-lev   | vel Signals / Functional Ports                  | . 17 |
|   |             | 3.2.1     | Signal List File                                | . 17 |
|   |             | 3.2.2     | Tie-offs, Opens, and Gates                      | .21  |
|   |             | 3.2.3     | "Ad Hoc" Pins, Non-standard, or Non-compliant   | .21  |
|   |             | 3.2.4     | Control Signals                                 | . 21 |
|   |             | 3.2.5     | Reset Ports                                     | .21  |
|   |             | 3.2.6     | Naming Scheme                                   | . 21 |
|   |             | 3.2.7     | End Points                                      | .21  |
|   |             | 3.2.8     | Top-Level Primary Interface Signals             | .21  |
|   |             | 3.2.9     | Parallel Ports of Optional Data Registers       | . 22 |
|   |             | 3.2.10    | DFx Secure Signals                              | 22   |
|   |             | 3.2.11    | Control Signals to 0.7 TAP Network              | . 22 |
|   |             | 3.2.12    | Primary JTAG Ports to 0.7 TAP Network Signals   | .22  |
|   |             | 3.2.13    | Secondary Interface Signals                     | . 22 |
|   |             | 3.2.14    | Secondary JTAG Ports to 0.7 TAP Network Signals | .23  |
|   |             | 3.2.15    | wTAP Network Interface Signals                  | . 23 |
|   |             | 3.2.16    | Boundary Scan Signals                           | . 23 |
|   |             | 3.2.17    | Remote Test Data Register Signals               | . 24 |
|   |             | 3.2.11    | FSM Signals                                     | . 24 |
|   |             |           |                                                 |      |



|   |       | 3.2.12                                | Isolation Enable Signal25              |  |
|---|-------|---------------------------------------|----------------------------------------|--|
|   |       | 3.2.13                                | Powerdomain Reset Signal25             |  |
|   | 3.3   | Forces                                | 25                                     |  |
|   |       | 3.3.1                                 | Temporary Design Forces                |  |
|   |       | 3.3.2                                 | Other Forces                           |  |
| 4 | Tools | and Me                                | thodology for Integration26            |  |
|   | 4.1   | Configu                               | uration Updates26                      |  |
|   | 4.2   | Suppor                                | ted Tools26                            |  |
|   | 4.3   | Environment Variables                 |                                        |  |
|   | 4.4   | HIP Lib                               | raries Included in Release27           |  |
|   |       | 4.4.1                                 | HIP IPToolData.pm Change27             |  |
|   |       | 4.4.2                                 | Register Files or SRAM                 |  |
|   |       | 4.4.3                                 | M-PHY and Related Libraries27          |  |
|   | 4.5   | Directo                               | ry Structure for Tools27               |  |
|   | 4.6   | Ace                                   | 28                                     |  |
|   | 4.7   | Lintra                                | 30                                     |  |
|   | 4.8   | To run                                | lintra elab: Synthesis30               |  |
|   |       | 4.8.1                                 | Clocks                                 |  |
|   |       | 4.8.2                                 | Clock Diagram30                        |  |
|   |       | 4.8.3                                 | Constraint Files                       |  |
|   |       | 4.8.4                                 | Synthesis Best Known Methods (BKMs)30  |  |
|   |       | 4.8.5                                 | Scan Insertion                         |  |
|   |       | 4.8.6                                 | Latches                                |  |
|   | 4.9   | Formal                                | Verification31                         |  |
|   | 4.10  | CDC                                   |                                        |  |
|   | 4.11  | Scan                                  | 32                                     |  |
|   | 4.12  | DFD Tr                                | iggers and Actions32                   |  |
|   | 4.13  | Safety                                | Verification32                         |  |
|   | 4.14  | Emulat                                | ion32                                  |  |
|   | 4.15  | Collage                               | 32                                     |  |
| 5 | Desig | n Inforn                              | nation for SoC Integration33           |  |
|   | 5.1   | RTL Dir                               | rectory Structure33                    |  |
|   | 5.2   | Building Blocks for SoC Integration   |                                        |  |
|   | 5.3   | Embedded Building Blocks/Custom Logic |                                        |  |
|   | 5.4   | Macros                                | used by IP/IPSS                        |  |
|   | 5.5   | RTL Co                                | nfiguration Parameters and Overrides33 |  |
|   |       | 5.5.1                                 | Mandatory Parameters36                 |  |



|      | 5.5.2    | Test Data Register Parameters                        |
|------|----------|------------------------------------------------------|
|      | 5.5.3    | DFx Security Parameters38                            |
|      | 5.5.4    | TAP 0.7 Network Configuration Parameters38           |
|      | 5.5.5    | wTAP Network Configuration Parameters38              |
|      | 5.5.6    | Remote Test Data Register Configuration Parameters38 |
| 5.6  | Integra  | tion Dependencies39                                  |
|      | 5.6.1    | "Ad Hoc" Pins                                        |
|      | 5.6.2    | Validation Requirements39                            |
|      | 5.6.3    | Interface Signals Implemented for Security39         |
| 5.7  | RTL Un   | iquification39                                       |
| 5.8  | Registe  | rs39                                                 |
| 5.9  | Fuses    | 39                                                   |
|      | 5.9.1    | Fuse RDL Files40                                     |
| 5.10 | Clock, I | Power, and Reset Domains40                           |
|      | 5.10.1   | Clock Domain Diagram40                               |
|      | 5.10.2   | Clock Requirements (HIP only)40                      |
|      | 5.10.3   | Power Domains41                                      |
|      | 5.10.4   | Clock Domains41                                      |
|      | 5.10.5   | Resets41                                             |
| 5.11 | Power 1  | Information41                                        |
|      | 5.11.1   | Power Supply41                                       |
|      | 5.11.2   | Static Clock Gating41                                |
|      | 5.11.3   | Power Gating41                                       |
|      | 5.11.4   | Bumps and their Power Domains41                      |
|      | 5.11.5   | Voltage Rail Requirements (HIP only)41               |
| 5.12 |          | Startup41                                            |
|      | 5.12.1   | Power-up Requirements41                              |
|      | 5.12.2   | Power-up Sequence                                    |
|      | 5.12.3   | Initialization Sequence42                            |
|      | 5.12.4   | Device Configuration42                               |
|      | 5.12.5   | Header for Windows Boot42                            |
| 5.13 | DFx Co   | nsiderations42                                       |
|      | 5.13.1   | DFx Top-Level Signals42                              |
|      | 5.13.2   | DFx Clock Definition42                               |
|      | 5.13.3   | Clock Crossings42                                    |
|      | 5.13.4   | VISA42                                               |
|      | 5.13.5   | DFD Triggers and Actions42                           |



|        | 5.13.6    | Debug Registers4                                     | 2 |
|--------|-----------|------------------------------------------------------|---|
|        | 5.13.7    | Scan – Clock Gating in RTL4                          | 2 |
|        | 5.13.8    | Scan – Reset Override4                               | 3 |
|        | 5.13.9    | Scan – Constraints and Coverage4                     | 3 |
|        | 5.13.10   | TAP and Associated Registers4                        | 3 |
|        | 5.13.11   | Boundary Scan Parameters4                            | 3 |
|        | 5.13.12   | 2 Intra-Die Variation (IDV) - for HIP only4          | 3 |
| 5.14   | Security  | y4                                                   | 4 |
|        | 5.14.1    | SAI Width4                                           | 4 |
|        | 5.14.2    | Validation Requirements4                             | 4 |
|        | 5.14.3    | Interface Signals Implemented for Security4          | 4 |
| 5.15   | Safety    | Support4                                             | 4 |
|        | 5.15.1    | IP Safety HW Compliance4                             | 4 |
|        | 5.15.2    | IP Safety SW Compliance4                             | 4 |
|        | 5.15.3    | Safety HW Validation Requirement4                    | 4 |
|        | 5.15.4    | Safety SW Validation Requirement4                    | 4 |
| 5.16   | Emulati   | ion Support4                                         | 4 |
| 5.17   | Other D   | Design Considerations4                               | 5 |
|        | 5.17.1    | rTDR Connections4                                    | 5 |
|        | 5.17.2    | wTAP Control Signals4                                | 8 |
|        | 5.17.3    | RTDR Control Signals for use in Core Logic4          | 9 |
| 5.18   | Genera    | ting Configuration Parameters4                       | 9 |
|        | 5.18.1    | Script-based Parameter Generation4                   | 9 |
|        | 5.18.2    | Tool-based Parameter Generation4                     | 9 |
| Physic | cal Integ | gration5                                             | 0 |
| 6.1    | Memory    | y Requirements5                                      | 0 |
| 6.2    | Subsys    | tem Requirements5                                    | 0 |
|        | 6.2.1     | Hierarchy Details5                                   | 0 |
|        | 6.2.2     | Area and Floorplan Details5                          | 0 |
|        | 6.2.3     | Fabric Convergence Requirements and Confidence5      | 0 |
|        | 6.2.4     | OTH Straps (Logical)5                                | 0 |
|        | 6.2.5     | Clocking Domains and Entry/Exit Points5              | 1 |
|        | 6.2.6     | Global Elements5                                     | 1 |
|        | 6.2.7     | Power Domains and Power Grid Interface Requirements5 | 1 |
|        | 6.2.8     | Timing Considerations5                               | 1 |
|        | 6.2.9     | Power                                                | 1 |
|        | 6.2.10    | QRE-related Information5                             | 1 |

6



|    | 6.3                                           | Open Is                     | ssues                                           | 51 |
|----|-----------------------------------------------|-----------------------------|-------------------------------------------------|----|
| 7  | Conne                                         | ectivity                    | Chains and IP/IPSS-specific Features (HIP only) | 52 |
| 8  | Verification Environment for Integration5     |                             |                                                 | 53 |
|    | 8.1                                           | 8.1 Testbench Overview      |                                                 |    |
|    | 8.2                                           | .2 SoC-specific Validation  |                                                 |    |
|    | 8.3                                           | Validat                     | ion Parameters                                  | 54 |
|    |                                               | 8.3.1                       | #defines                                        | 54 |
|    |                                               | 8.3.2                       | +define Command Arguments                       | 54 |
|    |                                               | 8.3.3                       | Parameters                                      | 55 |
|    | 8.4                                           | Verifica                    | ation Libraries                                 | 63 |
|    | 8.5                                           | Testbe                      | nch Components and Connectivity                 | 63 |
|    |                                               | 8.5.1                       | Testbench Directory Structure                   | 63 |
|    |                                               | 8.5.1                       | Test Island                                     | 64 |
|    |                                               | 8.5.2                       | Test Island Interfaces                          | 64 |
|    |                                               | 8.5.3                       | Checkers and Trackers                           | 65 |
|    |                                               | 8.5.4                       | Monitors                                        | 65 |
|    |                                               | 8.5.5                       | Scoreboards                                     | 65 |
|    |                                               | 8.5.6                       | BFMs                                            | 65 |
|    |                                               | 8.5.7                       | Other Structures                                | 66 |
|    |                                               | 8.5.8                       | Scoreboard/Post Run Checker                     | 67 |
|    | 8.6 Collage or Sandbox Files                  |                             |                                                 | 67 |
|    | 8.7                                           | Safety Files                |                                                 |    |
|    | 8.8                                           | Compil                      | ing and Running Unit Tests                      | 67 |
|    |                                               | 8.8.1                       | Generating FSDB and opening the GUI             | 67 |
| 9  | Workarounds, Waivers, and Disabled Assertions |                             |                                                 |    |
|    | 9.1 Disabled Assertions                       |                             |                                                 | 68 |
|    | 9.2 Waivers                                   |                             |                                                 | 68 |
|    | 9.3                                           | 9.3 Other Workarounds       |                                                 |    |
| 10 | Integ                                         | egration Checks and Tests69 |                                                 |    |



# **About This Template**

## How to Use This Template

Do not remove any headings from this document. If you do not need the headings to describe your IP, enter "Not applicable" under the heading. This lets the reader know that you did not overlook this topic.

In the main document that follows, add new headings that you need to fully describe the integration of this IP. Add them in the appropriate chapters.

Most red text in this document contains instructions for filling out the section where it appears. The tag for most of this red text is called "Gaps." You should replace this text with the content appropriate for that section, ensuring that the text is tagged appropriately (for example, with the BodyText or List Bullet style). If a section is not relevant, do not remove it; instead just replace the "Gap" text with "Not applicable" and apply the BodyText style.

#### Goal of This Document

This document should contain all information an integration team would need to accomplish the task without needing to seek help from another source. Try not to refer to other documents for required information; do so only if you include specific instructions for obtaining those documents, and only if you are sure your audience has access to them. Verify all links. This should be a self-contained guide for integration.



# 1 Introduction

## 1.1 Audience

The information in this document is intended for an integration team that is integrating this IP/IPSS into an SoC.

# 1.2 Supported Projects

This document supports the following projects at the listed RTL maturity level. Type "NA" if this IP/IPSS is not included in a specific project, or remove those project names from the table.

| Project Name | IP Maturity Level |
|--------------|-------------------|
| ALL          | PIC3_R1P0_V1      |

# 1.3 Terminology

The table below defines uncommon terms used in this document.

| Term   | Definition                |
|--------|---------------------------|
| sTAP   | Slave TAP                 |
| Cltapc | Cluster TAP or Master Tap |

# 1.4 Related Documents

If you need more information on this IP/IPSS, you may find these documents helpful.

| Document Title                                     | Location                                         |
|----------------------------------------------------|--------------------------------------------------|
| Slave TAP (sTAP) External Architecture Description | Included in the 'doc' directory for this release |
| Slave TAP (sTAP) Product Brief                     | Included in the 'doc' directory for this release |

# 1.5 Contact Information

If you need additional help, use the contact information below.

| Function           | Name                                                                  | Email                                                                                    |
|--------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| IP Verification    | Bulusu, Shivaprashant<br>Bandana, V, Sudheer<br><u>Chelli, Vijaya</u> | shivaprashant.bulusu@intel.com<br>sudheer.v.bandana@intel.com<br>vijaya.chelli@intel.com |
| Design             | Kandula,Rakesh<br>Adithya, B S                                        | rakesh.kandula@intel.com<br>b.s.adithya@intel.com                                        |
| Doc Template Owner | Flowers, Susann                                                       | susann.flowers@intel.com                                                                 |

# 1.6 Document Revision History

Fill in the revision dates below for each revision level. Add a revision level, if needed.



Each SS/IP drop will have a complimentary Integration Guide revision updated with changes in the <SS/IP root path>/doc directory. If the guide is published online, then a link in the 'doc' directory will point to that drop's Integration Guide release.

| Revision Number | Description of Change                                     | Date                   | Revised By     |
|-----------------|-----------------------------------------------------------|------------------------|----------------|
| 0.1             | Draft                                                     | 1 Sept 2011            | Herb           |
| 0.2             | Initial formatting                                        | 8 Sept 2011            | Sandy          |
| 0.21            | Draft edit                                                | 12 Sept<br>2011        | Herb           |
| 0.22            | Added comments from Sandy                                 | 13 Sept<br>2011        | Herb           |
| 0.23            | Formatted and fixed headings and tables.                  | 13 Sept<br>2011        | Sandy          |
| 025             | Edit 2                                                    | 3 Oct 2011             | Herb           |
| 0.41            | Updated copyright page, repositioned figure captions.     | 13 Oct 2011            | Sandy          |
| 0.45            | Major edit                                                | 28 Nov 2011            | Sandy          |
| 1.0v4           | HDK update                                                | 08 Apr 2015            | Sudheer        |
| PIC3_R1P0_V1    | PCR <u>1604200691</u> is updated                          | 08 Jul 2016            | Sudheer        |
| PIC4_RTL1P0_V1  | TSA/MAT setup. Global macros updated in RTL.              | 15 June<br>2017        | Adithya        |
| PIC4_RTL1P0_V2  | Bug fixes in SWCOMP                                       | 12<br>November<br>2017 | Adithya        |
| PIC5_RTL1P0_V1  | TSA updates. Enabling of Spyglass CDC, Lint and VCLP      | 22 March<br>2018       | Adithya        |
| PIC5_RTL1P0_V2  | TSA Prime updates. New TDR (0x22) added. Caliber enabled. | 27 July 2018           | Adithya        |
| PIC5_RTL1P0_V3  | Hot fix                                                   | 1 Nov 2018             | Adithya        |
| PIC5_RTL1P0_V4  | Tool updates. New customer ADPS added                     | 18 Jan 2018            | Adithya        |
| PIC5 RTL1P0 V5  | Tool updates. HSD's addressed                             | 21 Aug 2019            | <u>Adithya</u> |
| PIC6 RTL1P0 V1  | Tool updates. HSD's addressed                             | 27 Jan 2020            | <u>Adithya</u> |



# 2 Quick Start

Make sure everyone can run listed scripts. Specify if any special access is needed.

# 2.1 Downloading Sub IP

Not applicable to this IP/IPSS; all sub-IPs are uniquified,

Downloading the VCs Required for Compilation:-

- 1. Go to this link to download the version of latest JTAG BFM 2.4 version
- 2. Transfer the .qz file to a UNIX server and place it in a shared area of your site.
- 3. Enter the following command:

```
setenv JTAG_BFM_VER <shared JTAG BFM dir> in
cfg/ace/temmplates/stap.env.template
```

Note: Follow these steps whenever you want the latest version of the JTAG BFM.

## 2.2 Firmware Version

Not applicable to this IP/IPSS

# 2.3 Design Libraries

Also see section 4.4, HIP Libraries Included in Release, and section 8.4, Verification Libraries.

| Library | Version  | Special Usage                              |
|---------|----------|--------------------------------------------|
| Ctech   | v15ww50e | For all Ctech cells in ICL configuration   |
| Ctech   | v15ww50e | For all Ctech cells in ICPLP configuration |
|         |          |                                            |

## 2.4 Defines and Variables

See also section 5.5, RTL Configuration Parameters and Overrides.

# 2.5 IP/IPSS Straps

See also section 5.9, Fuses, for fuse-related straps.

There is only one strap used in this IP. It is the input port  $ftap\_slvidcode$ . Every instance of this IP in an SOC should have a unique 32 bit value strapped on this input.

#### Deleted: ¶

Formatted: Font: Font color: Auto, Not Expanded by / Condensed by

#### Deleted: ¶

Deleted: List steps to download and prepare the environment. Describe any required VCs (VIP) or other sub-IP that is not included in the release package.

**Commented [TL1]:** Not a template section; leave content here or move it to satisfy a template section

Formatted: BodyText

**Deleted:** Specify any defines or redefines and variables needed.

**Deleted:** Complete the following table showing straps and their purpose.



Formatted: Heading 3

| Strap          | Purpose |
|----------------|---------|
| ftap_slvidcode |         |
|                |         |
|                |         |

# 2.6 Integrity Checks

2.6.1 Following are steps for running standalone integrity checks of this IP/IPSS. It is assumed that the environment variable  $IP_ROOT$  is set to the path of the IP collateral.

For detailed information about the bring-up flows, see the Flows section in the Verification Plan Reference (located in the 'doc' directory for this release).

The commands shown below are examples. Enter appropriate ones for your IP/IPSS.

1. Run the environment script:

```
setenv IP_ROOT <release_path>
cd $IP_ROOT/scripts
run env
```

2. Run Lintra:

```
cd $IP_ROOT/scripts
run_lintra
```

3. Compile the model:

```
cd $IP_ROOT/tools/ace
```

4. Run a simple test.

To run basic test:

```
cd $IP_ROOT/tools/ace
ace -x
```

To run the sample IP-level test "test1" (included in the release):

```
ace -x -t test1
```

To run the test interactively:

```
ace -x -t by1_test -sd gui
```

5. Run Synthesis:

```
cd $IP_ROOT/scripts
run_syn
```

6. Run CDC:

```
cd $IP_ROOT/scripts
run cdc
```

7. Run LEC:

```
cd $IP_ROOT/scripts
run_lec
```



8. Run Scan:

```
cd $IP_ROOT/scripts
run_scan
```

To run standalone integrity checks of this IP, follow the below steps:

- 1. Navigate to the directory where you downloaded the IP package.
- 2. Wash the unwanted groups and keep only the needed groups as below as HDK env sourcing will not happen if the shell has more than 16 groups.

```
make set_wash
```

3. To source the SIP HDK env:

```
source /p/hdk/rtl/hdk.rc -cfg sip
```

This is the command if want to resource the env on the same shell.

```
source /p/hdk/rtl/hdk.rc -cfg sip -reentrant
```

4. To run DOA/ To run basic test case the model with VCS:

```
make run_vcs_test CUST=<CUST_NAME>
Eg: make run_vcs_test CUST=ADL
```

- 5. To run simple tests.
  - To run a basic test:

```
make run_vcs_test CUST=<CUST_NAME> TESTCASENAME=<testcasename>
```

To run the test interactively:

```
make run_vcs_test_GUI CUST=<CUST_NAME> TESTCASENAME=<testcasename>
```

6. To run Lintra:

This is HDK based approach. HDK commands with customer specific switch is used to run lintra. To run lintra, follow the below readme present.

Follow the commands present in README.txt.

```
#To run lintra compile
make run_lint_comp CUST=<CUST_NAME>

#To run lintra elab
make run_lint_elab CUST=<CUST_NAME>

## To run Spyglass lintra compile
## make run_sglint_comp CUST=ADL
## make run_sglint_comp CUST=ADP

## To run Spyglass lintra elab
## make run_sglint_elab CUST=ADL
## make run_sglint_elab CUST=ADP
```

7. To run DC and FEV after generation of RTL file list

```
make run_lint_dc_fv CUST=<CUST_NAME>
```

8. To run CDC:

```
#To run CDC for 1273 make run cdc lint CUST=ADP
```

#To run CDC for 1274 make run cdc lint CUST=ADL



```
## To run Spyglass CDC compile
   ## make run_sgcdc_comp CUST=ADL
   ## make run_sgcdc_comp CUST=ADP
   ## To run Spyglass cdc test
    ## make run_sgcdc_test CUST=ADL
   ## make run sgcdc test CUST=ADP
   The following command is a workaround to set the CDC license pointer.
       source /nfs/site/eda/group/cse/setups/mentor/mentor.dft
9. To run Spyglass:
   Not applicable to this IP/IPSS
10. To run Scan:
   Not applicable to this IP/IPSS
11. To run EMULATION:
   make run_emulation CUST=<CUST_NAME>
12. To run collage:
   make run_collage CUST=<CUST_NAME>
13. To run CDC-LINT and open the GUI after running CDC:
   make run_cdc_lint CUST=<CUST_NAME>
14. To open GUI for CDC LINT:
   make run_cdc_lint_gui CUST=<CUST_NAME>
15. To run ZIRCON:
   source tools/zirconqa/run zircon
   source tools/zirconqa/run_zircon_upload_ipdashboard source tools/zirconqa/run_zircon_upload_socdashboard
2.6.2 Use the following steps to run CHEETAH flow
                                                                                                Formatted: Heading 3
  Wash the unwanted groups and keep the groups as below
Wash -n intelall soc siphdk cdftsip cdft n7 n7blr n7fe mp_tech_n7
hdkenv
```

2. To compile the model in your area, do the following

simbuild -dut stap -ace args ace -ccud -elab opts "-Xctdiag=cfgverbose" -

Eg: simbuild -dut stap -ace args ace -ccud -elab opts "-Xctdiag=cfgverbose" - vlog opts "+define+INTEL SVA OFF" -ace args- -1c -CUST MTPLP -1c-

vlog\_opts "+define+INTEL\_SVA\_OFF" -ace\_args- -1c -CUST <CUST\_NAME> -1c-

Deleted: <DUT>

Deleted:



#### 3. To generate 2 stage rtl file list, do the following

febe -s all +s v2k prep +s flg v2k -1c -CUST <CUST NAME> -1c-

Eg: febe -s all +s v2k prep +s flg v2k -1c -CUST MTPLP -1c-

#### 4. To generate gen\_collaterals

febe -s all +s gen collateral -1c -CUST <CUST NAME> -1c-

Eg: febe -s all +s gen\_collateral -1c -CUST MTPLP -1c-

#### 5. To source into CHEETAH environment

\$MODEL ROOT/target/<BLOCK NAME>/<CUST NAME>/\*/aceroot/results/DC/<USER>.febe/ - type private -ward id febe -scope

sipcth, sipn6, a0, p00, 2019.09, n7 tsmc snps h240 M13, scs

Eg: (It's a single command)

/p/hdk/bin/cth eps -groups n7fe,cdft,cdftsip,siphdk,soc,n7,n7blr,mp tech n7 - ward root \$MODEL ROOT/target/stap/ MTPLP/\*/aceroot/results/DC/badithya.febe/ - type private -ward id febe -scope sipcth,sipn6,a0,p00,2019.09,n7 tsmc snps h240 M13,scs

pte setup -wfs r2g tools -stage all

cth r2g populate -id <BLOCK ID> -block <BLOCK NAME> -init cig-block febe output path
\$MODEL ROOT/target/<BLOCK\_NAME>/<CUST\_NAME>/\*/aceroot/results/DC/<USER>.febe/fe
collaterals/

Eg: cth r2g populate -id febe -block stap -init cig-block - febe output path
\$MODEL ROOT/target/stap/MTPLP/\*/aceroot/results/DC/badithya.febe/fe
collaterals/

#### 6. For running DC using command line

cth r2g autorun -id <BLOCK ID> -block <BLOCK NAME> -run flow dc baseline

Eg: cth r2g autorun -id febe -block stap -run flow dc baseline

#### 7. For running FV using command line

cth r2g autorun -id <BLOCK ID> -block <BLOCK NAME> -run flow fev r2syn

Eg: cth\_r2g autorun -id febe -block stap -run\_flow fev\_r2syn

#### 8. To run FISHTAIL

source tools/fishtail/<CUST\_NAME>/ft\_cth.csh

Eg: source tools/fishtail/MTPLP/ft\_cth.csh



## 9. To run SAGE

 $\underline{\text{cth r2g autorun -id}} \ \texttt{<BLOCK ID> -block} \ \texttt{<BLOCK NAME> -run flow atpg sage syn}$ 

Eg: cth r2g autorun -id febe -block stap -run flow atpg sage syn

## 10. To run CALIBER

Eg: cth r2g autorun -block stap -id febe -run flow sta syn dmsa,syn caliber

Deleted: ¶



# 3 Overview

# 3.1 sTAP Block Diagram



# 3.2 Top-level Signals / Functional Ports

| Signal Name | Direction | Source/<br>Destination | Width |
|-------------|-----------|------------------------|-------|
| ftap_tck    | Input     | TAP Network            | 1     |

**Commented [TL2]:** 3.2.1-3.2.13 are not template sections

**Commented [HU3R2]:** Modified according to the template

Moved (insertion) [1]



| Signal Name    | Direction | Source/<br>Destination | Width                   |
|----------------|-----------|------------------------|-------------------------|
| ftap_tms       | Input     | TAP Network            | 1                       |
| ftap_trst_b    | Input     | TAP Network            | 1                       |
| ftap_tdi       | Input     | TAP Network            | 1                       |
| ftap_slvidcode | Input     | TAP Network            | STAP_WIDTH_OF_SLVIDCODE |
| atap_tdo       | Output    | TAP Network            | 1                       |
| atap_tdo_en    | Output    | TAP Network            | 1                       |
| fdfx_powergood | Input     | Clock and Reset        | 1                       |

# Table 2. Parallel Ports of Optional Data Registers

| Signal Name  | Direction | Source/<br>Destination | Width                                   |
|--------------|-----------|------------------------|-----------------------------------------|
| tdr_data_out | Output    | TAP Application        | STAP_TOTAL_WIDTH_OF_TEST_DATA_REGISTERS |
| tdr_data_in  | Input     | TAP Application        | STAP_TOTAL_WIDTH_OF_TEST_DATA_REGISTERS |

# Table 3. DFx Secure Signals

| Signal Name         | Direction | Source/<br>Destination   | Width                 |
|---------------------|-----------|--------------------------|-----------------------|
| fdfx_secure_policy  | Input     | Security Engine Fuse Bus | STAP_DFX_SECURE_WIDTH |
| fdfx_policy_update  | Input     | Security Engine          | 1                     |
| fdfx_earlyboot_exit | Input     | Security Engine          | 1                     |

# Table 4. Control Signals to 0.7 TAP Network

| Signal Name            | Direction | Source/<br>Destination | Width               |
|------------------------|-----------|------------------------|---------------------|
| sftapnw_ftap_secsel    | Output    | 0.7 TAP Network        | STAP_NUMBER_OF_TAPS |
| sftapnw_ftap_enabletdo | Output    | 0.7 TAP Network        | STAP_NUMBER_OF_TAPS |
| sftapnw_ftap_enabletap | Output    | 0.7 TAP Network        | STAP_NUMBER_OF_TAPS |

# Table 5. Primary JTAG Ports to 0.7 TAP Network Signals

| Signal Name         | Direction | Source/<br>Destination | Width               |
|---------------------|-----------|------------------------|---------------------|
| sntapnw_ftap_tck    | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_ftap_tms    | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_ftap_trst_b | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_ftap_tdi    | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_atap_tdo    | Input     | 0.7 TAP Network        | 1                   |
| sntapnw_atap_tdo_en | Input     | 0.7 TAP Network        | STAP_NUMBER_OF_TAPS |

# Table 6. Secondary Interface Signals

| Signal Name  | Direction | Source/<br>Destination | Width |
|--------------|-----------|------------------------|-------|
| ftapsslv_tck | Input     | TAP Network            | 1     |



| Signal Name     | Direction | Source/<br>Destination | Width |
|-----------------|-----------|------------------------|-------|
| ftapsslv_tms    | Input     | TAP Network            | 1     |
| ftapsslv_trst_b | Input     | TAP Network            | 1     |
| ftapsslv_tdi    | Input     | TAP Network            | 1     |
| atapsslv_tdo    | Output    | TAP Network            | 1     |
| atapsslv_tdoen  | Output    | TAP Network            | 1     |

# Table 7. Secondary JTAG Ports to 0.7 TAP Network Signals

| Signal Name          | Direction | Source/<br>Destination | Width               |
|----------------------|-----------|------------------------|---------------------|
| sntapnw_ftap_tck2    | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_ftap_tms2    | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_ftap_trst2_b | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_ftap_tdi2    | Output    | 0.7 TAP Network        | 1                   |
| sntapnw_atap_tdo2    | Input     | 0.7 TAP Network        | 1                   |
| sntapnw_atap_tdo2_en | Input     | 0.7 TAP Network        | STAP_NUMBER_OF_TAPS |

# Table 8. wTAP Network Interface Signals

| Signal Name        | Direction | Source/<br>Destination | Width                |
|--------------------|-----------|------------------------|----------------------|
| sn_fwtap_wrck      | Output    | wTAP Network           | 1                    |
| sn_fwtap_wrst_b    | Output    | wTAP Network           | 1                    |
| sn_fwtap_capturewr | Output    | wTAP Network           | 1                    |
| sn_fwtap_shiftwr   | Output    | wTAP Network           | 1                    |
| sn_fwtap_updatewr  | Output    | wTAP Network           | 1                    |
| sn_fwtap_rti       | Output    | wTAP Network           | 1                    |
| sn_fwtap_selectwir | Output    | wTAP Network           | 1                    |
| sn_awtap_wso       | Input     | wTAP Network           | STAP_NUMBER_OF_WTAPS |
| sn_fwtap_wsi       | Output    | wTAP Network           | STAP_NUMBER_OF_WTAPS |

# Table 9. Boundary Scan Signals

| Signal Name              | Direction | Source/<br>Destination | Width |
|--------------------------|-----------|------------------------|-------|
| stap_fbscan_tck          | Output    | BScan Cell             | 1     |
| stap_abscan_tdo          | Input     | BScan Cell             | 1     |
| stap_fbscan_capturedr    | Output    | BScan Cell             | 1     |
| stap_fbscan_shiftdr      | Output    | BScan Cell             | 1     |
| stap_fbscan_updatedr     | Output    | BScan Cell             | 1     |
| stap_fbscan_updatedr_clk | Output    | BScan Cell             | 1     |
| stap_fbscan_runbist_en   | Output    | BScan Cell             | 1     |
| stap_fbscan_highz        | Output    | BScan Cell             | 1     |



20

| Signal Name               | Direction | Source/<br>Destination | Width |
|---------------------------|-----------|------------------------|-------|
| stap_fbscan_extogen       | Output    | BScan Cell             | 1     |
| stap_fbscan_intest_mode   | Output    | BScan Cell             | 1     |
| stap_fbscan_chainen       | Output    | BScan Cell             | 1     |
| stap_fbscan_mode          | Output    | BScan Cell             | 1     |
| stap_fbscan_extogsig_b    | Output    | BScan Cell             | 1     |
| stap_fbscan_d6init        | Output    | BScan Cell             | 1     |
| stap_fbscan_d6actestsig_b | Output    | BScan Cell             | 1     |
| stap_fbscan_d6select      | Output    | BScan Cell             | 1     |

Table 10. Remote Test Data Register Signals

| Signal Name         | Direction | Source/<br>Destination | Width                                                                     |
|---------------------|-----------|------------------------|---------------------------------------------------------------------------|
| rtdr_tap_tdo        | Input     | Remote TDR             | 1 (when STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS = 0).                   |
|                     |           |                        | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS (when STAP_RTRD_IS_BUSSED = 1). |
| tap_rtdr_tdi        | Output    | Remote TDR             | 1 (when STAP_RTRD_IS_BUSSED = 0).                                         |
|                     |           |                        | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS (when STAP_RTRD_IS_BUSSED = 1). |
| tap_rtdr_capture    | Output    | Remote TDR             | 1 (when STAP_RTRD_IS_BUSSED = 0).                                         |
|                     |           |                        | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS (when STAP_RTRD_IS_BUSSED = 1). |
| tap_rtdr_shift      | Output    | Remote TDR             | 1 (when STAP_RTRD_IS_BUSSED = 0).                                         |
|                     |           |                        | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS (when STAP_RTRD_IS_BUSSED = 1). |
| tap_rtdr_update     | Output    | Remote TDR             | 1 (when STAP_RTRD_IS_BUSSED = 0).                                         |
|                     |           |                        | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS (when STAP_RTRD_IS_BUSSED = 1). |
| tap_rtdr_selectir   | Output    | Remote TDR             | 1                                                                         |
| tap_rtdr_irdec      | Output    | Remote TDR             | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS                                 |
| tap_rtdr_powergood  | Output    | Remote TDR             | 1                                                                         |
| tap_rtdr_rti        | Output    | Remote TDR             | 1                                                                         |
| tap_rtdr_tck        | Output    | Remote TDR             | 1                                                                         |
| tap_rtdr_prog_rst_b | Output    | Remote TDR             | STAP_NUMBER_OF_REMOTE_TEST_DATA_REGISTERS                                 |



#### Table 11. 3.2.11 FSM Signals

| Signal Name   | Direction | Source/<br>Destination | Width |
|---------------|-----------|------------------------|-------|
| stap_fsm_tlrs | Output    | FSM Signal             | 1     |

#### Table 12. 3.2.12 Isolation Enable Signal

| Signal Name    | Direction | Source/<br>Destination | Width |
|----------------|-----------|------------------------|-------|
| stap_isol_en_b | Input     | From the SoC/PHY       | 1     |

#### Table 13. 3.2.13 Powerdomain Reset Signal

| Signal Name              | Direction | Source/<br>Destination | Width |
|--------------------------|-----------|------------------------|-------|
| ftap_pwrdomain_rst_<br>b | Input     | From the SoC/PHY       | 1     |

#### 3.2.1 Signal List File

See the signal list file in tools/collage/10nm/reports/stap.build.summary

## 3.2.2 Tie-offs, Opens, and Gates

Not applicable tot his IP/IPSS; there are no tie-offs

#### 3.2.3 "Ad Hoc" Pins, Non-standard, or Non-compliant

Refer to section Error! Reference source not found., Signal List.

#### 3.2.4 Control Signals

Refer to section Error! Reference source not found., Signal List.

#### 3.2.5 Reset Ports

Refer to section Error! Reference source not found., Signal List.

#### 3.2.6 Naming Scheme

Refer to section Error! Reference source not found., Signal List.

#### 3.2.7 End Points

Refer to section Error! Reference source not found., Signal List.

Formatted: BodyText

Deleted: Include a list of top-level signals in the "doc" directory of the IP or subsystem release.¶ You may use an auto-generated signal list (e.g., build summary).

Formatted: Font: Not Expanded by / Condensed by

**Deleted:** Outline tie-offs, opens, and gates. Provide HSD, and forecast when it will be fixed or removed.

Formatted: Font: Not Expanded by / Condensed by

**Deleted:** List any ad hoc or non-standard pins that are exposed externally. In the "De-assert" column, list what the integrator must do to de-assert or disable the pin. For all signals that are not chassis compliant, describe how to connect the signals at the SoC level and how they should be driven (for inputs) and used (for outputs). This section can be "Not applicable for this IP/IPSS" if it was included in a signal list file.¶

**Deleted:** Describe the functionality of the control signals (for example, differentiate between function of valid and enable) ¶

**Deleted:** Ports that take part in the out-of-reset flow should be well defined (add note in the pins list: "must be connected").¶

**Deleted:** Describe the naming schemes used in signal names (for example, active, not active, or active-low).¶

Deleted: Describe end points and their port IDs.¶

Moved up [1]: <#>Top-Level Primary Interface Signals¶
Signal Name



22

|   |   |  | <br> |  |
|---|---|--|------|--|
| • | • |  | •    |  |



|  | 1 |  |
|--|---|--|
|  |   |  |
|  |   |  |
|  |   |  |

Intel Top Secret

23



| Slave 7 | ГАР ( | sTAP) |
|---------|-------|-------|
| Integra | ation | Guide |



# 3.3 Forces

Not applicable to this IP/IPSS; there are no forces in this IP.

**Deleted:** <#>Temporary Design Forces¶ Include forces to temporarily resolve design deficiencies.¶

1 Other Forces Include other forces related to environment and validation collaterals (for example, BFM forces).

Intel Top Secret 25 Template version 7.1



26

# 4 Tools and Methodology for Integration

# 4.1 Configuration Updates

Not applicable to this IP/IPSS; there are no Tool overrides in this IP.

# 4.2 Supported Tools

The following tools are used in the integration of this IP/IPSS. For versions supported by each release, see Release Notes in the "doc" directory of the release package.

- VCSMX J-2014.12-SP1
- OVM
- ACE
- Saola
- Lintra
- Design Compiler
- Conformal
- Designware
- Debussy/Verdi
- Spyglass
- VGGNU
- Nebulon
- CDC QuestaCDC

## 4.3 Environment Variables

Set the following environment variables as listed.

To set the environment variables, run the following commands from your release directory:

```
cd <release_directory>
setenv JTAG_BFM_VER <shared JTAG BFM dir>/CHASSIS_JTAGBFM_2015WW12_R2.3
setenv MODEL_ROOT $cwd
```

To compile the model in your area:

```
make run_vcs CUST=<CUST_NAME>
```

To run the default bypass test:

make run\_vcs\_test CUST=<CUST\_NAME>

| Variable | Description |
|----------|-------------|
|          |             |
|          |             |

**Deleted:** Add specific details for adds/changes needed to config files (for example, ToolData, init, create, etc.)¶

Naming conventions used for subsystem declaration (for example,  $\_0$ ,  $\_1$ ). $\P$ 

Provide instructions for fabric generation, automation, and overrides.¶



| Variable | Description |
|----------|-------------|
|          |             |

#### 4.4 HIP Libraries Included in Release

## 4.4.1 HIP IPToolData.pm Change

Not appicable to this IP/IPSS

4.4.2 Register Files or SRAM

Not appicable to this IP/IPSS,

4.4.3 M-PHY and Related Libraries

Not appicable to this IP/IPSS

# 4.5 Directory Structure for Tools

Following is a high-level view of the directory structure.

```
I-- ace
   |-- emulation
|-- lib
I-- doc
-- pwa
    `-- results
-- scripts
-- source
   `-- rtl
l-- subTP
   -- tools
   |-- cdc
   |-- collage
|-- emulation
   |-- emulint
   |-- fpv
|-- lint
   |-- ptpx
   |-- report
   |-- spyglass
   |-- syn
|-- xprop
`-- zirconqa
-- verif
   |-- lib
|-- tb
    `-- tests
 ---- wvrin
|-- log
|-- viol
  -- wvr
```

```
Deleted: List libraries, versions, and location. ¶ Library
```

```
Deleted: The HIP's $ToolConfig_ips entries have
traditionally been located in each IP consumer's non-
reusable IPTooldata.pm. This forces each IP Consumer
to add all the HIP entries and figure out which is the
correct HIP version to use.¶
Instead the HIP Provider should add the
ToolConfig\_ips entries for each of their HIPs to their
reusable\ IPToolData.pm.\P
Example: BGF HIP's reusable IPToolData.pm is bgf_hip_IPToolData.pm ($IP_MODELS/bgf/bgf-srvr10nm-latest/cfg/bgf_hip_IPToolData.pm).¶
#This call will populate the ToolConfig_ips hash for
the entries defined in the files listed in the IMPORT
array in the ToolConfig_ips{ipname}.¶ import_files("ip74xbgf_hip", \%ToolConfig_ips);¶
# This section is what needs to be added¶
foreach my $bgf
("ip74xbgfvbkprs420x12c2p","ip74xbgfvbkprs408x12c
$ToolConfig_ips{$bgf} = {¶
       PATH
"/p/hdk/archive/sdg74/noa/$bgf/ip_handoff_noa/&get
_tool_version()",¶
VERSION => "I74A0P05RTL1IFC1V19",¶
ENV => {"${bgf}_HIP_ROOT" =>
"&get_tool_path()",},¶
};¶
```

**Deleted:** List memory models here.¶ See also section 5.8, Registers, for non HIP-related registers.¶

**Deleted:** List MPHY libraries, versions, dates.¶ **Library** 



Deleted: Complete all

# 4.6 Ace

```
Paths to acerc: <u>$IP ROOT/ace/stap.acerc</u>

Location of udf file: <u>$IP ROOT/ace/stap hdl.udf</u>

Model to use when importing libraries: <u>stap</u>

Elaboration options not exported: <u>NA</u>

Required content in sip_shared_libs:

$\frac{\text{$hdl spec = {}}{\text{"-vlog files" => {}}{\text{"verif/tb/emulate stap tdo.sv",}{\text{"verif/tb/STapTop.sv",}}{\text{"verif/tb/STapTop.sv",}}{\text{"-vlog lib dirs" => {}}{\text{$SENV('UVM HOME').'/src/',$ENV('OVM HOME'}.'/src/',$ENV('XVM HOME'}.'/src/',}{\text{"-vlog lib files" => {}}{\text{"-verif/tb',}{\text{"verif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"orif/tb',}{\text{"ori
```



29

Figure 1 illustrates the ACE integration.

Figure 1. Ace Integration in an SoC



In order to run ACE, the SoC team must import the stap.udf in their ACE setup. The steps are as follows:

- 1. Place the current IP that you downloaded from IRR in the  ${\tt subIP}$  directory of the project in which it will be used.
- 2. In the soc.acerc file of the SoC, define stap as a subscope.
- 3. In the soc.acerc file of the SoC, add the directory where you place the IP to the search nath.
- 4. In the soc\_integ.udf file, add stap\_hdl.udf as an included udf.
- In the soc\_hdl.udf file, import the stap\_rtl\_lib. Declare these as relevant dependent libs in the higher-level RTL libraries where this module will be instantiated.
- 6. Run the ace <code>-show\_udfs</code> command to see if the <code>stap\_hdl.udf</code> shows up.



30

Deleted: Complete all¶

**Deleted:** 15.3p33\_shOpt64¶ **Formatted:** Filename Smaller

 Run the ace -show\_models command to see if the model of the SoC is clearly shown as the current scope.

# 4.7 Lintra

Lintra Version: 19.1p6 shOpt64

Lintra location: \$IP\_ROOT/tools/lint/

Location of waiver files: \$IP\_ROOT/tools/lint/ADL/sipstap\_waiver\_w.xml

Location of Lintra patches & configuration: verif/tests/lintra/stap/stap.opt

 $\begin{tabular}{ll} \textbf{Location of Lintra report file for warnings and errors:} \underline{\texttt{tools/lint/ADL/stap\_violations.xml}} \\ \end{tabular}$ 

This is HDK based approach. HDK commands with customer specific switch is used to run lintra. To run lintra, follow the below readme present.

To run lintra compile:

make run\_lint\_comp CUST=<CUST\_NAME>

# 4.8 To run lintra elab: Synthesis

To run synthesis and LEC. In HDK flow, FEBE environment is used to run syn and LEC.

make run\_lint\_dc\_fv CUST=<CUST\_NAME>

## 4.8.1 Clocks

## Table 14. Primary Clocks

| SI. No. | Clock Name | Clock Period | Clock Waveform | Clock Source |
|---------|------------|--------------|----------------|--------------|
| 1       | ftap_tck   | 10000        | {0 5000}       | {ftap_tck}   |

#### Table 15. Generated Clocks

| SI. No. | Clock             | Master Clock | Master Clock<br>Source | Edges         | Source        |
|---------|-------------------|--------------|------------------------|---------------|---------------|
| 1       | sntapnw_ftap_tck  | ftap_tck     | ftap_tck               | Positive Edge | Positive Edge |
| 2       | sntapnw_ftap_tck2 | ftap_tck     | ftap_tck               | Positive Edge | Positive Edge |

#### 4.8.2 Clock Diagram

Not applicable to this IP/IPSS; this is a single clock domain IP.

#### 4.8.3 Constraint Files

Files are present in the  ${\tt tools/syn/<project\_name>/stap/inputs}$  folder.

## 4.8.4 Synthesis Best Known Methods (BKMs)

Not applicable to this IP/IPSS



#### 4.8.5 Scan Insertion

Not applicable to this IP/IPSS

#### 4.8.6 Latches

There are total four latches. IP has latches from Dfx SecurePlugin.

# 4.9 Formal Verification

The verification of assertions is covered through directed and random tests.

source \$IP\_ROOT/tools/fpv/run\_inspect

Formal verification is done using Conformal-LEC from Cadence. A high-level conformal flow is illustrated in Figure 2.

The reports are present at the  ${\tt tools/fev}$  directory depending on which customer is addressed.

Figure 2. LEC Flow Diagram





#### 4.10 CDC

```
make run_cdc_ADL
make run_cdc_ADP

## To run Spyglass CDC compile
## make run_sgcdc_comp CUST=ADL
## make run_sgcdc_comp CUST=ADP

## To run Spyglass cdc test
## make run_sgcdc_test CUST=ADL
## make run_sgcdc_test CUST=ADL
```

The following command is a workaround to set the CDC license pointer:

source /nfs/site/eda/group/cse/setups/mentor/mentor.dft

## 4.11 Scan

Not applicable to this IP/IPSS

## 4.12 DFD Triggers and Actions

Not applicable to this IP/IPSS

## 4.13 Safety Verification

Not applicable to this IP/IPSS

5

**Deleted:** Describe subsystem triggers and actions connected to the ADL (Agent Debug Logic) based on inputs from the DFD team. Template TBD. Meanwhile, follow the example spreadsheet located here:

Wave3 IP Triggers Actions.xlsx¶

**Deleted:** Describe Safety verification methodology and tool version used, if it is performed at the IP level,  $\P$  Example:  $\P$ 

Safety Designer / Analyzer used at IP Arch / Design / PD level.¶

Safety Designer / Analyzer Constraints / Assumptions / Waivers used.¶

¶ Emulation

#### Deleted: ¶

Emulation is enabled based on ace flow.¶
Make run\_emulation CUST=<CUST\_NAME>¶
Collage

#### Deleted: ¶

This IP contains a CoreKit for Collage to aid in an SoC RTL integration. There are several groups of interfaces as part of the CoreKit. Signals that cannot be grouped due to specific functionality should be connected at SoC level (CoreAssembler). Core Kit is available in \$IP ROOT/tools/collage/builder/builder.stap.tc 1 ROOT/tools/collage/builder/builder.stap.tc

Collage Connections¶

**Interface Groups** 



# 5 Design Information for SoC Integration

This chapter is primarily targeted to the integration team responsible for integrating this IP/IPSS into an SoC. For subsystems, it describes the main SS and co-IPs.

# 5.1 RTL Directory Structure

```
source
'-- rtl
    |-- ctech_lib
    |-- include
    |-- stap
    |-- stap_rtl.hdl
    |-- stap_rtl.hdl_gls
    |-- stap_rtl.hdl_gls
    |-- stap_rtl.hdl_gls
    |-- stap_rtl.hdl_rtl

subIP
|-- DFx_Secure_Plugin_PIC3_2016WW27_RTL1P0_V1
|    |-- ace
    |-- doc
|    |-- source
|    |-- source
|    |-- verif
'-- DfxSecurePlugin -> DFx_Secure_Plugin_PIC3_2016WW27_RTL1P0_V1/
```

# 5.2 Building Blocks for SoC Integration

Not applicable to this IP/IPSS

# 5.3 Embedded Building Blocks/Custom Logic

Not applicable to this IP/IPSS

## 5.4 Macros used by IP/IPSS

Not applicable to this IP/IPSS

# 5.5 RTL Configuration Parameters and Overrides

In order to use the sTAP IP, you must generate the RTL and Testbench configuration parameters files Script-based Parameter Generation

<u>To generate the default configuration parameters for use with the RTL and Testbench designs, use the provided Perl script. To run the script:</u>

```
cd $IP ROOT/scripts
perl parameters.pl
```

The script creates four parameter files with a user-specified name pre-appended to the file name. For example, if you specify "Pentium" then the following files are generated.

- stap params include.inc
- tb param.inc
- Pentium sTAP soc param values.inc
- Pentium sTAP soc param overide.inc

**Deleted:** For main IP/IPSS and co-IPs.¶ Show high-level interfaces and main connections among modules.¶ Show high-level connections to any SSs present in SoC. For example, GPIOs, PMC, CSME, etc.¶

Moved (insertion) [4]

Formatted: BodyText, No bullets or numbering

Deleted: ¶

Template version 7.1 Intel Top Secret

33



#### Pentium stap instance.sv

The first two files are for the running the IP in standalone mode with the Env that is supplied with the release. The third and fourth files are the RTL parameter files to be used by the SoC or IP team members instantiating the sTAP in their designs.

The fifth file, Pentium\_stap\_instance.sv, includes the third and fourth files (Pentium\_sTAP\_soc\_param\_values.inc\_and)
Pentium\_sTAP\_soc\_param\_overide.inc), and generates the sTAP module interface while instantiating the sTAP. You can use this file "as is" to instantiate the sTAP module in your Soc.

Before running in standalone mode, manually copy the generated RTL and Testbench parameter files to the appropriate directories:

Copy the RTL parameter file as follows:

cp \$IP ROOT/scripts/stap\_params\_include.inc \
\$IP ROOT/source/rtl/include/stap\_params\_include.inc

Copy the Testbench parameter file as follows:

cp \$IP\_ROOT/scripts/tb\_param.inc \
\$IP\_ROOT/verif/tb/include/tb\_param.inc

<u>Copy the appropriate</u> \*\_soc\_\*.inc files to your project-specific include directory.

Next, edit the user-definable parameters in the RTL parameter file:

Open the RTL parameter file (in this example, stap\_params\_include.inc) in a text editor and change the user-defined parameters (as indicated by bold font in the parameter tables in section 5.5.2) as necessary. Do not change the derived parameters (parameter values not in bold) Tool-based Parameter Generation

Instead of manually editing the RTL parameter file, you can use the Parameter Generation Tool to change the user-defined RTL parameter (see the parameter tables in section 5.5.2). When you start the Parameter Generation tool, it generates a SystemVerilog parameter override file for instantiating the IP.

**Note:** The Synopsys simulator (VCS) requires that if any configuration parameter is to be overridden, then all configuration parameters must be overridden.

To start the Parameter Generation tool (1) and generate the RTL parameters files, enter the following commands:

cd \$IP ROOT/scripts/dfx parameter qui/
/p/com/eda/intel/siputils/prod/bin/configIP stap.config -odf input file.inc

Deleted: ¶



Figure 3. Parameter Generation Tool



The <code>-odf</code> stands for output data file. The argument next to <code>-odf</code> is the name of a file where you want to save the generated configuration. You can then use this file with an argument -if (input file) to reload the same configuration in the tool. The Parameter Generation Tool generates three parameter files with a user-supplied name prepended to the file names. For example, if you specify "MIPI", the following files are generated after you click the Save button:

- stap\_params\_include.inc
- MIPI\_sTAP\_soc\_param\_values.inc
- MIPI\_sTAP\_soc\_param\_overide.inc

The first file is for running the sTAP in standalone mode with the supplied IP Env. The next two are the parameter files to be used by the SoC or IP team members to instantiate the sTAP.

If you enter an inappropriate value in a field (for example, a value that is out of range or a special character) the Parameter Generation tool will display a message in the console log window that provides guidance on the valid values by giving warning or error messages. Once you have entered all the parameters, click the Calc button (in the row of buttons at the bottom of the window). The Parameter Generation tool performs a complete validation check on all parameter values. It displays the calculated values in the console log window. If you want to update the window and check for warnings, click the Update button.

After you have finished entering or updating all of the values, you can click the Calc button again to allow the tool to process the new configuration (this is optional). If no warning or error messages appear in the console log window (the white text box just above the line of buttons at the bottom of the window), click the Save button.

After saving the file, if you want to edit some of the parameters, you can upload it again. You must upload the input\_file.inc file, not the other three. In the example case, the file you would want to upload is MIPI\_sTAP\_rtl.inc. To upload the file, use the following command:



/p/com/eda/intel/siputils/prod/bin/configIP stap.config
-if input file.inc

Note: <a href="It is advisable to prefix the input\_file.inc">It is advisable to prefix the input\_file.inc</a> with the IP name. For example, if you are generating this for MIPI, you can call the input file MIPI\_input\_file.inc. If you then want to generate parameters for another IP, say USB2, in the same directory, you can call the other file USB2\_input\_file.inc. In this way, you will not accidentally overwrite one of your input file.inc

Once your file has loaded, you can edit the parameter values. When you have finished editing the values, you can click the Calc button to allow the Parameter Generation Tool to perform a validation check. Once you are satisfied with your changes click the Save button. The tool will automatically generate and save all three parameter files. If you do not want to save your changes, click the Exit button to exit the tool.

In order to retain saved changes and load from an existing file, type the following command.

/p/com/eda/intel/siputils/prod/bin/configIP stap.config \
 -odf MIPI input file.inc -if MIPI input file.inc

**Note:** If you do not click the Save button before exiting the tool, none of the three parameter files will be generated or saved.

<u>To display a PDF file with detailed information on how to use the Parameter Generation Tool, click the Help button</u>,

| Parameter<br>Name             | Range  | Default | Description<br>(Including Interdependencies)                                                                                 |
|-------------------------------|--------|---------|------------------------------------------------------------------------------------------------------------------------------|
| STAP_NUMBER_OF_BITS_FOR_SLICE | 16     | 16      | Used for internal computation (as 16 bit field representation is used in compound parameters). Do not change this parameter. |
| STAP_SIZE_OF_EACH_INSTRUCTION | 8 - 32 | 16      | Specifies the size of the instruction register.                                                                              |

# 5.5.1 Mandatory Parameters

Not applicable to this IP/IPSS

#### 5.5.2 Test Data Register Parameters

| Parameter                                  | Range | Default | Description (Including Interdependencies)                                        |
|--------------------------------------------|-------|---------|----------------------------------------------------------------------------------|
| STAP_NUMBER_OF_TEST_D<br>ATA<br>_REGISTERS | 0 – N | 2       | Specifies the number of user-defined optional TDRs that are present in the sTAP. |

#### Deleted: ¶

In order to configure the sTAP, you need to generate the RTL and Testbench configuration parameters file as described in section 5.18, Generating Configuration Parameters.



|                                             | 1                                        |                                                                                                    |                                                                                                                                                                                                            |
|---------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                   | Range                                    | Default                                                                                            | Description<br>(Including Interdependencies)                                                                                                                                                               |
| STAP_ENABLE_ITDR_PROG_<br>RST               | 0 - 1                                    | 0                                                                                                  | Specifies the programmable reset option for ITDRs.                                                                                                                                                         |
|                                             |                                          |                                                                                                    | If the value of this parameter is set to 1, the TAPC_ITDRRSTSEL and TAPC_TDRRSTEN registers comes into existence.                                                                                          |
|                                             |                                          |                                                                                                    | You must specify which register has the programmable reset option by writing 1 to the corresponding bit position for each of the ITDRs in the TAPC_ITDRRSTSEL register.                                    |
|                                             |                                          |                                                                                                    | The applicable programmable reset is determined by the value programmed in TAPC_TDRRSTEN register.                                                                                                         |
| STAP_TOTAL_WIDTH_OF_TES T _DATA_REGISTERS   | 0 – N                                    | 64                                                                                                 | Specifies the combined total widths of all the user-defined optional TDRs that are present in the sTAP.                                                                                                    |
| STAP_NUMBER_OF_TOTAL<br>_REGISTERS          | 2 - N<br>(N is a<br>positive<br>integer) | 18                                                                                                 | Specifies the maximum number of registers possible for the sTAP.                                                                                                                                           |
| STAP_INSTRUCTION_FOR_D<br>ATA<br>_REGISTERS | 0 - N                                    | User-defined opcodes:<br>{<br>{8'hOC,<br>STAP_SECURE_GREEN,}<br>{8'hFF,<br>STAP_SECURE_GREEN}<br>} | Holds an array containing user-defined opcodes with associated security level for each opcodes.                                                                                                            |
| STAP_SIZE_OF_EACH_TEST<br>_DATA_REGISTER    | 0 - N                                    | {<br>16'h0<br>}                                                                                    | Holds an array containing the user defined width for each TDR.  It will contain as many entries as the value of STAP_NUMBER_OF_ TEST_DATA_REGISTERS.                                                       |
| STAP_MSB_VALUES_OF_TEST<br>_DATA_REGISTERS  | 0 - N                                    | {<br>16'h0<br>}                                                                                    | Holds an array containing the MSB value of each TDR. It will contain as many entries as the value of STAP_NUMBER_OF _TEST_DATA_REGISTERS.  If this parameter is 0 then the port width will be 1 bit wide.  |
| STAP_LSB_VALUES_OF_TEST<br>_DATA_REGISTERS  | 0 - N                                    | {<br>16'h0<br>}                                                                                    | Holds an array containing the LSB value of each TDR.  It will contain as many entries as the value of STAP_NUMBER _OF_TEST_DATA_REGISTERS.  If this parameter is 0 then the port width will be 1 bit wide. |



| Damagasta                           | D     | . 1       | D-fr-1  | 1              | December :                                                                                 |
|-------------------------------------|-------|-----------|---------|----------------|--------------------------------------------------------------------------------------------|
| Parameter                           | Range | •         | Default | (1             | Description Including Interdependencies)                                                   |
| STAP_RESET_VALUES_OF_T EST          | 0 - N | {<br>1'b0 |         |                | s an array containing the reset es of each TDR.                                            |
| _DATA_REGISTERS                     |       | }         |         | as ST          | parameter is a per-bit value as wide<br>TAP_TOTAL_WIDTH<br>TEST_DATA_REGISTERS.            |
|                                     |       |           |         |                | s parameter is 0 then the port width e 1 bit wide.                                         |
|                                     |       |           |         |                | parameter is used to specify the state of every bit of each TDR.                           |
| STAP_SWCOMP_ACTIVE                  | 0-1   | 0         |         | 0 : S          | WCOMP Module is absent                                                                     |
|                                     |       |           |         | 1: SV          | VCOMP Module is present                                                                    |
| STAP_SWCOMP_NUM_OF_C<br>OMPARE_BITS | 8-32  | 10        |         | comp           | parameter specifies the number of<br>pare bits present in the SWCOMP<br>pare window        |
| STAP_WTAPCTRL_RESET_V<br>ALUE       | 0-1   | 0         |         | the S<br>on th | parameter sets the default value for TAP_WTAP_CTL register. It is based e number of WTAPs. |
|                                     |       |           |         |                | value is only pratical for one WTAP olled by a sTAP.                                       |
| STAP_SUPPRESS_UPDATE_C<br>APTURE    | 0-1   | 0         |         |                | neter enables<br>RESS_UPDATE_CAPTURE register.                                             |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                | l                                                                                          |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |
|                                     |       |           |         |                |                                                                                            |

**Moved down [2]:** <#>DFx Security Parameters¶ Parameter



## 5.6 Integration Dependencies

Not applicable to this IP/IPSS

## 5.6.1 "Ad Hoc" Pins

| Name                | I/O | Functionality                    | Deassert                         |
|---------------------|-----|----------------------------------|----------------------------------|
| fdfx_powergood      | in  | See HAS document for description | See HAS document for description |
| Ftap_slvidcode      | in  | See HAS document for description | See HAS document for description |
| Stap_abscan_tdo     | in  | See HAS document for description | See HAS document for description |
| tdr_data_in         | in  | See HAS document for description | See HAS document for description |
| tdr_data_out        | out | See HAS document for description | See HAS document for description |
| sntapnw_atap_tdo_en | in  | See HAS document for description | See HAS document for description |
| ftap_pwrgood_rst_b  | in  | See HAS document for description | See HAS document for description |
| stap_isol_en_b      | in  | See HAS document for description | See HAS document for description |

## 5.6.2 Validation Requirements

Not applicable to this IP/IPSS

## 5.6.3 Interface Signals Implemented for Security

Not applicable to this IP/IPSS

## 5.7 RTL Uniquification

DFx Secure Plugin is uniqified at the IP-level.

## 5.8 Registers

 $\underline{\text{No RDL}}$  is provided for the IP. Customers need to generate it using  $\underline{\text{CTT}}$ 

| Relative Path                                                        | Fuse RDL Filename       | Description             |
|----------------------------------------------------------------------|-------------------------|-------------------------|
| /target/ <ss>/<ss_nebulon_lib>/nebulon/output/</ss_nebulon_lib></ss> | <ss-regs>.svh</ss-regs> | SS RDL file for <x></x> |
|                                                                      |                         |                         |

## 5.9 Fuses

Not applicable to this IP/IPSS

**Deleted:** Describe fuse values and soft straps (source), op codes, and expected responses.



#### 5.9.1 Fuse RDL Files

#### Table 16. RDL list:

| Relative Path                                          | Fuse RDL Filename                  | Description               |
|--------------------------------------------------------|------------------------------------|---------------------------|
| /target/mspmas_fuseagg_lib/socfusegen/<br>Pullers/rdl/ | fusegen_mspmas0_scf_ <ss>.rdl</ss> | SS aggregated IP RDL file |
| /tools/srd/fuse_rdl/                                   | m2mem_fuses.rdl                    | M2M fuses from SS         |
| /tools/srd/fuse_rdl/                                   | ss_mem_ddr_mee_fuse.rdl            | Agent logic fuses from SS |

**Deleted:** List fuse RDL file names and locations to be used by SoC.¶

Example

Formatted: TableCaption

Formatted: Font color: Custom Color(RGB(8,96,168))

## 5.10 Clock, Power, and Reset Domains

 Slave TAP operates the state machine on a single clock (ftap\_tck). The frequency can vary from 1 to 100 MHz.

The Secondary clock (ftapsslv\_tck) is a pass through.

Following are the three resets in the design.

- fdfx powergood
- ftap\_trst\_b
- ftapsslv trst b
- ftap\_pwrdomain\_rst\_b

There is no minimum assertion time for these resets. All private data registers are cleared by fdfx\_powergood. Asserting TMfsffS high for five cycles resets the TAP state machine as described in the JTAG protocol.

#### 5.10.1 Clock Domain Diagram

Not applicable to this IP/IPSS

## 5.10.2 Clock Requirements (HIP only)

HIP clock requirements are described in the file  $clock\_req.xlsx$  that is published in the doc directory of the release.

The sTAP was tested at 100 MHz. The sTAP has the following two clock domains:

- ftap tck
- ftapsslv tck

The primary and secondary clocks are two asynchronous clock domains. The logic that runs on each domain is independent from the logic that runs on the other domain. There is no clock crossing between the two domains.

All remote TDRs work on the ftap\_tck domain.

The associated ports that run on TCK2 (ftapsslv\_tck) are:

**Deleted:** Give detailed clock, power, and reset information here. ¶

Port Names

Formatted: Line spacing: single

Moved (insertion) [3]

Template version 7.1

Intel Top Secret



- ftapsslv tck
- ftapsslv\_tms
- ftapsslv trst b
- ftapsslv tdi
- atapsslv tdo
- atapsslv tdoen
- sntapnw ftap tck2
- sntapnw ftap tms2
- sntapnw ftap trst2 b
- sntapnw ftap tdi2
- sntapnw\_atap\_tdo2

sntapnw atap tdo2 en

#### 5.10.3 Power Domains

Not applicable to this IP/IPSS

## 5.11 Power Information

#### 5.11.1 Power Supply

Not applicable to this IP/IPSS

#### 5.11.2 Static Clock Gating

Not applicable to this IP/IPSS

#### 5.11.3 Power Gating

Not applicable to this IP/IPSS

#### 5.11.4 Bumps and their Power Domains

Not applicable to this IP/IPSS

#### 5.11.5 Voltage Rail Requirements (HIP only)

Voltage rail requirements are described in the file  $voltage_rail_req.xlsx$  that is published in the doc directory of the release.

## 5.12 System Startup

#### 5.12.1 Power-up Requirements

Not applicable to this IP/IPSS

```
The primary and secondary clocks are two
asynchronous clock domains. The logic that runs on each domain is independent from the logic that runs \,
on the other domain. There is no clock crossing
between the two domains.¶
All remote TDRs work on the ftap_tck domain.¶
The associated ports that run on TCK2
(ftapsslv_tck) are:¶
ftapsslv_tck¶
ftapsslv_tms¶
ftapsslv_trst_b¶
ftapsslv_tdi¶
atapsslv_tdo¶
atapsslv_tdoen¶
sntapnw_ftap_tck2¶
sntapnw_ftap_tms2¶
sntapnw_ftap_trst2_b¶
sntapnw_ftap_tdi2¶
sntapnw_atap_tdo2¶
sntapnw atap tdo2 en¶
Following are the three resets in the design. \P
\texttt{fdfx\_powergood}\P
ftap_trst_b¶
ftapsslv_trst_b¶
\texttt{ftap\_pwrdomain\_rst\_b} \P
There is no minimum assertion time for these
resets. All private data registers are cleared by {\tt fdfx\_powergood}. Asserting TMfsffS high for five
cycles resets the TAP state machine as described in
the JTAG protocol.¶
Moved up [3]: <#>The sTAP was tested at 100
following two clock domains: \P
ftap_tck¶
ftapsslv_tck¶
The primary and secondary clocks are two
asynchronous clock domains. The logic that runs on
each domain is independent from the logic that runs on the other domain. There is no clock crossing
between the two domains.¶
All remote TDRs work on the ftap_tck domain.¶
The associated ports that run on TCK2
(ftapsslv tck) are:¶
ftapsslv_tck¶
ftapsslv_tms¶
ftapsslv_trst_b¶
ftapsslv_tdi¶
atapsslv_tdo¶ atapsslv_tdoen¶
sntapnw_ftap_tck2¶
sntapnw_ftap_tms2¶
sntapnw_ftap_trst2_b¶
sntapnw_ftap_tdi2¶
sntapnw_atap_tdo2¶
\verb|sntapnw_atap_tdo2_en¶|
Resets¶
Following are the three resets in the design.¶
{\tt fdfx\_powergood}\P
ftap_trst_b¶
ftapsslv trst b¶
```

ftap\_pwrdomain\_rst\_b¶

Deleted: <#>Clock Domains

following two clock domains: ¶

The sTAP was tested at 100 MHz. The sTAP has the

Deleted: <#>¶

ftap\_tck¶ ftapsslv\_tck¶



#### 5.12.2 Power-up Sequence

The BFM provides tasks that let you create a custom power sequence by controlling the drive on  $fdfx\_powergood$  and  $ftap\_trst\_b$ 

#### 5.12.3 Initialization Sequence

Not applicable to this IP/IPSS

#### 5.12.4 Device Configuration

Not applicable to this IP/IPSS

#### 5.12.5 Header for Windows Boot

Not applicable to this IP/IPSS

#### 5.13 DFx Considerations

Not applicable to this IP/IPSS

#### 5.13.1 DFx Top-Level Signals

Not applicable to this IP/IPSS

#### 5.13.2 DFx Clock Definition

Not applicable to this IP/IPSS

### 5.13.3 Clock Crossings

Not applicable to this IP/IPSS

#### 5.13.4 VISA

Not applicable to this IP/IPSS

#### 5.13.5 DFD Triggers and Actions

Not applicable to this IP/IPSS.

#### 5.13.6 Debug Registers

Not applicable to this IP/IPSS

#### 5.13.7 Scan - Clock Gating in RTL

Not applicable to this IP/IPSS

**Deleted:** Indicate which version of DFx standards are supported for VISA, scan, etc. Describe any process for SoC to change DFx functionality, for example, to add signals to the VISA chain.¶

Deleted: Complete.¶



43

#### 5.13.8 Scan - Reset Override

Not applicable to this IP/IPSS

## 5.13.9 Scan – Constraints and Coverage

Not applicable to this IP/IPSS

## 5.13.10 TAP and Associated Registers

Not applicable to this IP/IPSS

## 5.13.11 Boundary Scan Parameters

Not applicable to this IP/IPSS

## 5.13.12 Intra-Die Variation (IDV) - for HIP only

Figure 4. JDV Circulation Example

aidv' signals

| Example |

List the lay coordinates of the cells.

Table 17. IDV Coordinates (example)

| Order | IDV Type           | X (um)  | Y (um)  | Lane Instance | Related Supply            |
|-------|--------------------|---------|---------|---------------|---------------------------|
| 0     | d8xshipidvxlllpmif | 632.520 | 214.662 | com0          | derived supply: vcca_1p05 |
| 1     | d8xshipidvmif      | 664.440 | 69.426  | lane0         | derived supply: vcca_1p05 |
| 2     | d8xshipidvmif      | 0.840   | 69.426  | lane0         | derived supply: vcca_1p05 |
| 3     | d8xshipidvmif      | 664.440 | 176.358 | lane1         | derived supply: vcca_1p05 |
| 4     | d8xshipidvmif      | 0.840   | 176.358 | lane1         | derived supply: vcca_1p05 |
| 5     | d8xshipidvamif     | 639.240 | 249.774 | com0          | derived supply: vcca 1p05 |

Show the rough location of the IDV cells.

**Deleted:** <#>Show a map of how the IDV circulation works.¶



## 5.14 Security

See the Security Development Lifecycle site for information on security-related design

https://sp2010.amr.ith.intel.com/sites/sdl/SitePages/Home.aspx

#### 5.14.1 SAI Width

Not applicable to this IP/IPSS

#### 5.14.2 Validation Requirements

Not applicable to this IP/IPSS

#### 5.14.3 Interface Signals Implemented for Security

Not applicable to this IP/IPSS.

## 5.15 Safety Support

See the Safety Development Lifecycle site for information on IP HW/SW design practices:

http://goto.intel.com/FuSaLifecycle

https://sharepoint.amr.ith.intel.com/sites/FUSA\_GlobalDomain/FuSaPublic/Published%20FuSa %20Lifecycle/Forms/AllItems.aspx

## 5.15.1 IP Safety HW Compliance

Not applicable to this IP/IPSS.

#### 5.15.2 IP Safety SW Compliance

Not applicable to this IP/IPSS.

#### 5.15.3 Safety HW Validation Requirement

Not applicable to this IP/IPSS

#### 5.15.4 Safety SW Validation Requirement

Not applicable to this IP/IPSS

#### 5.16 Emulation Support

Emulation support is added and available at tools/emulation.

Deleted: Provide the SAI width here.¶

Deleted: List security tests that need to be run at the cluster level.¶

List the security sequences that are supplied by the IP/IPSS vendor to be run at the project level.¶

Deleted: Include the list of I/Os, their description, and their proper connection at cluster level.¶

#### Formatted: BodyText

Deleted: List IP HW Safety Level reached for IP

Example: ISO-26262 ASIL Level or MFP (Intel Minimum FuSa Package)¶

List IP HW Safety Feature¶
Provide URL for IP HW Safety Feature Tag List, which provides Traceability from IP HAS to Design/Validation Spec¶

List IP HW Safety Claim Audit Support by the IP/IPSS vendor to be used at the project level.¶ Provide URL for IP HW PSA (Process Safety Audtit) File \

Provide URL for IP HW V&V (Validation and

Verification) Audit File¶

Provide URL for UP HW Feature-based Validation Quality Summary (include Func and Safety features)¶

Provide URL for IP HW Safety Analysis Summary (FMA, FMEDA, SER, etc.) Report, if HAS¶

Formatted: Font: Not Expanded by / Condensed by

Deleted: List IP SW Safety Level reached for IP HW/SW.¶

Example: ISO-26262 ASIL Level or MFP (Intel Minimum FuSa Package)¶

List IP SW Safety Feature¶

Provide URL for IP SW Safety Feature Tag List, which provides Traceability from IP HAS to Design/Validation Spec¶

List IP SW Safety Claim Audit Support by the IP/IPSS vendor to be used at the project level.¶ Provide URL for IP SW PSA (Process Safety Audtit) File¶

Provide URL for IP SW V&V (Validation and Verification) Audit File¶

Provide URL for UP SW Feature-based Validation Quality Summary (include Func and Safety features)¶

Formatted: Font: Not Expanded by / Condensed by

Formatted: BodyText

**Deleted:** List Safety HW Feature tests that need to be run at the cluster level.¶

Deleted: List Safety SW Feature tests that need to be run at the cluster level.¶

Template version 7.1

Intel Top Secret

# (intel)

## Emulation is enabled based on ace flow.

Make run emulation CUST=<CUST NAME>

## 5.17 Other Design Considerations

#### 5.17.1 rTDR Connections

Figure 5 and Figure 6 illustrate the connections between an sTAP and rTDR module.

The STAP\_RTDR\_IS\_BUSSED parameter specifies whether or not the control and data signals to the user-defined Remote Test Data Register-related pins are bussed.

- rtdr\_tap\_tdo[N]
- tap\_rtdr\_tdi[0]
- tap\_rtdr\_capture[0]
- tap rtdr shift[0]
- tap\_rtdr\_update[0]
- tap\_rtdr\_irdec[N]
- tap rtdr powergood
- tap\_rtdr\_selectir
- tap\_rtdr\_tck
- tap\_rtdr\_rti (RUTI)
- tap\_rtdr\_prog\_rst\_b[0]

Figure 6 illustrates a bussed connection (when STAP\_RTDR\_IS\_BUSSED is 1). Here the control and data signals are N bits wide. The widths and names of the signals in Figure 6 are:

- rtdr tap tdo[N]
- tap\_rtdr\_tdi[N]
- tap\_rtdr\_capture[N]
- tap\_rtdr\_shift[N]
- tap rtdr update[N]
- tap\_rtdr\_irdec[N]
- tap\_rtdr\_powergood

**Deleted:** Use as needed. For example, PCIe WAKE# signals, SATA LED support, USB2 recommendations on over-current detector sharing, etc.¶ Include custom block requirements such as register, scan, or other custom logic.¶



46

- tap\_rtdr\_selectir
- tap\_rtdr\_tck
- tap\_rtdr\_rti (RUTI)
- tap\_rtdr\_prog\_rst\_b[N]

Figure 5. Non-Bussed Connections Between sTAP and RTDR Modules



Figure 6. Bussed Connections Between sTAP and RTDR Modules





#### 5.17.1.1 IR Decoder to RTDRs Connection Order

Figure 7 illustrates the order in which IR decoder connections are made to rTDRs for the  $\max$ configuration (a configuration with all of the sTAP features enabled). The max config file is

\$IP\_ROOT/source/rtl/include/configs/stap\_params\_include\_max.inc

The  ${\tt STAP\_INSTRUCTION\_FOR\_DATA\_REGISTERS}$  parameter holds the IR Table, as shown in

Figure 7. Snapshot of STAP\_INSTRUCTION\_FOR\_DATA\_REGISTERS

```
rameter [(((STAP_SIZE_OF_EACH_INSTRUCTION + '2) * STAP_NUMBER_OF_TOTAL_REGISTERS) - 1):0] STAP_INSTRUCTION_FOR_DATA_REGISTERS = {
    '1556, SECURE_RED), //Opcode Address for RTDR1
    '156, SECURE_RED), //Opcode Address for RTDR1
    '156, SECURE_RED), //Opcode Address for RTDR1
    '156, SECURE_RED), //Opcode Address for BTDR1
    '156, SECURE_RED), //Opcode Address for BTDR1
    '156, SECURE_RED), //Opcode Address for BTDR2
    '156, SECURE_ORANGE), //Opcode Address for BTDR2
    '156, SECURE_ORANGE), //Opcode Address for BTDR2
    '156, SECURE_ORANGE), //Opcode Address for BTDR3
    '156, SECURE_OREDN), //Opcode Address for BELGET
    '156, SECURE_OREDN), //Opcode Address for BELGET
    '156, SECURE_OREDN), //Opcode Address for BTDR3
    '156, SECURE_OREDN), //Opcode Address for BTDR3

16'h01, SECURE_GREEN}, //Opcode Address for SAMPLE/PRELOAD
{STAP_SIZE_OF_EACH_INSTRUCTION{1'b1}}, SECURE_GREEN} //Opcode Address of BYPASS
```

When entering the values for the parameter STAP\_INSTRUCTION\_FOR\_DATA\_REGISTERS array, you must enter them from the top down in the following order:

- 1. The RTDR opcodes
- 2. The Internal TDRs
- 3. The various opcodes resulting from the enabling of each feature

Table 18. IR Opcodes for Max Config (Supplied with the IP)

| Opcode (Hex) | Register      | IR_Decoder_Bit                                     |
|--------------|---------------|----------------------------------------------------|
| 56           | RTDR2         | stap_irdecoder_drselect(20)<br>(tap_rtdr_irdec(2)) |
| 46           | RTDR1         | stap_irdecoder_drselect(19)<br>(tap_rtdr_irdec(1)) |
| 36           | RTDR0         | stap_irdecoder_drselect(18)<br>(tap_rtdr_irdec(0)) |
| 6B           | Internal TDR1 | stap_irdecoder_drselect(17)                        |
| 34           | Internal TDR0 | stap_irdecoder_drselect(16)                        |
| 14           | TAPC_REMOVE   | stap_irdecoder_drselect(15)                        |
| 13           | TAPC_WTAP_SEL | stap_irdecoder_drselect(14)                        |
| 10           | TAPC_SEC_SEL  | stap_irdecoder_drselect(13)                        |
| 0D           | EXTEST_TOGGLE | stap_irdecoder_drselect(12)                        |
| 07           | RUNBIST       | stap_irdecoder_drselect(11)                        |
| 06           | INTEST        | stap_irdecoder_drselect(10)                        |
| 04           | CLAMP         | stap_irdecoder_drselect(09)                        |

Intel Top Secret Template version 7.1 47



| Opcode (Hex) | Register       | IR_Decoder_Bit              |
|--------------|----------------|-----------------------------|
| 03           | PRELOAD        | stap_irdecoder_drselect(08) |
| 11           | TAPC_SELECT    | stap_irdecoder_drselect(07) |
| 0F           | EXTEST_TRAIN   | stap_irdecoder_drselect(06) |
| 0E           | EXTEST_PULSE   | stap_irdecoder_drselect(05) |
| 0C           | SLVIDCODE      | stap_irdecoder_drselect(04) |
| 09           | EXTEST         | stap_irdecoder_drselect(03) |
| 08           | HIGHZ          | stap_irdecoder_drselect(02) |
| 01           | SAMPLE/PRELOAD | stap_irdecoder_drselect(01) |
| FF           | BYPASS         | stap_irdecoder_drselect(00) |

#### 5.17.2 wTAP Control Signals

The internal control signals  $stap\_capturewr\_int$  and  $stap\_shiftwr\_int$  are captured with respect to the rising edge of the clock  $ftap\_tck$  when the state machine is in CAIR/CADR and SHIR/SHDR respectively. These signals are flopped on negedge and become  $sn\_fwtap\_capturewr\_neg$  and  $sn\_fwtap\_shiftwr\_neg$ . The specific polarity of these signals is brought out through a mux, the final outputs of which are  $sn\_fwtap\_capturewr$  and  $sn\_fwtap\_shiftwr$ . This mux is controlled by the parameter  $stap\_capturewr$  are  $stap\_capturewr$  and  $sn\_fwtap\_capturewr$  and  $sn\_fwtap\_capturewr$  and  $sn\_fwtap\_capturewr$  are  $sn\_fwtap\_capturewr$  and  $sn\_fwtap\_capturewr$  are  $sn\_fwtap\_capturewr$  and  $sn\_fwta$ 

The default value of parameter STAP\_ENABLE\_WTAP\_CTRL\_POS\_EDGE is 0, which selects the falling edge clock capture control signals. To select the rising edge clock captured control when the wTAP is enabled, set the STAP\_ENABLE\_WTAP\_CTRL\_POS\_EDGE value to 1.

Figure 8 illustrates the logic for the wTAP control signals in detail.

Figure 8. wTAP Control Signal Logic





#### 5.17.3 RTDR Control Signals for use in Core Logic

If a SoftIP block implements a Remote TDR and has a requirement to operate it in a clock domain other than TAP, then the TAP control signals must be synchronized into the IP clock domain. For this, the rTDR control signals from sTAP have to first be flopped with tap\_rtdr\_tck and then double synchronized. This prevents any CDC errors pertaining to placement of combinatorial logic in front of a double sync flop. Figure 9 illustrates the logic you will need to use.

Figure 9. Synchronization Logic for tap rtdr capture



This logic can also be used when you need to have a double synchronized version of tap rtdr update and tap rtdr irdec.

```
Moved up [4]: <#>In order to use the sTAP IP, you
must generate the RTL and Testbench configuration
parameters files.¶
```

#### Script-based Parameter Generation¶

To generate the default configuration parameters for use with the RTL and Testbench designs, use the provided Perl script. To run the script:¶

perl parameters.pl¶

The script creates four parameter files with a userspecified name pre-appended to the file name. For example, if you specify "Pentium" then the following files are generated.¶
stap\_params\_include.inc¶
tb\_param.inc¶

Pentium\_sTAP\_soc\_param\_values.inc¶ Pentium\_sTAP\_soc\_param\_overide.inc¶ Pentium\_stap\_instance.sv¶

The first two files are for the running the IP in standalone mode with the Env that is supplied with the release. The third and fourth files are the RTL parameter files to be used by the SoC or IP team members instantiating the sTAP in their designs.¶ The fifth file, Pentium stap instance.sv, includes the third and fourth files

(Pentium sTAP soc param values.inc and Pentium sTAP soc param overide.inc), and generates the sTAP module interface while instantiating the sTAP. You can use this file "as is" to instantiate the sTAP module in your SoC.¶ Before running in standalone mode, manually copy the generated RTL and Testbench parameter files to the appropriate directories: ¶

Copy the RTL parameter file as follows: ¶ cp \$1P\_ROOT/scripts/stap\_params\_include.inc \9 \$1P\_ROOT/source/rtl/include/stap\_params\_inclu

Copy the Testbench parameter file as follows: ¶ cp \$IP\_ROOT/scripts/tb\_param.inc \¶
\$IP\_ROOT/verif/tb/include/tb\_param.inc¶

Copy the appropriate \*\_soc\_\*.inc files to your project-specific include directory.¶ Next, edit the user-definable parameters in the RTL

parameter file:¶ Open the RTL parameter file (in this example, stap params include.inc) in a text editor and change the user-defined parameters (as indicated by **bold** font in the parameter tables in section 5.5.2) as

necessary. Do not change the derived parameters

(parameter values not in bold).¶

Tool-based Parameter Generation¶
Instead of manually editing the RTL parameter file, you can use the Parameter Generation Tool to change the user-defined RTL parameter (see the parameter tables in section 5.5.2). When you start the Parameter Generation tool, it generates a SystemVerilog parameter override file for instantiating the IP.¶

**Deleted:** <#>Generating Configuration Parameters¶

Deleted: <#>

Deleted: <#>

Deleted: <#>



## 6 Physical Integration

## 6.1 Memory Requirements

Not applicable to this IP/IPSS

Enter the following information for each array.

| Array type and number of instances               | Not Applicable |
|--------------------------------------------------|----------------|
| Functional usage (how many bits are used)        | Not Applicable |
| Highest functional clock frequency               | Not Applicable |
| Floorplan details                                | Not Applicable |
| Security requirements                            | Not Applicable |
| IP/IPSS power draw limitations for array testing | Not Applicable |

## 6.2 Subsystem Requirements

#### 6.2.1 Hierarchy Details

Not applicable to this IP/IPSS

#### 6.2.2 Area and Floorplan Details

Not applicable to this IP/IPSS.

#### 6.2.2.1 Boundary

Not applicable to this IP/IPSS

#### 6.2.2.2 Area Allocations and Confidence

Not applicable to this IP/IPSS

### 6.2.2.3 Interface Requirements and Confidence

Not applicable to this IP/IPSS

## 6.2.3 Fabric Convergence Requirements and Confidence

Not applicable to this IP/IPSS,

#### 6.2.4 OTH Straps (Logical)

Not applicable to this IP/IPSS

**Deleted:** This section is intended to capture the aspect ratio requirements and any fixed size impact, etc., of memories that will be used in the IP/IPSS. It is not intended to be "accurate" so much as an indication of what the impact and limitations might be. As this information will be based on the current memories, it would be only as accurate as the current design. ¶

Deleted: Provide hierarchy details (table form, list all partitions, lib variant type, HIPs, ASM levels) per logical/physical variants for SoC with design environment that would be used by Belize for inheritance. Capture all variants. If the design plan has significant unique aspects, have a separate doc covering per variant.¶
Example:¶

SubSystem Variant Name¶

Block Name

Deleted: Complete.¶

**Deleted:** Include any special floorplan considerations, like EOA (edge of active) abutment acknowledgement, orientation, etc.¶

**Deleted:** Provide area data, cell utilization, critical cut, and implementation status (RTL maturity, PD convergence status and confidence). Cell congestion and routing congestion, routing and HIP based critical cuts should be explained per partition. Basically, this section should be used to describe the floorplan area consumed, as well as any sensitivities and any tradeoffs/options explored.¶

Provide a detailed accounting for the area consumed by each partition in your subsystem (total block area, area consumed by the HIPs, area consumed by synthesized content, area consumed by physical cells [halos, fiducials, taps, utilization percentage, etc.]).¶

**Deleted:** Provide detail of pin/terminal requirements on major signal buses, routing specs, and/or metal sharing that may need special handling (NDR, track sharing, no repeaters, dependency on other HIPS/IP/IPSS). Indicate placeholder interfaces (buses/signals that are not currently connected in the design or RTL) that may be of lower confidence. Please call out any contentious interface issues/concerns.¶

[Analog Integration] Provide a list of top-level analog interface signals, associated electrical and routing specs for SOC routing, and pin/port locations. (analog signal: signals that convey analog-level voltage or current that need to be sent or consumed)¶

#### Pin Name/Bus

**Deleted:** Details of internal design (bit ordering, latch repeaters, BGF, LS, latch placement, power delivery needs, CLKing needs) that SoC needs to be aware of during SoC design planning. Indicate (with diagrams and/or descriptions) any placement/alignment dependencies expected between other SoC/parent level HIP/IPSS (in the case of IP delivered as multiple components, or IO and controller delivered separately, etc.) 10

Acknowledgement of necessary repeater keep-outs, power islands, comprehension of TD wire requirements and constraints from above and internal obstacles.



#### 6.2.5 Clocking Domains and Entry/Exit Points

Not applicable to this IP/IPSS

#### 6.2.6 Global Elements

Not applicable to this IP/IPSS.

#### 6.2.7 Power Domains and Power Grid Interface Requirements

Not applicable to this IP/IPSS,

#### 6.2.8 Timing Considerations

Not applicable to this IP/IPSS,

#### 6.2.9 Power

Not applicable to this IP/IPSS

#### 6.2.10 QRE-related Information

Not applicable to this IP/IPSS

## 6.3 Open Issues

Not applicable to this IP/IPSS

**Deleted:** Provide details of any straps requiring OTH style tie off (non-edge pin) including reason for OTH style, location, accessibility options, and layer. ¶ **Pin Name** 

**Deleted:** Document all clocks used in the subsystem. Include a list of clocks (freq/domains/etc.) and distribution style (CTS/MCTS/CTM) in each APR partition (when different).¶ **Clock Name** 

**Deleted:** Include acknowledged specs/opens/issues for physical cell planning, including IDV/ODI/VDM, global fiducials, voltage clamps, DTS, and DICs (where applicable). Add an annotated floorplan picture with the actual/planned/agreed locations for global fiducials, drop-in-cells and IDV/ODI/VDM with an X & Y ruler included in background for easy visual assessment of meeting pitch requirement. ¶ Clearly call out any areas that will not meet global cell spacing requirements along with reason and impact on design to meet the requirements (area growth, etc.). ¶

**Deleted:** List power domains, HPML, connectivity, distribution strategy (closed/agreed with parent), and associated conditions (if design voltage is different than HIP in any of the usage contexts) and description for each power domain (FIVR/MBVR, tunable/not, constant/V-Range).¶

Provide a subsystem floorplan picture clearly annotating the location of each power domain, locations where power is required to stitch across interface (LSF, etc.), secondary/interleaved power grids for LSFs, and preliminary clamp locations. This will be used at SoC to ensure bumps are planned in needed locations. ¶

**Deleted:** List known critical timing paths on subsystem interface. For instance, historical critical paths, confidence in convergence by 0p8 to SoC provided timing SPEC.¶

Document subsystem-specific permanent interface timing exceptions. No need for things covered by global exceptions.¶

**Deleted:** Document the summary of the subsystem power targets vs. best available power rollup/estimates.¶

Document power consumption requirements persupply (current requirements, etc.).¶
[Analog Integration] For section that has IO AIP, please provide a reference/link to AIP power roll up.¶

**Deleted:** For analog/IO components and digitial logic in your subsystems, Please document the RV and aging conditions planned/used in the SS. This should be reviewed by QRE already, and is consistent with SoC expectation.

If there is any high-voltage specific requirement (i.e., area/routing subject to HDRC rules) in the subsyste ....

**Deleted:** List out, in detail, any open issues that are being worked on but still lack full closure for solid long term SD execution. Especially highlight problematic, complicated, or tight peer and/or parent interactions, conflicting MI constraints, known incorrect UPF SRSNs, known incorrect LIB clock references, known upcoming interfaces changes that are pending, etc.¶

Slave TAP (sTAP) Integration Guide



## 7 Connectivity Chains and IP/IPSS-specific Features (HIP only)

Not applicable to this IP/IPSS





## 8 Verification Environment for Integration

#### 8.1 Testbench Overview

The Verification ENV is in OVM methodology. The Testbench architecture is illustrated in Figure 10. The exact files for each block are provided in the diagram. The Env class is extended from the  $ovm\_env$ . It instantiates all the OVM components: master agent, slave agent, Scoreboard, Coverage, and OVM report.

Figure 10. Unit-Level Testbench Block Diagram without the DFx Secure Plugin



The verification environment is redrawn after integrating the DFx Secure Plugin verification.

Deleted: Use these sections to outline verification information related to system integration.¶
For additional details, see the complimentary SIIP Verification Plan.¶



Figure 11. Unit-Level Testbench Block Diagram with the DFx Secure Plugin



## SoC-specific Validation

By integrating in Sandbox, we verified this IP for an SoC-Specific Validation.

#### 8.3 Validation Parameters

#### 8.3.1 #defines

Example:

setenv GENERATED FILES FOR JTAGBFM \${IP ROOT}/verif/ctt files/taplink +define+INTEL SVA OFF+STAP SVA OFF+EMULATION" +define+CTECH LIB META ON+CTECH LIB PLUS1 ONLY

## 8.3.2 +define Command Arguments

+plusarg save +CTECH LIB PLUS1 ONLY=1 +plusarg save +CTECH LIB META ON=1

**Deleted:** Verification areas that cannot be tested by the IP/IPSS and have to be tested by the SoC. Call out high-risks and assumptions.¶

**Deleted:** Document any defines and variables that are referenced by the test island or environment that can be overridden during integration, build, or runtime. List files that may be needed for connecting non-standard signals and the associated defines.¶

Deleted: ¶

Formatted: Command Line 1

Formatted: Command Line 1

Deleted: ¶

Intel Top Secret Template version 7.1 54



## 8.3.3 Parameters

In order to configure the sTAP, you need to generate the RTL and Testbench configuration parameters file as described in section 1, Generating Configuration Parameters). The below table describes the Testbench configuration parameters for this IP.

Table 19. TB PARAMETERS

| Parameter Name                           | Range       | Default | Description (Including Interdependencies)                                                                                                                                                         |
|------------------------------------------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MULTIPLE_TAP                             | Fixed at 0  | 0       | Specifies the presence of multiple TAPs in the Env. The value 0 means no multiple TAPs are present.                                                                                               |
| NO_OF_SLAVE_TAP                          | Fixed at 1  | 1       | Specifies the number of Slave TAPs present in the Testbench Env.                                                                                                                                  |
| IDCODE_WIDTH                             | Fixed at 32 | 32      | Specifies the width of IDCODE register.                                                                                                                                                           |
| CLOCK_PERIOD                             | INTEGER     | 10000   | Specifies the clock period.                                                                                                                                                                       |
| LENGTH_OF_BSCAN_CHAIN                    | INTEGER     | 3       | Specifies the width of the Boundary Scan register.                                                                                                                                                |
| SIZE_OF_IR_REG_STAP                      | Minimum 8   | 16      | Specifies the size of the sTAP instruction register.                                                                                                                                              |
| STAP_EN_TAP_NETWORK                      | 0/1         | 1       | Specifies whether the TAP Network connected to sTAP is enabled. If it is enabled, sTAP generates the required signals to drive the TAPNW.                                                         |
| STAP_NUM_OF_TAPS_IN_TAP_NETWORK          | 0 to N      | 4       | Specifies the number of TAPs that can be present on a TAPNW.                                                                                                                                      |
| STAP_NO_OF_TAPS_IN_TAP_NETWORK           | 1 to N      | 4       | Specifies the number of TAPs present in a TAPNW.  It is also used for some signal declaration, and if the number of TAPs in TAPNW is 0 then its value will be set to 1 to avoid compile warnings. |
| STAP_WIDTH_OF_SEC_SEL_REG_IN_STAP        | 0 to N      | 4       | Specifies the width of the SEC SEL register in sTAP.                                                                                                                                              |
| STAP_EN_WTAP_NETWORK                     | 0/1         | 1       | Specifies whether the wTAP<br>Network connected to sTAP is<br>enabled. If it is enabled, sTAP<br>generates the required signals to<br>drive the WTAPNW.                                           |
| STAP_NUMBER_OF_WTAPS_IN_WTAP<br>_NETWORK | 0 to N      | 3       | Specifies the number of wTAPs that can be present on a WTAPNW.                                                                                                                                    |
| STAP_WTAP_NETWORK_SERIES_OR<br>_PARALLEL | 0/1         | 0       | Specifies whether the wTAPs present on a WTAPNW are connected in parallel or in series:  0: Parallel  1: Series                                                                                   |

Commented [TL13]: caption



| Parameter Name                   | Range   | Default | Description (Traduction Tetradores description)                                                                                                                                                                                                     |
|----------------------------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STAP_NO_OF_WTAPS_IN_WTAP_NETWORK | 1 to N  | 3       | (Including Interdependencies) Specifies the number of wTAPs                                                                                                                                                                                         |
|                                  |         |         | present in a WTAPNW.                                                                                                                                                                                                                                |
|                                  |         |         | It is also used for some signal declaration, and if the number of wTAPs in the WTAPNW is 0 then the parameter value will be set to 1 to avoid compile warnings.                                                                                     |
|                                  |         |         | If the number of wTAPs in the WTAPNW is more than 1, and the wTAPs are connected in series, the parameter value will also be set to 1 to avoid compile warnings.                                                                                    |
| STAP_NUM_OF_WTAPS_IN_WTAP_NETWOR | 0 to N  | 3       | Specifies number of wTAPs present in a WTAPNW.                                                                                                                                                                                                      |
|                                  |         |         | It is also used for some internal computation, and if the number of wTAPs in the WTAPNW is more than 1 and the wTAPs are connected in series, then the parameter value will be set to 1 to avoid data comparison errors during simulation.          |
| NO_OF_RW_REG                     | INTEGER | 13      | Specifies the number of registers in the sTAP.                                                                                                                                                                                                      |
| TOTAL_DATA_REGISTER_WIDTH        | 1-65535 | 135     | Provides the sum of the register width of all register.                                                                                                                                                                                             |
| BYPASS_TRANS_WIDTH               | 1-65535 | 3       | Specifies the number shifts in Bypass state.                                                                                                                                                                                                        |
| RO_REGISTER_WIDTH                | 1-65535 | 37      | Provides the width of the registers that do not contain parallel data.                                                                                                                                                                              |
| TB_SECURE_GREEN                  | 0-3     | 2'b00   | Specifies the security policy setting on the TAP opcodes. This parameter sets the security level to green (low). When it is applied on an opcode, Intel and all Intel customers will get access to this opcode.                                     |
| TB_SECURE_ORANGE                 | 0-3     | 2'b01   | Specifies the security policy setting on the TAP opcodes. This parameter sets the security level to Orange (medium). When it is applied on an opcode, it serves a partial unlock such that only selected Intel customers get access to this opcode. |
| TB_SECURE_RED                    | 0-3     | 2'b10   | Specifies the security policy setting on the TAP opcodes. This parameter sets the security level to Red (high). When it is applied on opcode STAP_INSTRUCTION_FOR_DATA_REGISTERS, the opcode becomes private and is visible only to debug in Intel. |



| Parameter Name        | Range                        | Default                                                                                                                                                                                                                                                                                                                                                                                                                                   | Description (Including Interdependencies)                    |
|-----------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| RW_REG_ADDR           | Depends on<br>IR Width       | { //16'h36, //RTDR 16'h6B, 16'h34, 16'h14, 16'h13, 16'h10, 16'h0D, 16'h06, 16'h07, 16'h0F, 16'h0F, 16'h09, 16'h01 };                                                                                                                                                                                                                                                                                                                      | Defines the addresses for all registers.                     |
| RW_REG_COLOR          | (2*NO_OF_<br>RW_REG)-<br>1:0 | TB_SECURE_RED, TB_SECURE_ORANGE, TB_SECURE_ORANGE, TB_SECURE_ORANGE, TB_SECURE_GREEN, | Defines the security level for each opcode.                  |
| CON_NO_OF_DR_REG_STAP |                              | 16'd13                                                                                                                                                                                                                                                                                                                                                                                                                                    | Provides the sum of the register width of all the registers. |



| Parameter Name                | Range                             | Default                                                                                                                                                                                                                                              | Description (Including Interdependencies)                                                                                                                                                                                                                                                                                                        |
|-------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RW_REG_WIDTH                  | 1-65535                           | { 16'd32, 16'd32, 16'd1, 16'd3, 16'd4,16'd3, 16'd3,                                                                                                                                   | Defines the widths of all of the registers.                                                                                                                                                                                                                                                                                                      |
| TB_DATA_REGISTER_RESET_VALUES | 0/1 per bit<br>of the<br>register | {     32'h99AA_5566 ,     32'hAA55_6699 ,     1'd0,     3'd0,     4'd0,     3'd0,     3'd0,     8'd0,     3'd0,     3'd0, }; | Defines the reset value of all registers.                                                                                                                                                                                                                                                                                                        |
| TB_LOAD_PIN_OR_NOT_LOOPBACK   | 0/1 per bit<br>of the<br>register | {     32'h0000_FFFF,     32'h0000_FFFF,     1'd0,     3'd0,     4'd0,     3'd0,     3'd0, };                       | This parameter is a per-bit value used to specify whether the each bit of the TDR captures a fixed value (from tdr_data_in bus) or the looped-back value coming from the corresponding bit of tdr_data_out bus.  0: Loops back the TDR value from tdr_data_out in capture state  1: Takes the tdr_data_in value from core logic in capture state |



| Daniel Manager                   |                                   | D - C II | B                                                                                                                                                                                                                                                                          |
|----------------------------------|-----------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter Name                   | Range                             | Default  | Description (Including Interdependencies)                                                                                                                                                                                                                                  |
| NO_PARALLEL_OUT_BIT_WIDTH        | 0/1 per bit<br>of the<br>register | 37       | Specifies the width of the TDR data_out. This is used for data comparison in Scoreboard.                                                                                                                                                                                   |
| NUM_OF_DFX_FEATURES_TO_SECURE    | 0 to N                            | 3        | Specifies number of features supported in the current TAP controller.                                                                                                                                                                                                      |
| DFX_SECURE_WIDTH                 | 0 to N                            | 4        | Specifies width of ftap_dfxsecure and atap_dfxsecure ports.                                                                                                                                                                                                                |
| SIZE_OF_IR_REG                   | INTEGER                           | 16       | Specifies size of the instruction register.                                                                                                                                                                                                                                |
| TB_REMOTE_TDR_ENABLE             | 0/1                               | 0        | Enables the use of Remote TDRs.<br>Disabling the use of RTDRs makes<br>the IP backward compatible.                                                                                                                                                                         |
| TB_NO_OF_REMOTE_TDR              | 0 to N                            | 0        | Specifies the number of remote TDRs.                                                                                                                                                                                                                                       |
| TB_NO_OF_REMOTE_TDR_NZ           | 1 to N                            | 1        | Specifies the number of remote TDRs.  It is also used for some signal declaration, and if the number of Remote TDRs is 0 then its value will be set to 1 to avoid compile warnings.                                                                                        |
| TB_RTDR_IS_BUSSED_NZ             | 1 to N                            | 1        | A unique set of Capture,     Shift, Update, and TDI     signals are provided to each     RTDR.     Single set of Capture, Shift,     Update, and TDI signals is     fanned out to all RTDRs.                                                                               |
| TB_SIZE_OF_REMOTE_TDR            | 32                                | 0        | Generates the exact RTDR size for emulating the behavior in Testbench.                                                                                                                                                                                                     |
| TB_DISABLE_MISC_DRIVE            | 0/1                               | 0        | A few of the miscellaneous pins on the sTAP are driven from the Pin Interface. By setting this to 1 the drive from pin interface is disabled allowing integration teams to drive their specific value.  This parameter is set to 0 in the standalone test Env for this IP. |
| TB_DFX_NUM_OF_FEATURES_TO_SECURE | Integer                           | 3        | Used to override IP<br>dfxsecure_plugin Testbench<br>parameters and specifies the<br>number of features supported in<br>the current TAP controller.                                                                                                                        |
| TB_DFX_SECURE_WIDTH              | Integer                           | 4        | Used to Overide ip-<br>dfxsecure_plugin TB parameters<br>and it Specifies width of<br>ftap_dfxsecure and<br>atap_dfxsecure ports.                                                                                                                                          |



| Parameter Name    | Range             | Default | Description (Including Interdependencies)                                                       |
|-------------------|-------------------|---------|-------------------------------------------------------------------------------------------------|
| TB_DFX_USE_SB_OVR | 0/1               | 0       | Specifies whether to use the user defined DFx Secure Feature values or the sb_policy_ovr_value. |
|                   |                   |         | If this parameter is set then the DFx Secure Plugin will use the sb_policy_ovr_value input.     |
| TB_CLK_PERIOD     | Not<br>Applicable | 10ns    | Specifies the clock period used in test environment.                                            |
| STAP_NUM_OF_ITDRS | 0 - N             | 0       | Specifies the width of opcode 0x16. It is equal to number of ITDRs.                             |

Intel Top Secret



Table 20. DFx Security Parameters

| <u>Parameter</u> <u>I</u> | Range           | <u>Default</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <u>Description</u><br>(Including Interdependencies)                                                                                 |
|---------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|                           | ot<br>pplicable | <pre> { // 3 dfx features + 2 // sa controls {3'b001,2'b11}, // =&gt; Policy 15 (Part Disabled) {3'b010,2'b11}, // =&gt; Policy 14 (User8 Unlocked (3'b010,2'b11}, // =&gt; Policy 13 (User7 Unlocked) {3'b010,2'b11}, // =&gt; Policy 12 (User6 Unlocked) {3'b010,2'b11}, // =&gt; Policy 11 (User5 Unlocked) {3'b010,2'b11}, // =&gt; Policy 10 (User4 Unlocked) {3'b010,2'b11}, // =&gt; Policy 9 (User3 Unlocked) {3'b010,2'b11}, // =&gt; Policy 9 (User3 Unlocked) {3'b010,2'b11}, // =&gt; Policy 9 (User3 Unlocked) {3'b010,2'b11}, // =&gt; Policy 7 (InfraRed Unlocked) {3'b010,2'b11}, // =&gt; Policy 7 (InfraRed Unlocked) {3'b010,2'b11}, // =&gt; Policy 5 (OEM Unlocked) {3'b010,2'b11}, // =&gt; Policy 5 (OEM Unlocked) {3'b010,2'b11}, // =&gt; Policy 4 (Intel Unlocked) {3'b100,2'b11}, // =&gt; Policy 4 (Intel Unlocked) {3'b100,2'b11}, // =&gt; Policy 4 (Intel Unlocked) {3'b100,2'b11}, // =&gt; Policy 3 (Delayed Auth Locked)  3'b1001,2'b11}, // =&gt; Policy 3 (Delayed Auth Locked)  3'b1001,2'b111}, // =&gt; Policy 3 (Delayed Auth Locked)  Output  Delicy 4 (Intel Locked)  Output  Delicy 5 (Delayed Auth Locked)  Output  Delicy 6 (Delayed Auth Locked)  Output  Delicy 6 (Delayed Auth Locked)  Output  Delicy 10 (Delayed Aut</pre> | This parameter determines the lookup table necessary to assign the appropriate policy with the DFx feature(s) including VISA access |

Commented [TL14]: 5.5.3-5.5.6 not template sections

Commented [HU15R14]: Moved to template section

Moved (insertion) [2]

Formatted: TableCaption, No bullets or numbering



## Table 21. TAP 0.7 Network Configuration Parameters

| <u>Parameter</u>                       | Range        | <u>Default</u> | <u>Description</u><br>(Including Interdependencies)                                                                                                                                                                                                          |
|----------------------------------------|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STAP_NUMBER_OF_TAPS_IN<br>_TAP_NETWORK | <u>0 – N</u> | 4              | Specifies the number of TAPs that can be present in a TAP Network                                                                                                                                                                                            |
| STAP_DFX_SECURE_POLICY _SELECTREG      | <u>0 - 1</u> | <u>0</u>       | Determines the security policy settings of the TAPs on the TAP network                                                                                                                                                                                       |
| STAP_ENABLE_TAPC_REMOVE                | 0-1          | 1              | This is a 1-bit DR opcode that enables the TAP TDI input to "pass-through" this TAP to the TAP.7 network. Writing a 1 to this register gates the internal TDI and TMS signals to the FSM/logic block. It will not add any flop delays in its path to output. |

#### Table 22. wTAP Network Configuration Parameters

| <u>Parameter</u>                                       | Range        | <u>Default</u> | <u>Description</u><br>(Including Interdependencies)                                                                                                                                                                      |
|--------------------------------------------------------|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STAP_NUMBER_OF_WTAPS_IN_<br>_NETWORK                   | <u>0</u> – N | <u>3</u>       | <u>Specifies the number of wTAPs</u> that can be present in a wTAP Network.                                                                                                                                              |
| STAP_WTAP_NETWORK_ONE_FOR<br>_SERIES_ZERO_FOR_PARALLEL | 0 - 1        | Ω              | Determines whether the wTAPs on a wTAP Network are connected in series or in parallel:  0: Parallel  1: Serial                                                                                                           |
| STAP_ENABLE_WTAP_CTRL _POS_EDGE                        | 0-1          | 1              | When wTAP is enabled, this parameter allows you to specify whether control signals like fsm capture dr and fsm shift dr are enabled with the positive or negative edge of the clock:  0: Negative edge  1: Positive edge |

## Table 23. Remote Test Data Register Configuration Parameters

| Parameter                                  | Range        | <u>Default</u> | <u>Description</u> (Including Interdependencies)                                                                                                                    |
|--------------------------------------------|--------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STAP_NUMBER_OF_REMOTE _TEST_DATA_REGISTERS | <u>0</u> – N | <u>Q</u>       | <u>Specifies the number of remote TDRs that are</u> present in the sTAP                                                                                             |
| STAP_ENABLE_RTDR_PROG_RST                  | 0 - 1        | 0              | Specifies the programmable reset option for RTDRs.                                                                                                                  |
|                                            |              |                | If the value of this parameter is set to 1, then the TAPC_RTDRRSTSEL and TAPC_TDRRSTEN registers come into existence.                                               |
|                                            |              |                | You must specify which register has the programmable reset option by writing 1 to the corresponding bit position for each of the RTDRs in TAPC_RTDRRSTSEL register. |
|                                            |              |                | The applicable programmable reset is determined by the value programmed in TAPC_TDRRSTEN register.                                                                  |

Formatted: TableCaption, No bullets or numbering

Formatted: TableCaption, No bullets or numbering



| Parameter           | Range | <u>Default</u> | <u>Description</u> (Including Interdependencies)                                                                                                                            |
|---------------------|-------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STAP_RTDR_IS_BUSSED | 0-1   | 1              | A unique set of Capture, Shift, Update, and TDI signals are provided to each RTDR.     A single set of Capture, Shift, Update, and TDI signals are fanned out to all RTDRs. |

Formatted: BodyText

Deleted: Complete.¶

Formatted: Heading 3

Deleted: Complete.¶

Formatted: Heading 3

#### 8.3.4 Variables

Not applicable to this IP/IPSS,

#### 8.3.5 Overrides

Not applicable to this IP/IPSS,

#### 8.3.6 Plusargs

Following are the plusargs used.

#### 8.3.7 Pre- and Post- TI Imports

jtagBfm and DfxSecurePlugin Agent TI's are imported,

#### Deleted: Complete.¶

Formatted: Heading 3

Deleted: Complete.¶

## 8.4 Verification Libraries

Not applicable to this IP/IPSS

## 8.5 Testbench Components and Connectivity

#### 8.5.1 Testbench Directory Structure

Table 24. <u>Testbench Directory Description</u>

| Content               | Directory Relative to IP ROOT            |
|-----------------------|------------------------------------------|
| Environment Files and | verif/tb/STapEnv.sv                      |
|                       | <pre>verif/tb/STapEnv_Converged.sv</pre> |
| scoreboard            | verif/tb/STapScoreBoard.sv               |
| <u>Tracker</u>        | verif/tb/STapOutputMonitor.sv            |
|                       | <pre>verif/tb/STapInputMonitor.sv</pre>  |
| coverage              | verif/tb/STapCoverage.sv                 |
| PInn interaface       | verif/tb/stap pin if.sv                  |

**Deleted:** In the following subsections, list major validation structures included in drop and how they connect to the DUT.  $\P$ 

Formatted: TableCaption

Template version 7.1

Intel Top Secret



| Content  | Directory Relative to IP_ROOT |
|----------|-------------------------------|
| Test Lib | verif/tests/STAPTestPkg.sv    |

#### 8.5.2 Test Island

Test Island is a module in the environment. The only reusable part of this IP in the Testbench is the instantiation of the pin interface through the virtual interface container. There is a string-based association of the interface for this IP. A  $set\_config\_object$  with a unique string is set in the Test Island. A  $get\_config\_object$  of the same string is fetched in the TapEnv. In this way the interface is passed.

A consumer of this IP needs to instantiate the Test Island as is done in TapTop.sv.

The program block still is used in the module top to connect the Env and the RTL. However, no interfaces are passed here as this is done in the Test Island. The code sample below (from file TapTop.sv) instantiates the Test Island in the top module:

Endmodule.

#### Making Test Island Connections

Table 25 describes the signal that needs to be connected at the SoC level.

#### Table 25. Test Island Connections

| Signal          | Connect to      | Description                                                            |
|-----------------|-----------------|------------------------------------------------------------------------|
| Primary_if      | i_TapTestIsland | Passes the primary instance of JTAG BFM Interface to sTAP Test Island. |
| dfx_secure_pins | i_TapTestIsland | DFx Secure Plugin interface.                                           |
| pif             | i_TapTestIsland | sTAP interface that forms the non-standard JTAG interface.             |

#### 8.5.3 Test Island Interfaces

<u>Use STAP Integ TestIsland.sv for connecting interfaces.</u>

**Deleted:** Identify where the testbench is located and provide a high-level overview of where major testbench components are in the directory structure. ¶

Formatted: Line spacing: single, Outline numbered + Level: 3 + Numbering Style: 1, 2, 3, ... + Start at: 1 + Alignment: Left + Aligned at: 0" + Indent at: 0.55", Tab stops: Not at 1.5"

Deleted: ¶

Commented [TL16]: Not a template section

Formatted: BodyText



#### 8.5.4 Checkers and Trackers

STAP Scoreboard is used to check all types of transactions inside STAP.

#### 8.5.5 Monitors

The Input Monitor class is extended from the ovm\_component base class. This class captures the pin interface signals that are sent to the DUT. It internally runs an FSM driven by the TMS to determine the state of the DUT. The address is the accumulated TDI value when the FSM is in shift IR state; similarly, data is the accumulated TDI value when the data is in shift DR state. The data and address are cleared when the FSM is in Run Test Idle or Test Logic Reset state. The address and data—together with the present state of the FSM, the Vercode, the IDCODE, and the parallel data input—form the transaction packet TapInMonSbrPkt, which is passed to the Scoreboard and black-box coverage.

The Output Monitor class is extended from the ovm\_component base class. This class captures the TDO pin value serially and converts it to parallel. This class also collects the driver signals (TCK, TMS, trst\_b) to the DUT and internally runs the FSM. The TDO is accumulated when the present state of this FSM is either in Shift IR or Shift DR state. This parallel data is sent to the Scoreboard and black-box coverage using the TapOutMonSbrPkt packet. The transaction packet is sent whenever the state machine comes out of the Shift IR or Shift DR states. After the packet is sent, the data and the address are cleared for the next capture. The Monitor also captures the parallel data out from the DUT (if the selected DR register has parallel data out).

#### 8.5.6 Scoreboards

STAP\_Scoreboard is used to check all types of transactions inside STAP.

#### 8.5.7 BFMs

JTAGBFM is a separate VIP that is used in the verification of sTAP. Refer to the JTAG BFM documentation for the various APIs/tasks/functions.

#### 8.5.7.1 Initial Condition of TAP Signals from the BFM

The BFM is modified to drive undriven states (described in IEEE 1149.1 specification) on TAP signals. Accordingly, at time t=0ps, TMS and trst b are driven with logic high, and TDI and TCK are driven with logic low. (The RTL can handle various possibilities of assertion and deassertion of fdfx\_powergood and trst\_b.)

The ForceReset and Reset tasks provide various options to power-sequence and test the logic. In addition, by setting the <code>enable clk gating</code> variable in the test, you can have a free running clock or run the clock only when a transaction is performed. Further, the park\_clock\_at variable allows the clock to park TCK at the desired logic level when clock gating is enabled.

The existing Reset task just pulses the chosen reset. ForceReset followed by Idle holds the reset to the desired logic level. While the Reset task works only when TCK is present, ForceReset does not depend on TCK. Therefore, you can use ForceReset for power sequencing tests even when the clock is disabled.

Deleted: Include detail about the testbench interfaces to be connected at the SoC level.¶

Deleted: Complete.¶

Commented [TL17]: 8.5.4.1-8.5.4.5 not template

**Deleted:** <#>Configuration Parameters¶

The Monitor is built-in. Hence, there are no configurable options.¶ Using the Monitor¶

There is an Input and an Output Monitor in the Env. Instantiating the Env automatically establishes the Monitors and their connections.¶

Not applicable to this  $\ensuremath{\mathsf{IP}} \P$ 

Examples for Using the Monitor¶
The following files contain examples showing how to use the Monitor:¶

\$IP\_ROOT/verif/tb/TapInputMonitor.sv¶ \$IP\_ROOT/verif/tb/TapOutputMonitor.sv¶ Error Messages¶

No error messages are reported by Monitors.¶

Deleted: Complete.¶



#### 8.5.7.2 TAP Finite State Machine

The TAP has a state machine that has 16 different states. Refer to IEEE1149.1 specification for the definition of each state. The state transition diagram is illustrated in Figure 12.

Figure 12. TAP FSM State Machine Flow Diagram



#### 8.5.8 Other Structures

Not applicable to this IP/IPSS

Deleted: Complete.¶



## 8.6 Collage or Sandbox Files

There are no Sandbox files.

Collage is supported. The coreKit is available at the tools/collage/coreKit directory.

This IP contains a CoreKit for Collage to aid in an SoC RTL integration. There are several groups of interfaces as part of the CoreKit. Signals that cannot be grouped due to specific functionality should be connected at SoC level (CoreAssembler). Core Kit is available in \$IP ROOT/tools/collage/builder/builder.stap.tcl

Table 26. Collage Connections

| Interface Groups          | <u>Description</u>                                          |
|---------------------------|-------------------------------------------------------------|
| <u>itag pri</u>           | Primary JTAG ports.                                         |
| jtag_sec                  | Secondary JTAG ports.                                       |
| tapnw_pri                 | Network facing TAP ports from Primary.                      |
| tapnw sec                 | Network facing TAP ports from Secondary.                    |
| tapnw ctrl                | Network control signals like enables and secondary selects. |
| <u>rtdr</u>               | RTDR ports with STAP_RTDR_IS_BUSSED = 1                     |
| rtdr bussed 0             | RTDR ports with STAP_RTDR_IS_BUSSED = 0                     |
| iosf dfx dfxsecure plugin | DFx Secure Plugin ports.                                    |
| bscan_stap                | Boundary Scan interface.                                    |
| wtap                      | wTAP Network interface.                                     |

## 8.7 Safety Files

Not applicable to this IP/IPSS.

#### **Deleted:** <#>Scoreboard/Post Run Checker¶

Scoreboard is extended from the own scoreboard class. This class does the data integrity check between the address and data sent by the input monitor with the accumulated TDO data sent by the output monitor. The TDO data from the output monitor is verified against the address from the input data when the state is Exit 1 IR. Similarly, the accumulated data is verified with data from the input monitor when the state is Exit 1 DR. When accessing the RW registers, this verification happens twice for bypass and read-only registers it happens when the first data packet is received from the output monitor. While the transaction packet from the input monitor come at each clock cycle, the transaction packet from the output monitor only comes once the state comes out of the Shift IR or Shift DR state. Scoreboard also checks for the parallel data out captured by monitor. ¶ Transaction Packet from the JTAGBFM Input Monitor to Scoreboard¶

The transaction packet from the JTAGBFM Input Monitor to Scoreboard is extended from the ovm\_sequence\_item class. Table 9 lists the transaction packet fields.¶

JTAGBFM Input Monitor to Scoreboard Transaction Packet¶

Field

**Deleted:** List any reusable files here for Safety Designer/Validator and SER, etc.¶

Deleted: <#>Compiling and Running Unit Tests¶
Generating FSDB and opening the GUI¶
To compile and run tests using the GUI:¶
make run vcs\_test\_FSDB\_CUST=<CUST\_NAME>
TESTCASENAME=<testcasename>¶
make run vcs\_test\_GUI CUST=<CUST\_NAME>
TESTCASENAME=<testcasename>¶

Slave TAP (sTAP) Integration Guide



## 9 Workarounds, Waivers, and Disabled Assertions

## 9.1 Disabled Assertions

Not applicable to this IP/IPSS

9.2 Waivers

Not applicable to this IP/IPSS

9.3 Other Workarounds

Not applicable to this IP/IPSS

**Deleted:** For main SS and co-IPs.¶

Deleted: Complete.¶

Deleted: Complete.¶

**Deleted:** Include workarounds not discussed anywhere else in this document.¶



69

## 10 Integration Checks and Tests

Once sTAP is integrated into a cluster, then one should run Slaveidcode and Bypass Tests.

Here is a code snippet of the actual test. First, in order to emulate the Debug Life Cycles States, the sequencer of DFx Secure Plugin Agent is used to drive the SECURITY\_LOCKED policy on the policy bus. Next, the fdfx\_powergood is asserted using the JTAG BFM sequencer to remove the TAP out of reset. Then the SECURITY\_UNLOCKED sequence is run to set the correct set of features that are visible either to Intel, selective customer or to all. Then the actual test case sequence is executed.

```
class TapTestBypassAndSlvidCode extends STapBaseTest;
      `ovm_component_utils(TapTestBypassAndSlvidCode)
SecurityLocked SL;
      PowergoodReset
      SecurityUnlocked SUL;
      TapSequenceBypass SP;
      OnlySLVIDCODE
                                     SLVID;
      function new (string name = "TapTestBypassAndSlvidCode", ovm_component parent =
null);
             super.new(name,parent);
      endfunction : new
      virtual function void build();
             super.build();
      endfunction : build
      virtual task run();
             ovm report info("TapTestBypassAndSlvidCode","Test Starts!!!");
SL = new("Security Locked Mode");
PG = new("Powergood reset");
             SUL = new("Security Unlocked Mode");
SP = new("ALL Primary Mode");
SLVID = new("SLVIDCODE");
             //PG.start(Env.stap_DfxSecurePlugin_Agent.i_DfxSecurePlugin_Seqr);
SL.start(Env.stap_DfxSecurePlugin_Agent.i_DfxSecurePlugin_Seqr);
PG.start(Env.stap_JtagMasterAgent.Sequencer);
            SUL.start(Env.stap_utagmasterAgent.Sequencer);
SUL.start(Env.stap_DfxSecurePlugin_Agent.i_DfxSecurePlugin_Seqr);
SP.start(Env.stap_JtagMasterAgent.Sequencer);
SLVID.start(Env.stap_JtagMasterAgent.Sequencer);
ovm_report_info("TapTestBypass","Test Completed!!!");
global_stop_request();
       endtask : run
endclass : TapTestBypassAndSlvidCode
```

By default, all assertions are turned on. You can turn off the assertions by providing the switch  $\ensuremath{\mathsf{INTEL\_SVA\_OFF}}$ 

**Deleted:** Describe the integration quality checks and the IP/IPSS features that need to be tested during integration that have not been discussed in previous sections.¶

REQUIRED by RTL 0.5: Give a detailed flow

REQUIRED by RTL 0.5: Give a detailed flow description for TAP usage model testing related to this IP/IPSS that cannot be validated at the IP/IPSS level and needs SoC-level testing. For example, sometimes there is not an actual TAP network until the IP/IPSS is placed inside an SoC. In such a case, describe how to validate the TAP network.