



# 从零开始的RISC-V模拟器开发 第2讲 Spike篇之CPU模拟2

中国科学院软件研究所 PLCT实验室

李威威 liweiwei@iscas.ac.cn 王俊强 wangjunqiang@iscas.ac.cn 吴伟 wuwei2016@iscas.ac.cn





### 回顾

### 指令集模拟

- . 内部指令集扩展模拟
- . 外部指令集扩展模拟
  - · Rocc扩展模拟





### 指令集和指令的关系

• 指令集包含指令

```
void processor_t::register_extension(extension t* x)
 for (auto insn : x->get instructions())
  register insn(insn);
 build opcode map();
 if (disassembler)
  for (auto disasm insn : x->get disasms())
   disassembler->add insn(disasm insn);
 if (!custom_extensions.insert(std::make_pair(x->name(), x)).second) {
  fprintf(stderr, "extensions must have unique names (got two named
"%s"!)\n", x->name());
  abort();
 x->set processor(this);
```

指令属于指令集

```
require_extension('C');
require(insn.rvc_rs2() != 0);
WRITE_RD(sext_xlen(RVC_RS1 + RVC_RS2));
```

**#define** require extension(s) require(p->supports extension(s))

```
bool supports_extension(unsigned char ext) {
  if (ext >= 'A' && ext <= 'Z')
    return ((state.misa >> (ext - 'A')) & 1);
  else
    return extension_table[ext];
}
```



### 基础指令注册



```
void processor t::register base instructions()
 #define DECLARE INSN(name, match, mask) \
 insn bits t name## match = (match), name## mask = (mask);
  unsigned name##_arch_en = (unsigned)-1;
 #define DECLARE RV32 ONLY(name) {name## arch en = 32;}
 #define DECLARE RV64 ONLY(name) {name## arch en = 64;}
 #include "encoding.h"
 #undef DECLARE RV64 INSN
 #undef DECLARE RV32 INSN
 #undef DECLARE INSN
 #define DEFINE INSN(name) \
  extern reg t rv32 ##name(processor t*, insn t, reg t); \
  extern reg t rv64 ##name(processor t*, insn t, reg t); \
  register insn((insn desc t){ \
   name## match, \
   name## mask, \
   (name## arch en & 32)? rv32 ##name: nullptr, \
   (name## arch en & 64)? rv64 ##name : nullptr});
#include "insn list.h"
 #undef DEFINE INSN
register insn({0, 0, &illegal instruction, &illegal instruction});
 build opcode map();
```





## encoding.h

### 编码信息(riscv/encoding.h)

### //CSR域信息

#define MSTATUS\_UIE 0x00000001
#define MSTATUS\_SIE 0x00000002
#define MSTATUS\_HIE 0x00000004

### //指令编码

#define MATCH\_SLLI 0x1013 #define MASK\_SLLI 0xfc00707f

#### //指令声明

DECLARE\_INSN(slli, MATCH\_SLLI, MASK\_SLLI)
DECLARE\_INSN(srli, MATCH\_SRLI, MASK\_SRLI)

#### //CSR地址

#define CSR\_FFLAGS 0x1 #define CSR\_FRM 0x2

#### //CSR声明

DECLARE\_CSR(fflags, CSR\_FFLAGS)
DECLARE\_CSR(frm, CSR\_FRM)

可通过riscv-opcode工具生成





# DEFINE\_INSN生成

### 指令列表(riscv/riscv.mk.in)

```
riscv_insn_ext_i = \
          add \
          addi \
          addiw \
          addw \
          and \
riscv_insn_list = \
          $(riscv_insn_ext_a) \
          $(riscv_insn_ext_c) \
          $(riscv_insn_ext_i) \
          $(riscv_insn_ext_m) \
          $(riscv_insn_ext_f) \
          $(riscv_insn_ext_d) \
          $(riscv_insn_ext_zfh) \
```

. 6/50



### 基础指令注册



```
void processor t::register base instructions()
 #define DECLARE INSN(name, match, mask) \
 insn bits t name## match = (match), name## mask = (mask);
  unsigned name##_arch_en = (unsigned)-1;
 #define DECLARE RV32 ONLY(name) {name## arch en = 32;}
 #define DECLARE RV64 ONLY(name) {name## arch en = 64;}
 #include "encoding.h"
 #undef DECLARE RV64 INSN
 #undef DECLARE RV32 INSN
 #undef DECLARE INSN
 #define DEFINE INSN(name) \
  extern reg t rv32 ##name(processor t*, insn t, reg t); \
  extern reg t rv64 ##name(processor t*, insn t, reg t); \
  register insn((insn desc t){ \
   name## match, \
   name## mask, \
   (name## arch en & 32)? rv32 ##name: nullptr, \
   (name## arch en & 64)? rv64 ##name : nullptr});
#include "insn list.h"
 #undef DEFINE INSN
register insn({0, 0, &illegal instruction, &illegal instruction});
 build opcode map();
```





### 基础指令注册

```
解析各参数
  初始化SIM
 初始化processor
解析支持的指令集
解析支持的权限模式
 解析Vector长度
注册支持的基础指令
 初始化各设备
   运行SIM
```

```
void processor t::register base instructions()
                                          void processor_t::register_insn(insn_desc_t desc)
 #define DECLARE INSN(name, match, masl
 insn bits t name## match = (match), name#
                                           instructions.push back(desc);
  unsigned name## arch en = (unsigned)-1;
 #define DECLARE RV32 ONLY(name) {na }
 #define DECLARE RV64 ONLY(name) {name## arcn en = 64;}
 #include "encoding.h"
 #undef DECLARE RV64 INSN
 #undef DECLARE RV32 INSN
 #undef DECLARE INSN
 #define DEFINE INSN(name) \
  extern reg t rv32 ##name(processor t*, insn t, reg t); \
  extern reg_t rv64_##name(processor_t*, insn_t, reg_t); \
  register insn((insn desc t){ \
   name## match, \
   name## mask, \
   (name## arch en & 32)? rv32 ##name: nullptr, \
   (name## arch en & 64)? rv64 ##name : nullptr});
#include "insn list.h"
 #undef DEFINE INSN
register insn({0, 0, &illegal instruction, &illegal instruction});
 build opcode map();
```

```
struct insn desc t
 insn bits t match;
 insn_bits_t mask;
 insn func_t rv32;
 insn func trv64;
```



### 基础指令功能模板

riscv/insn\_template.c

```
reg_t rv32_NAME(processor_t* p, insn_t insn, reg_t pc)
int xlen = 32;
reg t npc = sext xlen(pc + insn length(OPCODE));
 #include "insns/NAME.h"
 trace opcode(p, OPCODE, insn);
 return npc;
reg_t rv64_NAME(processor_t* p, insn_t insn, reg_t pc)
int xlen = 64;
reg_t npc = sext_xlen(pc + insn_length(OPCODE));
 #include "insns/NAME.h"
 trace_opcode(p, OPCODE, insn);
 return npc;
```





### 基础指令功能函数生成

riscv/insn\_template.c

```
reg t rv32_NAME(processor t* p, insn t insn, reg t pc)
 int xlen = 32;
 reg_t npc = sext_xlen(pc + insn_length(OPCODE));
 #include "insns/NAME.h"
 trace opcode(p, OPCODE, insn);
 return npc;
reg t rv64 NAME(processor t* p, insn t insn, reg t pc)
 int xlen = 64;
 reg t npc = sext xlen(pc + insn length(OPCODE));
 #include "insns/NAME.h"
 trace opcode(p, OPCODE, insn);
 return npc;
```

### 生成 <name>.cc

```
riscv_gen_srcs = \
    $(addsuffix .cc,$(riscv_insn_list))

$(riscv_gen_srcs): %.cc: insns/%.h insn_template.cc
    sed 's/NAME/$(subst .cc,,$@)/'
$(src_dir)/riscv/insn_template.cc | sed
's/OPCODE/$(call
get_opcode,$(src_dir)/riscv/encoding.h,$(subst .cc,,$@))
/' > $@
```



### 基础指令功能代码

riscv/insn\_template.c

```
reg t rv32 NAME(processor t* p, insn t insn, reg t pc)
 int xlen = 32;
 reg t npc = sext xlen(pc + insn length(OPCODE));
 #include "insns/NAME.h"
 trace opcode(p, OPCODE, insn);
 return npc;
reg t rv64_NAME(processor t* p, insn t insn, reg t pc)
 int xlen = 64;
 reg t npc = sext xlen(pc + insn length(OPCODE));
 #include "insns/NAME.h"
 trace opcode(p, OPCODE, insn);
 return npc;
```

- 指令功能代码: riscv/insns/<name>.h
- add.h

```
WRITE_RD(sext_xlen(RS1 + RS2));
```

riscv/decode.h

```
#define WRITE_RD(value) WRITE_REG(insn.rd(), value)
#define WRITE_REG(reg, value) STATE.XPR.write(reg, value)
#define RS1 READ_REG(insn.rs1())
#define RS2 READ_REG(insn.rs2())
#define RS3 READ_REG(insn.rs3())
#define READ_REG(reg) STATE.XPR[reg]
```



### 指令所能访问的资源

riscv/insn\_template.c

```
reg_t rv32_NAME(processor_t* p, insn_t insn, reg_t pc)
reg_t rv64_NAME(processor_t* p, insn_t insn, reg_t pc)
```

```
struct state t
 reg t pc;
 regfile t<reg t, NXPR, true> XPR;
 regfile t<freg t, NFPR, false> FPR;
 reg t misa;
 reg t mstatus;
 reg t mepc;
 reg t mtval;
 reg t mscratch;
 reg t mtvec;
 reg t mcause;
 reg t minstret;
 reg t mie;
reg t mip;
```

```
class vectorUnit t {
  public:
   processor t* p;
   void *reg_file;
   char reg referenced[NVPR];
   int setvl count;
   reg t vlmax;
   reg t vstart, vxrm, vxsat, vl, vtype, vlenb;
   reg t vma, vta;
   reg t vsew;
   float vflmul;
   reg t ELEN, VLEN;
   bool vill;
   bool vstart_alu;
```



### CSR访问

```
void processor_t::set_csr(int which, reg_t val)
 switch (which)
  case CSR MENTROPY:
   es.set mentropy(val);
   break;
  case CSR MNOISE:
   es.set_mnoise(val);
   break;
  case CSR FFLAGS:
   dirty fp state;
   state.fflags = val & (FSR AEXC >>
FSR_AEXC_SHIFT);
   break;
```

```
reg_t processor_t::get_csr(int which, insn_t insn, bool write, bool peek)
 switch (which)
  case CSR_MENTROPY:
   if(!supports extension('K'))
     break:
   return es.get mentropy();
  case CSR MNOISE:
   if(!supports_extension('K'))
     break;
   return es.get mnoise();
  case CSR FFLAGS:
   require fp;
   if (!supports_extension('F'))
    break;
   ret(state.fflags);
```



### 指令执行流程

• 指令执行流程: riscv/execute.cc: step()

```
auto ic_entry = _mmu->access_icache(pc);

#define ICACHE_ACCESS(i) { \
insn_fetch_t fetch = ic_entry->data; \
pc = execute_insn(this, pc, fetch); \
ic_entry = ic_entry->next; \
if (i == mmu_t::ICACHE_ENTRIES-1) break; \
if (unlikely(ic_entry->tag != pc)) break; \
if (unlikely(instret+1 == n)) break; \
instret++; \
state.pc = pc; \
}
```

riscv/mmu.h



```
inline icache_entry_t* access_icache(reg_t addr)
{
  icache_entry_t* entry = &icache[icache_index(addr)];
  if (likely(entry->tag == addr))
    return entry;
  return refill_icache(addr, entry);
}
```



**inline** icache entry t\* **refill icache**(reg t addr, icache entry t\* entry)



### 指令解码

### riscv/processor.cc

```
insn func t processor_t::decode_insn(insn t insn)
 // look up opcode in hash table
 size t idx = insn.bits() % OPCODE CACHE SIZE;
 insn desc t desc = opcode cache[idx];
 if (unlikely(insn.bits() != desc.match || !(xlen == 64 ?
desc.rv64 : desc.rv32))) {
  // fall back to linear search
  int cnt = 0;
  insn desc t^* p = \&instructions[0];
  while ((insn.bits() & p->mask) != p->match || !(xlen ==
64 ? desc.rv64 : desc.rv32))
   p++, cnt++;
  desc = *p;
```

```
if (p->mask != 0 \&\& p > \&instructions[0]) {
   if (p-\text{-match }!=(p-1)-\text{-match }\&\& p-\text{-match }!=(p+1)-\text{-match})
    // move to front of opcode list to reduce miss penalty
    while (--p \ge % instructions[0])
      *(p+1) = *p;
    instructions[0] = desc;
  opcode cache[idx] = desc;
  opcode cache[idx].match = insn.bits();
return xlen == 64 ? desc.rv64 : desc.rv32;
```





## 基础指令添加过程

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试





### 基础指令添加举例—添加指令功能

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译

# 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 添加custom\_rowsum/wsetup/sbuf指令功能代码, 创建riscv/insns/custom\_rowsum/wsetup/sbuf.h:

```
require_extension(EXT_ZNICE);
reg_t xs1 = RS1;
reg_t rowsum = 0;
reg_t data;
for (reg_t i = 0; i <= p->rocc.matrix_config; i++) {
   data = MMU.load_uint32(xs1 + 4 * i);
   rowsum += data;
   p->rocc.row_buffer[i] += data;
}
WRITE_RD(rowsum);
```





## 基础指令添加举例—扩展processor状态

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

```
class processor_t : public
abstract_device_t
{
    ...
    vectorUnit_t VU;
    rocc_state_t rocc;
};
```

```
struct rocc_state_t
{
  reg_t matrix_config;
  reg_t row_buffer[MAX_COL_NUM];
};
```





### 基础指令添加举例—添加指令编码

### 以添加NICE demo指令为例

# 第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 添加NICE demo编码及声明到riscv/encoding.h

#define MATCH\_CUSTOM\_SBUF 0x400207b
#define MASK\_CUSTOM\_SBUF 0xfe00707f
#define MATCH\_CUSTOM\_WSETUP 0x800207b
#define MASK\_CUSTOM\_WSETUP 0xfe00707f
#define MATCH\_CUSTOM\_ROWSUM 0xc00607b
#define MASK\_CUSTOM\_ROWSUM 0xfe00707f

DECLARE\_RV32\_ONLY DECLARE\_RV64\_ONLY

DECLARE\_INSN(custom\_sbuf, MATCH\_CUSTOM\_SBUF, MASK\_CUSTOM\_SBUF)
DECLARE\_INSN(custom\_wsetup, MATCH\_CUSTOM\_WSETUP, MASK\_CUSTOM\_WSETUP)
DECLARE\_INSN(custom\_rowsum, MATCH\_CUSTOM\_ROWSUM, MASK\_CUSTOM\_ROWSUM)





### 基础指令添加举例—添加指令编码

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

# 通过riscv-opcodes生成riscv/encoding.h opcode-custom中添加:

```
custom_sbuf rd rs1 rs2 31..25=2 14..12=2 6..2=0x1E 1..0=3 custom_wsetup rd rs1 rs2 31..25=4 14..12=2 6..2=0x1E 1..0=3 custom rowsum rd rs1 rs2 31..25=6 14..12=6 6..2=0x1E 1..0=3
```





### 基础指令添加举例—注册指令

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 将指令添加到riscv\_insn\_list中(riscv/riscv.mk.in):

```
riscv_insn_nice = \
custom_sbuf \
custom_wsetup \
custom_rowsum \

riscv_insn_list = \
...
$(riscv_insn_ext_h) \
$(riscv_insn_priv) \
$(riscv_insn_nice) \
```



### 指令功能代码

### custom\_rowsum完整指令功能代码

```
#include "insn_template.h"

reg_t rv32_custom_rowsum(processor_t* p, insn_t insn, reg_t
pc)
{
  int xlen = 32;
  reg_t npc = sext_xlen(pc +
  insn_length( MATCH_CUSTOM_ROWSUM));
  #include "insns/custom_rowsum.h"
  trace_opcode(p, MATCH_CUSTOM_ROWSUM, insn);
  return npc;
}
```

```
reg_t rv64_custom_rowsum(processor_t* p, insn_t insn,
reg_t pc)
{
  int xlen = 64;
  reg_t npc = sext_xlen(pc +
  insn_length( MATCH_CUSTOM_ROWSUM));
  #include "insns/custom_rowsum.h"
  trace_opcode(p, MATCH_CUSTOM_ROWSUM, insn);
  return npc;
}
```





### 基础指令添加举例—重编译

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 重新编译安装spike:

cd "\${RISCV}/riscv-isa-sim/build"
make
sudo make install





### 基础指令添加举例—测试

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 添加新指令测试程序nicext\_test.c:

```
int main(void)
 printf("2. Do reference matrix column sum and row sum\r\n");
 normal case(array, col_sum_ref, row_sum_ref);
 printf("2. Do nice matrix column sum and row sum\r\n");
 nice case(array, col sum nice, row sum nice);
 if (compare_result(col_sum_ref, row_sum_ref, col_sum_nice, row_sum_nice) == 0) {
  printf("PASS\r\n");
  else {
  printf("FAIL\r\n");
 return 0;
                         24/50
```





### 基础指令添加举例—测试

### 以添加NICE demo指令为例

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 添加新指令测试程序nicext\_test.c:

25/50

```
asm volatile(".insn r 0x7b, 2, 2, x0, %1,
int main(void)
                                                       x0'' : "=r"(zero) : "r"(addr));
 printf("2. Do reference matrix column sum and row sum\r\n");
 normal case(array, col sum ref, row sum ref);
 printf("2. Do nice matrix column sum and row sum\r\n");
 nice case(array, col sum nice, row sum nice);
 if (compare result(col sum ref, row sum ref, col sum nice, row sum nice) == 0) {
  printf("PASS\r\n");
  else {
  printf("FAIL\r\n");
 return 0;
```

void custom\_sbuf(unsigned long \* addr)

int zero = 0:





### 基础指令添加举例—测试

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

### 测试程序编译运行:

- 编译 riscv64-unknown-elf-gcc nicext\_test.c -o test
- 运行 spike --isa=rv64gc\_znice pk test



### 基础指令添加举例—测试结果

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

```
liww@liww-tm:build$ ./spike --isa=rv64gc znice /opt/riscv/bin/pk ../nicext/test
bbl loader
Nuclei Nice Acceleration Demonstration
1. Print input matrix array
the element of array is :
        10
                        90
                30
        20
                        80
                40
        30
                90
                        120
2. Do reference matrix column sum and row sum
Do nice matrix column sum and row sum
Compare reference and nice result
 1) Reference result:
the sum of each row is:
                130
                        140
                                240
the sum of each col is :
                60
                        160
                                290
 2) Nice result:
the sum of each row is :
                130
                        140
                                240
the sum of each col is :
                        160
                                290
                60
 3) Compare reference vs nice: PASS
liww@liww-tm:build$
```





### 外部扩展指令添加

```
class nice demo t: public extension t
public:
const char* name() { return "nice demo"; }
nice_demo_t() {}
 std::vector<insn desc t> get instructions() {
  std::vector<insn desc t>insns;
  insns.push back((insn desc t)\{0x0400207b, 0xFE00707F, custom sbuf, custom sbuf\});
  insns.push back((insn desc t)\{0x0800207b, 0xFE00707F, custom wsetup, custom wsetup\});
  insns.push back((insn desc t){0x0C00607b, 0xFE00707F, custom rowsum, custom rowsum});
  return insns;
 std::vector<disasm insn t*> get disasms() {
  std::vector<disasm insn t*> insns;
  insns.push back(new disasm insn t("custom sbuf", 0x0400207b, 0xFE00707F, {&xrs1}));
  insns.push back(new disasm insn t("custom wsetup", 0x0800207b, 0xFE00707F, {&xrs1}));
 insns.push back(new disasm insn t("custom rowsum", 0x0C00607b, 0xFE00707F, {&xrd,
&xrs1}));
  return insns;
```

```
static reg_t matrix_config;
static reg_t row_buffer[MAX_COL_NUM];
```

```
static reg_t custom_sbuf(processor_t* p,
insn_t insn, reg_t pc)
{
  reg_t xs1 = RS1;
  for (reg_t i = 0; i <= matrix_config; i++) {
    p->get_mmu()->store_uint32(xs1 + 4 * i,
    row_buffer[i]);
  }
  return pc + 4;
}
```



### 外部扩展指令添加—测试结果

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

```
liww@liww-tm:build$ ./spike --isa=rv64gc xnice demo --extlib=./libnicext.so /opt/riscv/bin/pk
 ../nicext/test
bbl loader
Nuclei Nice Acceleration Demonstration
1. Print input matrix array
the element of array is :
                        90
        10
                30
        20
                40
                        80
                        120
                90
2. Do reference matrix column sum and row sum
  Do nice matrix column sum and row sum
3. Compare reference and nice result
  1) Reference result:
the sum of each row is :
                130
                        140
                                240
the sum of each col is :
                        160
                                290
                60
 2) Nice result:
the sum of each row is :
                130
                        140
                                240
the sum of each col is :
                60
                        160
                                 290
  3) Compare reference vs nice: PASS
```



### 外部扩展指令添加——Rocc

```
class rocc_t : public extension_t
{
  public:
    virtual reg_t custom0(rocc_insn_t insn, reg_t xs1, reg_t xs2);
    virtual reg_t custom1(rocc_insn_t insn, reg_t xs1, reg_t xs2);
    virtual reg_t custom2(rocc_insn_t insn, reg_t xs1, reg_t xs2);
    virtual reg_t custom3(rocc_insn_t insn, reg_t xs1, reg_t xs2);
    virtual reg_t custom3(rocc_insn_t insn, reg_t xs1, reg_t xs2);
    std::vector<insn_desc_t> get_instructions();
    std::vector<disasm_insn_t*> get_disasms();
};
```

```
class nice_rocc_demo_t : public rocc_t
{
    ...
    private:
    reg_t matrix_config;
    reg_t row_buffer[MAX_COL_NUM];
};
```

```
reg t custom3(rocc insn t insn, reg t xs1, reg t xs2)
  reg t rowsum = 0, data;
  switch (insn.funct)
   case 2: // custom sbuf
     for (reg t i = 0; i \le matrix config; <math>i++) {
      p->get mmu()->store uint32(xs1 + 4 * i, row buffer[i]);
     break:
   case 4: // custom wsetup
     break;
   case 6: // custom rowsum
     break;
   default:
     illegal instruction();
     break;
  return rowsum;
```





### 外部扩展指令添加—Rocc测试结果

第二步: 指令编码

第四步: 重编译 第一步: 指令功能

第三步: 注册指令

第五步: 指令测试

```
liww@liww-tm:build$ ./spike --isa=rv64gc xnice rocc demo --extlib=./libnicext.so /opt/riscv/b
in/pk ../nicext/test
bbl loader
Nuclei Nice Acceleration Demonstration

    Print input matrix array

the element of array is :
                        90
        10
       20
                        80
       30
                90
                        120
Do reference matrix column sum and row sum
Do nice matrix column sum and row sum
Compare reference and nice result
  1) Reference result:
the sum of each row is :
                130
                        140
                                240
the sum of each col is :
                                290
                        160
                60
 2) Nice result:
the sum of each row is :
                130
                        140
                                240
the sum of each col is :
                        160
                                290
 3) Compare reference vs nice: PASS
```





### CSR添加过程

第一步:

添加CSR编码

riscv/encoding.h CSR\_XXX

第二步:

添加CSR状态

riscv/processor.h: state\_t/processor\_t

第三步:

添加csr读写操作

riscv/processor.cc: set/get\_csr() -> switch()

# 谢谢各位

欢迎提问、讨论、交流合作