



## Review: Image Blur Kernel.

```
// Get the average of the surrounding 2xBLUR_SIZE x 2xBLUR_SIZE box
for(int blurRow = -BLUR_SIZE; blurRow < BLUR_SIZE+1; ++blurRow) {
    for(int blurCol = -BLUR_SIZE; blurCol < BLUR_SIZE+1; ++blurCol) {
        int curRow = Row + blurRow;
        int curCol = Col + blurCol;
        // Verify we have a valid image pixel
        if(curRow > -1 && curRow < h && curCol > -1 && curCol < w) {
            pixVal += in[curRow * w + curCol];
            pixels++; // Keep track of number of pixels in the accumulated total
        }
    }
}

// Write our new pixel value out
    out[Row * w + Col] = (unsigned char)(pixVal / pixels);
```

#### How about performance on a GPU

- All threads access global memory for their input matrix elements
  - One memory access (4 bytes) per floating-point addition
  - 4B/s of memory bandwidth/FLOPS
- Assume a GPU with
  - Peak floating-point rate 1,500 GFLOPS with 200 GB/s DRAM bandwidth
  - -4\*1,500 = 6,000 GB/s required to achieve peak FLOPS rating
  - The 200 GB/s memory bandwidth limits the execution at 50 GFLOPS
- This limits the execution rate to 3.3% (50/1500) of the peak floating-point execution rate of the device!
- Need to drastically cut down memory accesses to get close to the1,500 GFLOPS





# A Basic Matrix Multiplication \_\_global\_\_ void MatrixMulKernel(float\* M, float\* N, float\* P, int Width) { // Calculate the row index of the P element and M int Row = blockIdx.y \* blockDim.y + threadIdx.y; // Calculate the column index of P and N int Col = blockIdx.x \* blockDim.x + threadIdx.x; if ((Row < Width) && (Col < Width)) { float Pvalue = 0; // each thread computes one element of the block sub-matrix for (int k = 0; k < Width; ++k) { Pvalue += M[Row\*Width+k] \* N[k\*Width+Col]; } P[Row\*Width+Col] = Pvalue; }

#### **Example – Matrix Multiplication**

```
__global__ void MatrixMulKernel(float* M, float* N, float* P, int Width) {

// Calculate the row index of the P element and M
int Row = blockIdx.y * blockDim.y + threadIdx.y;

// Calculate the column index of P and N
int Col = blockIdx.x * blockDim.x + threadIdx.x;

if ((Row < Width) && (Col < Width)) {
  float Pvalue = 0;
  // each thread computes one element of the block sub-matrix
  for (int k = 0; k < Width; ++k) {
    Pvalue += M[Row*Width+k] * N[k*Width+Col];
  }
  P[Row*Width+Col] = Pvalue;
}
```



7

# A Toy Example: Thread to P Data Mapping













```
Example:
    Shared Memory Variable Declaration

void blurKernel(unsigned char * in, unsigned char * out, int w, int h) {
        __shared__ float ds_in[TILE_WIDTH][TILE_WIDTH];
    ...
}
```



## **Shared Memory in CUDA**

- A special type of memory whose contents are explicitly defined and used in the kernel source code
  - One in each SM
  - Accessed at much higher speed (in both latency and throughput) than global memory
  - Scope of access and sharing thread blocks
  - Lifetime thread block, contents will disappear after the corresponding thread finishes/terminates execution
  - Accessed by memory load/store instructions
  - A form of scratchpad memory in computer architecture













## **Basic Concept of Tiling**

- In a congested traffic system, significant reduction of vehicles can greatly improve the delay seen by all vehicles
  - Carpooling for commuters
  - Tiling for global memory accesses
    - drivers = threads accessing their memory data operands
    - cars = memory access requests





21

#### Some Computations are More Challenging to Tile

- Some carpools may be easier than others
  - Car pool participants need to have similar work schedule
  - Some vehicles may be more suitable for carpooling
- Similar challenges exist in tiling















# Outline of Tiling Technique

- Identify a tile of global memory contents that are accessed by multiple threads
- Load the tile from global memory into on-chip memory
- Use barrier synchronization to make sure that all threads are ready to start the phase
- Have the multiple threads to access their data from the on-chip memory
- Use barrier synchronization to make sure that all threads have completed the current phase
- Move on to the next tile

























## Execution Phases of Toy Example (cont.)

|                       | Phase 0                                              |                                    |                                                                                                                                       | Phase 1                                              |                                                                                   |                                                                                                                                       |
|-----------------------|------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| thread <sub>0,0</sub> | $\mathbf{M_{0,0}}$ $\downarrow$ $\mathbf{Mds_{0,0}}$ | $N_{0,0}$ $\downarrow$ $Nds_{0,0}$ | $\begin{array}{c} \text{PValue}_{0,0} += \\ \text{Mds}_{0,0} * \text{Nds}_{0,0} + \\ \text{Mds}_{0,1} * \text{Nds}_{1,0} \end{array}$ | $\mathbf{M}_{0,2}$ $\downarrow$ $\mathrm{Mds}_{0,0}$ | $egin{array}{c} \mathbf{N_{2,0}} \\ \downarrow \\ \mathrm{Nds_{0,0}} \end{array}$ | $\begin{array}{l} \text{PValue}_{0,0} += \\ \text{Mds}_{0,0} * \text{Nds}_{0,0} + \\ \text{Mds}_{0,1} * \text{Nds}_{1,0} \end{array}$ |
| thread <sub>0,1</sub> | $M_{0,1}$ $\downarrow$ $Mds_{0,1}$                   | $N_{0,1}$ $\downarrow$ $Nds_{1,0}$ | $\begin{array}{l} PValue_{0,1} += \\ \hline Mds_{0,1}*Nds_{0,1} + \\ Mds_{0,1}*Nds_{1,1} \end{array}$                                 | $\mathbf{M}_{0,3}$ $\downarrow$ $\mathbf{M}ds_{0,1}$ | $N_{2,1}$ $\downarrow$ $Nds_{0,1}$                                                | $\begin{array}{l} PValue_{0,1} += \\ Mds_{0,0}*Nds_{0,1} + \\ Mds_{0,1}*Nds_{1,1} \end{array}$                                        |
| thread <sub>1,0</sub> | $\mathbf{M}_{1,0}$ $\downarrow$ $\mathbf{M}_{1,0}$   | $N_{1,0}$ $\downarrow$ $Nds_{1,0}$ | $\begin{array}{l} \text{PValue}_{1,0} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,0} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,0} \end{array}$ | $\mathbf{M}_{1,2}$ $\downarrow$ $\mathbf{M}ds_{1,0}$ | $N_{3,0}$ $\downarrow$ $Nds_{1,0}$                                                | $\begin{array}{l} \text{PValue}_{1,0} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,0} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,0} \end{array}$ |
| thread <sub>1,1</sub> | $M_{1,1}$ $\downarrow$ $Mds_{1,1}$                   | $N_{1,1}$ $\downarrow$ $Nds_{1,1}$ | $\begin{array}{l} \text{PValue}_{1,1} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,1} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,1} \end{array}$ | $\mathbf{M}_{1,3}$ $\downarrow$ $\mathbf{M}_{1,1}$   | $N_{3,1}$ $\downarrow$ $Nds_{1,1}$                                                | $\begin{array}{l} \text{PValue}_{1,1} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,1} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,1} \end{array}$ |

Shared memory allows each value to be accessed by multiple threads

39

# **Barrier Synchronization**

- Synchronize all threads in a block
  - \_\_syncthreads()
- All threads in the same block must reach the \_\_syncthreads() before any of the them can move on
- Best used to coordinate the phased execution tiled algorithms
  - To ensure that all elements of a tile are loaded at the beginning of a phase
  - To ensure that all elements of a tile are consumed at the end of a phase

Barcelona Supercomputing Center Centro Nacional de Supercomputación













#### Tiled Matrix Multiplication Kernel \_global\_\_ void MatrixMulKernel(float\* M, float\* N, float\* P, Int Width) shared\_\_ float ds\_M[TILE\_WIDTH][TILE\_WIDTH]; shared float ds N[TILE\_WIDTH] [TILE\_WIDTH]; int bx = blockIdx.x; int by = blockIdx.y; int tx = threadIdx.x; int ty = threadIdx.y; int Row = by \* blockDim.y + ty; int Col = bx \* blockDim.x + tx; float Pvalue = 0; // Loop over the M and N tiles required to compute the P element for (int p = 0; p < Width/TILE\_WIDTH; ++p) { // Phases // Collaborative loading of M and N tiles into shared memory ds\_M[ty][tx] = M[Row\*Width + p\*TILE\_WIDTH+tx]; ds\_N[ty][tx] = N[(t\*TILE\_WIDTH+ty)\*Width + Col]; \_\_syncthreads(); for (int i = 0; $i < TILE_WIDTH$ ; ++i) Pvalue += $ds_M[ty][i] * ds_N[i][tx]$ ; \_\_synchthreads(); P[Row\*Width+Col] = Pvalue; 47

## **Tiled Matrix Multiplication Kernel** \_\_global\_\_ void MatrixMulKernel(float\* M, float\* N, float\* P, Int Width) \_\_shared\_\_ float ds\_M[TILE\_WIDTH][TILE\_WIDTH]; \_\_shared\_\_ float ds\_N[TILE\_WIDTH][TILE\_WIDTH]; int bx = blockIdx.x; int by = blockIdx.y; int tx = threadIdx.x; int ty = threadIdx.y; int Row = by \* blockDim.y + ty; int Col = bx \* blockDim.x + tx; float Pvalue = 0; // Loop over the M and N tiles required to compute the P element for (int p = 0; p < Width/TILE WIDTH; ++p) { // Phases</pre> // Collaborative loading of M and N tiles into shared memory ds\_M[ty][tx] = M[Row\*Width + p\*TILE\_WIDTH+tx]; ds\_N[ty][tx] = N[(t\*TILE\_WIDTH+ty)\*Width + Col]; for (int i = 0; i < TILE\_WIDTH; ++i) Pvalue += $ds_M[ty][i] * ds_N[i][tx]$ ; \_\_synchthreads(); P[Row\*Width+Col] = Pvalue;

#### **Tiled Matrix Multiplication Kernel**

```
__global__ void MatrixMulKernel(float* M, float* N, float* P, Int Width) {
    shared__ float ds_M[TILE_WIDTH][TILE_WIDTH];
  shared float ds N[TILE_WIDTH][TILE_WIDTH];
  int bx = blockIdx.x; int by = blockIdx.y;
  int tx = threadIdx.x; int ty = threadIdx.y;
  int Row = by * blockDim.y + ty;
  int Col = bx * blockDim.x + tx;
  float Pvalue = 0;
 // Loop over the M and N tiles required to compute the P element
 for (int p = 0; p < Width/TILE_WIDTH; ++p) { // Phases
    // Collaborative loading of M and N tiles into shared memory
    ds_M[ty][tx] = M[Row*Width + p*TILE_WIDTH+tx];
    ds_N[ty][tx] = N[(t*TILE_WIDTH+ty)*Width + Col];
    syncthreads();
    for (int i = 0; i < TILE_WIDTH; ++i)Pvalue += ds_M[ty][i] * ds_N[i][tx]
     synchthreads();
 P[Row*Width+Col] = Pvalue;
                                                                                            49
```

# Tile (Thread Block) Size Considerations

- Each thread block should have many threads
  - TILE\_WIDTH of 16 gives 16\*16 = 256 threads
  - TILE\_WIDTH of 32 gives 32\*32 = 1024 threads
- For 16, in each phase, each block performs 2\*256 = 512 float loads from global memory for 256 \* (2\*16) = 8,192 mul/add operations. (16 floating-point operations for each memory load)
- For 32, in each phase, each block performs 2\*1,024 = 2,048 float loads from global memory for 1,024 \* (2\*32) = 65,536 mul/add operations. (32 floating-point operation for each memory load)



#### **Shared Memory and Threading**

- For an SM with 16KB shared memory
  - Shared memory size is implementation dependent!
  - For TILE\_WIDTH = 16, each thread block uses 2\*256\*4B = 2KB of shared memory.
  - For 16KB shared memory, one can potentially have up to 8 thread blocks executing
    - This allows up to 8\*512 = 4,096 pending loads. (2 per thread, 256 threads per block)
  - The next TILE\_WIDTH 32 would lead to 2\*32\*32\*4B = 8KB of shared memory usage per thread block, allowing 2 thread blocks active at the same time
    - However, the thread count limitation of 1536 threads per SM in current generation GPUs will reduce the number of blocks per SM to one!
- Each \_\_syncthread() can reduce the number of active threads for a block
  - More thread blocks can be advantageous





#### Handling Matrix of Arbitrary Size

- The tiled matrix multiplication kernel we presented so far can handle only square matrices whose dimensions (Width) are multiples of the tile width (TILE\_WIDTH)
  - · However, real applications need to handle arbitrary sized matrices.
  - One could pad (add elements to) the rows and columns into multiples of the tile size, but would have significant space and data transfer time overhead.
- · We will take a different approach.











#### Major Cases in Toy Example

- Threads that do not calculate valid P elements but still need to participate in loading the input tiles
  - Phase 0 of Block(1,1), Thread(1,0), assigned to calculate non-existent P[3,2] but need to participate in loading tile element N[1,2]
- Threads that calculate valid P elements may attempt to load nonexisting input elements when loading input tiles
  - Phase 0 of Block(0,0), Thread(1,0), assigned to calculate valid P[1,0] but attempts to load non-existing N[3,0]



# A "Simple" Solution

- When a thread is to load any input element, test if it is in the valid index range
  - If valid, proceed to load
  - Else, do not load, just write a 0
- Rationale: a 0 value will ensure that that the multiply-add step does not affect the final value of the output element
- The condition tested for loading input elements is different from the test for calculating output P element
  - A thread that does not calculate valid P element can still participate in loading input tile elements









```
Loading Elements – with boundary check
   8 for (int p = 0; p < (Width-1) / TILE_WIDTH + 1; ++p) {
          if(Row < Width && t * TILE_WIDTH+tx < Width) {</pre>
             ds\_M[ty][tx] = M[Row * Width + p * TILE\_WIDTH + tx];
         } else {
   ++
             ds_M[ty][tx] = 0.0;
         if (p*TILE_WIDTH+ty < Width && Col < Width) {
   10
            ds_N[ty][tx] = N[(p*TILE_WIDTH + ty) * Width + Col];
         } else {
            ds_N[ty][tx] = 0.0;
   ++
         __syncthreads();
   11
                                                                                             63
```

## Some Important Points

- For each thread the conditions are different for
  - Loading M element
  - Loading N element
  - Calculating and storing output elements
- The effect of control divergence should be small for large matrices



65

# Handling General Rectangular Matrices

- In general, the matrix multiplication is defined in terms of rectangular matrices
  - $-\;$  A j x k M matrix multiplied with a k x I N matrix results in a j x I P matrix
- We have presented square matrix multiplication, a special case
- The kernel function needs to be generalized to handle general rectangular matrices
  - The Width argument is replaced by three arguments: j, k, l
  - When Width is used to refer to the height of M or height of P, replace it with j
  - When Width is used to refer to the width of M or height of N, replace it with k
  - $-\,\,$  When Width is used to refer to the width of N or width of P, replace it with I





#### Question 1

- ( Assume that a kernel is launched with 1,000 thread blocks each of which has 512 threads. If a variable is declared as a shared memory variable, how many versions of the variable will be created through the lifetime of the execution of the kernel?
  - a) 1
  - b) 1,000
  - c) 512
  - d) 512,000



#### Question 1 - Answer

- (( Assume that a kernel is launched with 1,000 thread blocks each of which has 512 threads. If a variable is declared as a shared memory variable, how many versions of the variable will be created through the lifetime of the execution of the kernel?
  - a) 1
  - b) 1,000
  - c) 512
  - d) 512,000

**Explanation:** Shared memory variables are allocated to thread blocks. So, the # of versions is the number of th. blocks: 1,000.



69

#### Question 2

- ( For our tiled matrix-matrix multiplication kernel, if we use a 32x32 tile, what is the reduction of memory bandwidth usage for input matrices M and N?
  - a) 1/8 of the original usage
  - b) 1/16 of the original usage
  - c) 1/32 of the original usage
  - d) 1/64 of the original usage



#### Question 2 - Answer

- ( For our tiled matrix-matrix multiplication kernel, if we use a 32x32 tile, what is the reduction of memory bandwidth usage for input matrices M and N?
  - a) 1/8 of the original usage
  - b) 1/16 of the original usage
  - c) 1/32 of the original usage
  - d) 1/64 of the original usage

**Explanation:** Each element in the tile is used 32 times



71

#### Question 3

- ( For the tiled single-precision matrix multiplication kernel, assume that the tile size is 32x32 and the system has a DRAM burst size of 128 bytes. How many DRAM bursts will be delivered to the processor as a result of loading one Mmatrix tile by a thread block?
  - a) 16
  - b) 32
  - c) 64
  - d) 128



#### Question 3 - Answer

- (f) For the tiled single-precision matrix multiplication kernel, assume that the tile size is 32x32 and the system has a DRAM burst size of 128 bytes. How many DRAM bursts will be delivered to the processor as a result of loading one M-matrix tile by a thread block?
  - a) 16
  - b) 32
  - c) 64
  - d) 128

**Explanation:** For a 32x32 M-tile, each row in the tile consists of 32 consecutive words (128 bytes). The total amount of data in the row is just a single burst. We have 32 rows in a tile so there will be 32 bursts delivered to the processor.



73

#### Question 4

- ( Assume a tiled matrix multiplication that handles boundary conditions. Assume that we use 32x32 tiles to process square matrices of 1,000x1,000. Within EACH thread block, what is the maximum number of warps that will have control divergence due to handling boundary conditions for loading M tiles throughout the kernel execution?
  - a) 32
  - b) 24
  - c) 16
  - d) 8



#### Question 4 - Answer

- ( Assume a tiled matrix multiplication that handles boundary conditions. Assume that we use 32x32 tiles to process square matrices of 1,000x1,000. Within EACH thread block, what is the maximum number of warps that will have control divergence due to handling boundary conditions for loading M tiles throughout the kernel execution?
  - a) 32
  - b) 24
  - c) 16
  - d) 8

**Explanation:** Control divergence happens due to the handling of the right edge. For thread blocks processing tiles that are totally within the valid range in the y-dimension, all 32 warps in a block will experience divergence at the right boundary. For the thread blocks that process the bottom M tiles on the right edge, only 8 warps will experience control divergence because all threads in the lower 24 warps will fail the boundary test.



