## Single Cycle Control Unit

Your task is to program the behavior of an entity called "SC\_CU". This entity is declared in the attached file "SC\_CU.vhdl" and has the following properties:

- Input: Opcode with type std\_logic\_vector of length 6
- Input: Funct with type std\_logic\_vector of length 6
- Input: Zero with type std\_logic
- Output: ALUControl with type std\_logic\_vector of length 3
- Output: Control signals RegDst, Branch, Jump, MemRead, MemtoReg, MemWrite, ALUSrc and RegWrite all with type std\_logic



Do not change the file "SC\_CU.vhdl".

You will have to implement the following types of instructions:

## R-type:

| 31     | 26 2 | 5 21 | 20 10               | 6 15 | 11 1 | .0 6   | 5 | 0     |
|--------|------|------|---------------------|------|------|--------|---|-------|
| opcode |      | rs   | $\operatorname{rt}$ | rd   |      | unused |   | funct |

With the opcode representing the instruction, rs and rt the source registers and rd the destination register and funct representing a function for the ALU. The R-type instruction processes the two source registers in the ALU. The ALU result is saved in the destination register specified by rd.

## I-type:

| ; | 31 26  | 25 21 | 20 16               | 15 0 |
|---|--------|-------|---------------------|------|
|   | opcode | rs    | $\operatorname{rt}$ | IMM  |

With the opcode representing the instruction, rs a source register and IMM the immediate value. The usage of rt depends on the instruction, see below for details.

The "SC\_CU" entity shall control the single cycle processor depicted in Figure 1 to perform the following instructions:

| instruction | opcode | funct  | zero | type |
|-------------|--------|--------|------|------|
| lw          | 100011 | -      | -    | I    |
| or          | 000000 | 100101 | _    | R    |
| nor         | 000000 | 100111 | _    | R    |
| sub         | 000000 | 100010 | _    | R    |

The OR, NOR and sub instruction uses the ALU to process two register values. The result is stored in the destination register. See Table 1 to find the respective control signal for the ALU. The lw instruction loads data from a memory address to a register. The memory address is calculated by adding a base address to the immediate value from the instruction. The base address is retrieved from the register specified in rs. The loaded data is stored in the register specified in rt.

| ALUControl | Function |
|------------|----------|
| 111        | nor      |
| 000        | add      |
| 101        | or       |
| 010        | sub      |

Table 1: ALUControls

To get a better understanding of the control signals, here is a description of each control signal. Use Figure 1 to see how the control signals control the data paths.

- RegDst: Selects whether the register destination comes from the bits 20 16 or bits 15 11 of the instruction. In other words, this control signal selects if the destination register comes from rt or rd.
- Branch: Has an effect on the source for the next program counter value. If the branch condition is met it will be '1'. If the current instruction is not a branch instruction it will always be set to '0'.
- Jump: Has an effect on the source for the next program counter value. If the current instruction is not a jump instruction it will always be set to '0'.

- MemRead: When the MemRead signal is set to '1', then the data memory outputs the data specified by the read address input.
- MemtoReg: Selects whether the register's write data input will come from the data memory or the ALU output.
- MemWrite: When the MemWrite signal is set to '1', then the data memory writes its write data to the write address.
- ALUControl: Selects the ALU operation the ALU performs on its two input values. The controls for the available operations are listed in Table 1.
- ALUSrc: Selects whether the ALU gets a value from the register's read data 2 output, or from the sign extended immediate value of the instruction.
- RegWrite: When the RegWrite signal is set to '1', then the register writes the write data to the write register.

Consider which actions each part of the processor in Figure 1 has to take to fulfill the functions of the operations and set the control signals accordingly. This behavior has to be programmed in the attached file "SC\_CU\_beh.vhdl".

To turn in your solution write an email to vhdl-dis+e384@tuwien.ac.at with Subject "Result Task 7" and attach your file "SC\_CU\_beh.vhdl".

Good Luck and May the Force be with you.



Figure 1: Single cycle processor