

# 2023 ICS 期末习题课

hw4-T10, hw6

汤皓宇 2023年12月29日

# hw4-T10

# 题干

 $R\theta$  and R1 contain 16-bit bit vectors. The program below determines if rotating R1 left by n bits produces the same bit vector that is in  $R\theta$ . If yes, the program stores the value n in M[x3020]. If not, the program stores -1 to M[x3020].

Rotating left a bit vector by one bit consists of left shifting the bit vector one bit, and then loading into bit[0] the bit that was shifted out of bit[15].

For example, rotating left **111**1000011110000 by 3 bits produces 1000011110000**111**.

Your job: Complete the program below by supplying the missing instructions so it stores n in location M[x3020] if rotating left R1 by n bits produces the bit vector in R0, and store -1 if it is not possible to produce the bit vector of R0 by rotating left R1. You are required to only use four registers: R0, R1, R2, and R3.

# 左移 R1 能否变 R0?

| Address Value              |                       | Comments          |
|----------------------------|-----------------------|-------------------|
| x3000 1001 000 000 111111  |                       | NOT RO, RO        |
| x3001 0001 000 000 1 00001 |                       | ADD R0, R0, #1    |
| x3002                      | 0101 010 010 1 00000  | AND R2, R2, #0    |
| x3003                      | 0001 011 000 0 00 001 | ADD R3, R0, R1    |
| x3004                      |                       |                   |
| x3005                      | 0001 010 010 1 00001  | ADD R2, R2, #1    |
| x3006                      |                       |                   |
| x3007                      | 0000 010 000000111    | BRz x300F         |
| x3008                      | 0101 001 001 1 11111  | AND R1, R1, xFFFF |
| x3009                      | 0000 100 000000010    | BRn x300C         |
| x300A                      | 0001 001 001 0 00 001 | ADD R1, R1, R1    |
| x300B                      | 0000 111 111110111    | BRnzp x3003       |
| x300C                      |                       |                   |
| x300D                      |                       |                   |
| x300E                      | 0000 111 111110100    | BRnzp x3003       |
| x300F                      | 0101 010 010 1 00000  | AND R2, R2, #0    |
| x3010                      | 0001 010 010 1 11111  | ADD R2, R2, #-1   |
| x3011                      |                       |                   |
| x3012                      | 1111 0000 0010 0101   | TRAP x025         |
|                            | 1111 0000 0010 0101   | TRAP x02          |

表 1: 要补全的程序

# 答案

| Address | Value                 | Comments          |
|---------|-----------------------|-------------------|
| x3000   | 1001 000 000 111111   | NOT RO, RO        |
| x3001   | 0001 000 000 1 00001  | ADD R0, R0, #1    |
| x3002   | 0101 010 010 1 00000  | AND R2, R2, #0    |
| x3003   | 0001 011 000 0 00 001 | ADD R3, R0, R1    |
| x3004   | 0000 010 000001100    | BRz x3011         |
| x3005   | 0001 010 010 1 00001  | ADD R2, R2, #1    |
| x3006   | 0001 011 010 1 10000  | ADD R3, R2, #-16  |
| x3007   | 0000 010 000000111    | BRz x300F         |
| x3008   | 0101 001 001 1 11111  | AND R1, R1, xFFFF |
| x3009   | 0000 100 000000010    | BRn x300C         |
| x300A   | 0001 001 001 0 00 001 | ADD R1, R1, R1    |
| x300B   | 0000 111 111110111    | BRnzp x3003       |
| x300C   | 0001 001 001 0 00 001 | ADD R1, R1, R1    |
| x300D   | 0001 001 001 1 00001  | ADD R1, R1, #1    |
| x300E   | 0000 111 111110100    | BRnzp x3003       |
| x300F   | 0101 010 010 1 00000  | AND R2, R2, #0    |
| x3010   | 0001 010 010 1 11111  | ADD R2, R2, #-1   |
| x3011   | 0011 010 000001110    | ST R2, x3020      |
| x3012   | 1111 0000 0010 0101   | TRAP x025         |
|         |                       |                   |

表 2: 补全的程序

# hw6

How many times is the loop executed? When the program halts, what is the value in R3?

```
.ORIG x3000
         LD R2, TEXT
         LD R3, TEST
  AGAIN
        ADD R3, R3, R2
        ADD R2, R2, #-1
         BRnzp TEST
  TEXT
         .STRINGZ "An LC-3 program"
  TEST
        BRnp AGAIN
         TRAP x25
         . END
13
```

How many times is the loop executed? When the program halts, what is the value in R3?

```
.ORTG x3000
      LD R2, TEXT
      LD R3. TEST
AGAIN
      ADD R3, R3, R2
      ADD R2, R2, #-1
      BRnzp TEST
TEXT
      .STRINGZ "An LC-3 program"
TEST
      BRnp AGAIN
      TRAP x25
      . FND
```

### 答室

跳转看 *R2*,对应值为字符 'A' 的 ASCII 码 *X41*,在 *R2* 变为 0 后循环结束,因此循环执行 65 次。

至于 R3 中存的值,需要考虑最初 LD 进来的值,这个值又是 label TEST 处的值,也就是对应的机器码,再考虑字符串长度,得到机器码应该为 x0BEC,最终得到结果为十进制 5197.

#### **T2**

Two students wrote interrupt service routines for an assignment. Both service routines did exactly the same work, but the first student accidentally used *RET* at the end of his routine, while the second student correctly used *RTI*. There are three errors that arose in the first student's program due to his mistake. Describe any two of them.

# RET

# Return from Subroutine

### Assembler Format

 $RET^{\dagger}$ 

# Encoding



# Operation

PC = R7;

# Description

The PC is loaded with the value in R7. Its normal use is to cause a return from a previous JSR(R) instruction.

# Example

RET ;  $PC \leftarrow R7$ 

<sup>&</sup>lt;sup>†</sup>The RET instruction is a specific encoding of the JMP instruction. See also JMP.

# **RTI**

### Return from Trap or Interrupt

#### Assembler Format



#### Operation

```
if (PSR[15] == 1)
    Initiate a privilege mode exception;
else
    PC=mem[R6]; R6 is the SSP, PC is restored
    R6=R6+1;
    TEMP=mem[R6];
    R6=R6+1; system stack completes POP before saved PSR is restored
    PSR=TEMP; PSR is restored
    if (PSR[15] == 1)
        Saved_SSP=R6 and R6=Saved_USP;
```

### Description

If the processor is running in User mode, a privilege mode exception occurs. If in Supervisor mode, the top two elements on the system stack are popped and loaded into PC, PSR. After PSR is restored, if the processor is running in User mode, the SSP is saved in Saved\_SSP, and R6 is loaded with Saved\_USP.

### Example

RTI ; PC, PSR  $\leftarrow$  top two values popped off stack.

### Note

RTI is the last instruction in both interrupt and trap service routines and returns control to the program that was running. In both cases, the relevant service routine is initiated by first pushing the PSR and PC of the program that is running onto the system stack. Then the starting address of the appropriate service routine is loaded into the PC, and the service routine executes with supervisor privilege. The last instruction in the service routine is RTI, which returns control to the interrupted program by popping two values off the supervisor stack to restore the PC and PSR. In the case of an interrupt, the PC is restored to the address of the instruction that was about to be processed when the interrupt was initiated. In the case of an exception, the PC is restored to either the address of the instruction that caused the exception or the address of the following instruction, depending on whether the instruction that caused the exception is to be re-executed. In the case of a TRAP service routine, the PC is restored to the instruction following the TRAP instruction in the calling routine. In the case of an interrupt or TRAP, the PSR is restored to the value it had when the interrupt was initiated. In the case of an exception, the PSR is restored to the value it had when the exception occurred or to some modified value, depending on the exception. See also Section A.3.

Two students wrote interrupt service routines for an assignment. Both service routines did exactly the same work, but the first student accidentally used *RET* at the end of his routine, while the second student correctly used *RTI*. There are three errors that arose in the first student's program due to his mistake. Describe any two of them.

### 答案

- 1. 因为是中断服务,所以 R7 中并不保存返回地址,而 RET 会跳转 到 R7 保存的地址,因此在中断服务中直接使用 RET 会跳转到错误的位置
- 2. 直接调用 RET 并没有恢复在中断服务中被保存下来的 Processor Status Register,因而并没有从特权模式恢复到用户模式,之前的状态码也没有被恢复
- 3. RET 也不涉及对栈的操作,但从中断服务恢复,应该要恢复栈指针

### What does the student intend to print?

```
.ORIG x3000
         JSR A
         OUT
         BRnzp DONE
         AND RO, RO, #0
         ADD RO, RO, #9
         JSR B
         RET
   DONE
         HALT
  ASCII
         .FILL x0040
   В
         LD R1, ASCII
         ADD R0, R0, R1
         RET
         . END
18
```

### What does the student intend to print?

```
.ORIG x3000
      JSR A
      OUT
      BRnzp DONE
      AND RO, RO, #0
      ADD RO, RO, #9
      JSR B
      RFT
DONE
      HAIT
ASCII
      .FTII x0040
В
      LD R1, ASCII
      ADD R0, R0, R1
      RFT
      . END
```

### 答案

想打印的是字符'I',因为如果不考虑实际跳转,逻辑上在 OUT 前 R0 中保存的是 x0049,对应 ASCII 码表中的字符'I'

# Will the program print the character? Can you explain why?

```
.ORIG x3000
         JSR A
         OUT
         BRnzp DONE
  Α
         AND RO, RO, #0
         ADD RO, RO, #9
         JSR B
         RET
   DONE
         HALT
  ASCII
         .FILL x0040
   В
         LD R1, ASCII
         ADD R0, R0, R1
         RET
         . END
18
```

# Jump to Subroutine

# JSR JSRR

#### **Assembler Formats**

JSR LABEL JSRR BaseR

### Encoding



### Operation

```
TEMP=PC;<sup>†</sup>
if (bit[11] == 0)
   PC = BaseR;
else
   PC=PC<sup>†</sup> + SEXT(PCoffset11);
R7=TEMP;
```

# Description

First, the incremented PC is saved in a temporary location. Then the PC is loaded with the address of the first instruction of the subroutine, which will cause an unconditional jump to that address after the current instruction completes execution. The address of the subroutine is obtained from the base register (if bit [11] is 0), or the address is computed by sign-extending bits [10:0] and adding this value to the incremented PC (if bit [11] is 1). Finally, R7 is loaded with the value stored in the temporary location. This is the linkage back to the calling routine.

# Examples

JSR QUEUE; Put the address of the instruction following JSR into R7;

; Jump to QUEUE.

JSRR R3; Put the address of the instruction following JSRR into R7;

; Jump to the address contained in R3.

<sup>&</sup>lt;sup>†</sup>This is the incremented PC.

# RET

# Return from Subroutine

### Assembler Format

 $RET^{\dagger}$ 

# Encoding



# Operation

PC = R7;

# Description

The PC is loaded with the value in R7. Its normal use is to cause a return from a previous JSR(R) instruction.

# Example

RET ;  $PC \leftarrow R7$ 

<sup>&</sup>lt;sup>†</sup>The RET instruction is a specific encoding of the JMP instruction. See also JMP.

### Will the program print the character? Can you explain why?

```
.ORTG x3000
      JSR A
      OUT
      BRnzp DONE
      AND RO, RO, #0
      ADD RO, RO, #9
      JSR B
      RFT
DONE
      HAIT
ASCII
      .FTII x0040
В
      LD R1, ASCII
      ADD R0, R0, R1
      RFT
      . END
```

### 答案

实际上什么也不会输出,因为调用了一次 JSR 后再次调用 JSR 时没有保存原本的返回地址 R7,因此返回地址已经被覆盖,因而从 B中回到 A中再次执行 RET 会在 A中出现死循环,无法真正执行到 OUT

### Can you tell what signal X is? When will X be set to 1?





Figure C.2 A state machine for the LC-3.

#### **T4**

Can you tell what signal X is? When will X be set to 1?



#### 答室

当 *PSR* 的最高位为 1 时 (此时位于用户模式), 且当 *MAR* 的值处于 [x0000, x3000) ∪[xFE00, xFFFF] 时 (此时 *MAR* 位于特权内存区), *X* 为 1, 否则为 0. *ACV*.

Imagine that you are writing a simple LC-3 program that is designed to receive a character from the keyboard and then display that character on the screen.

- How do you check in LC-3 if there is a new character input from the keyboard?
- 2. Once a new character input is detected, how do you read this character from the keyboard?
- 3. How do you display the read character on the screen?

Imagine that you are writing a simple LC-3 program that is designed to receive a character from the keyboard and then display that character on the screen.

- How do you check in LC-3 if there is a new character input from the keyboard?
- Once a new character input is detected, how do you read this character from the keyboard?
- 3. How do you display the read character on the screen?

### 答案

- 1. 检测 KBSR 最高位是否为 1
- 2. 读取 KBDR, 并清除 KBSR 最 高位
- 3. 当 *DSR* 最高位为 1 的时候,写入 *DDR*

Provide a simple LC-3 assembly code snippet that demonstrates this process.

```
.ORTG x3000
  GET LDI R1, KBSR
         BRzp GET
         LDI RO, KBDR
  WAIT LDI R1, DSR
         BRzp WAIT
         STI RO, DDR
         TRAP x25
  KBSR .FILL xFE00
  KBDR .FILL xFE02
  DSR .FILL xFE04
  DDR .FILL xFE06
         . FND
13
```

Here's a subroutine that takes 4 chars in hex from keyboard and store the value they represent in *R0* using polling technique. Note that it assumes all possible input characters are in *0123456789ABCDEF*.

- Fill in the blanks (denoted by underlines \_) to complete the program.
- 2. Briefly explain what the four consecutive ADD RO, RO, RO do.
- 3. We have no idea what *R0* stores before the subroutine is called, so we placed the instruction *AND R0*, *R0*, #0 before the label *GETCHAR* in order to clear *R0*. Is this instruction necessary? Why or why not?

# T6-读入四位十六进制数

```
HEX INPUT
                                              ADD R4. R4. R2
        ST R1, SAVE R1
                                              BR ____
        ST R2, SAVE R2
                                        I FTTFR
        ST R3, SAVE R3
                                              ADD R4, R4, #10
        ST R4, SAVE R4
                                        CONTINUE
        LD R1, C1
                                              ADD RO, RO, R4
                                     27
        LD R2, C2
                                              ADD R3, R3, #-1
                                     28
        AND R3, R3, #0
                                              BRp ____
        ADD R3, R3, #4
                                              LD R1, SAVE R1
                                     30
        AND RO, RO, #0
                                             LD R2, SAVE_R2
                                     31
  GFTCHAR
                                             LD R3, SAVE R3
        ADD RO, RO, RO
                                             LD R4, SAVE R4
                                     33
        ADD RO, RO, RO
                                              RET
        ADD RO, RO, RO
                                        C1 .FILL #
        ADD RO, RO, RO
                                        C2 .FILL #
  WATT
                                        KBSR FTII xFF00
                                       KBDR .FILL xFE02
        LDI R4, KBSR
                                        SAVE R1 .BLKW 1
         BRzp ____
         LDI R4, KBDR
                                        SAVE R2 .BLKW 1
        ADD R4, R4, R1
                                     41 | SAVE R3 .BLKW 1
                                                                          12
         BRzp ____
                                     42 SAVE R4 .BLKW 1
21
```

# T6 补全

| 1  | HEX_INPUT      | 22 | ADD R4, R4, R2   |
|----|----------------|----|------------------|
| 2  | ST R1, SAVE_R1 | 23 | BR CONTINUE      |
| 3  | ST R2, SAVE_R2 | 24 | LETTER           |
| 4  | ST R3, SAVE_R3 | 25 | ADD R4, R4, #10  |
| 5  | ST R4, SAVE_R4 | 26 | CONTINUE         |
| 6  | LD R1, C1      | 27 | ADD R0, R0, R4   |
| 7  | LD R2, C2      | 28 | ADD R3, R3, #-1  |
| 8  | AND R3, R3, #0 | 29 | BRp GETCHAR      |
| 9  | ADD R3, R3, #4 | 30 | LD R1, SAVE_R1   |
| 10 | AND R0, R0, #0 | 31 | LD R2, SAVE_R2   |
| 11 | GETCHAR        | 32 | LD R3, SAVE_R3   |
| 12 | ADD RO, RO, RO | 33 | LD R4, SAVE_R4   |
| 13 | ADD R0, R0, R0 | 34 | RET              |
| 14 | ADD RO, RO, RO | 35 | C1 .FILL #-65    |
| 15 | ADD R0, R0, R0 | 36 | C2 .FILL #17     |
| 16 | WAIT           | 37 | KBSR .FILL xFE00 |
| 17 | LDI R4, KBSR   | 38 | KBDR .FILL xFE02 |
| 18 | BRzp WAIT      | 39 | SAVE_R1 .BLKW 1  |
| 19 | LDI R4, KBDR   | 40 | SAVE_R2 .BLKW 1  |
| 20 | ADD R4, R4, R1 | 41 | SAVE_R3 .BLKW 1  |
| 21 | BRZP LETTER    | 42 | SAVE_R4 .BLKW 1  |
|    |                |    |                  |

- 1. What is the output of the program?
- 2. How many bytes of memory does the program occupy?

```
ORIG X3000
LEA R0, STRING
PUTS
LD R0, SYMBOL
OUT
HALT
STRING .STRINGZ "H3llo_W0r1d"
SYMBOL .FILL #33
.END
```

- 1. What is the output of the program?
- 2. How many bytes of memory does the program occupy?

```
.ORIG x3000
LEA R0, STRING
PUTS
LD R0, SYMBOL
OUT
HALT
STRING .STRINGZ "H3llo_W0r1d"
SYMBOL .FILL #33
```

#### 答室

- 1. 'H3ll0\_W0r1d!'
- 18 × 2 = 36 字节. 每条命令占两个字节,注意字符串结尾有一个'\0'.

- 1. What problem might arise if a program does not check *KBSR* before *reading KBDR*?
- 2. What problem might arise if the keyboard does not check *KBSR* before *writing* to *KBDR*?
- 3. Which one of the two problems mentioned above is more likely to occur? Justify your answer.

- 1. What problem might arise if a program does not check *KBSR* before *reading KBDR*?
- 2. What problem might arise if the keyboard does not check *KBSR* before writing to *KBDR*?
- 3. Which one of the two problems mentioned above is more likely to occur? Justify your answer.

### 答案

- 1. 键盘一次输入的一个字符可能被读取多次
- 2. 可能覆盖还没有被系统处理的字符
- 3. 前者更可能发生, CPU 比人的输入快得多

What is the output of this program? Assume all registers are initialized to 0 before the program executes.

```
.ORIG x3000
      LD RO, A
      LD R1, B
      AND R1, R0, R1
      ST RO, #7
      ST R1, #5
      ST R2, #6
      LEA RO, LABEL
      TRAP x22
      TRAP x25
LABEL .STRINGZ "FUNKY"
LABEL2 .STRINGZ "HELLO WORLD"
A .FILL #33
B .FILL #32
      . END
```

What is the output of this program? Assume all registers are initialized to 0 before the program executes.

```
.ORTG x3000
      LD RO, A
      LD R1, B
      AND R1, R0, R1
      ST RO, #7
      ST R1, #5
      ST R2, #6
      LEA RO, LABEL
      TRAP x22
      TRAP x25
LABEL .STRINGZ "FUNKY"
LABEL2 .STRINGZ "HELLO WORLD"
A .FILL #33
B . FTII #32
      . END
```

```
答案 F !
```

The program uses only  $R\theta$  and R1. Note also that one of the instructions **in the program** must be labeled AGAIN, but now the label is missing. After execution of the program, the contents of A is x1800. In total, 9 instructions are executed.

```
.ORTG x3000
         LD RO, A
         LD R1, B
         BRZ DONE
         BRnzp AGAIN
  DONE
         ST RO, A
         HALT
  A .FILL x0 (c)
  B .FILL x0001
         . FND
13
```

Note that we doesn't say anything about how many clock cycles a memory access takes.







Figure C.2 A state machine for the LC-3.



Figure C.3 The LC-3 data path.

| Table C.1                                                                                                        | Data Path Cont                                                                                                       | rol Signals                                                                                                                      |  |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                                                                                                      | Signal Values                                                                                                        |                                                                                                                                  |  |
| LD.MAR/1: LD.MDR/1: LD.BEN/1: LD.REG/1: LD.PC/1: LD.PC/1: LD.Priority/1: LD.SavedSSP/1: LD.ACV/1: LD.Vector/1:   | NO, LOAD |                                                                                                                                  |  |
| GatePC/1:<br>GateMDR/1:<br>GateALU/1:<br>GateMARMUX/1:<br>GateVector/1:<br>GatePC-/1:<br>GatePSR/1:<br>GateSP/1: | NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES                                                       |                                                                                                                                  |  |
| PCMUX/2:                                                                                                         | PC+1<br>BUS<br>ADDER                                                                                                 | ;select pc+1<br>;select value from bus<br>;select output of address adder                                                        |  |
| DRMUX/2:                                                                                                         | 11.9<br>R7<br>SP                                                                                                     | ;destination IR[11:9]<br>;destination R7<br>;destination R6                                                                      |  |
| SR1MUX/2:                                                                                                        | 11.9<br>8.6<br>SP                                                                                                    | ;source IR[11:9]<br>;source IR[8:6]<br>;source R6                                                                                |  |
| ADDR1MUX/1:                                                                                                      | PC, BaseR                                                                                                            |                                                                                                                                  |  |
| ADDR2MUX/2:                                                                                                      | ZERO<br>offset6<br>PCoffset9<br>PCoffset11                                                                           | ;select the value zero<br>;select SEXT[IR[5:0]]<br>;select SEXT[IR[8:0]]<br>;select SEXT[IR[10:0]]                               |  |
| SPMUX/2:                                                                                                         | SP+1<br>SP-1<br>Saved SSP<br>Saved USP                                                                               | ;select stack pointer+1<br>;select stack pointer-1<br>;select saved Supervisor Stack Pointer<br>;select saved User Stack Pointer |  |
| MARMUX/1:                                                                                                        | 7.0<br>ADDER                                                                                                         | ;select ZEXT[IR[7:0]]<br>;select output of address adder                                                                         |  |
| TableMUX/1:                                                                                                      | x00, x01                                                                                                             |                                                                                                                                  |  |
| VectorMUX/2:                                                                                                     | INTV<br>Priv.exception<br>Opc.exception<br>ACV.exception                                                             |                                                                                                                                  |  |
| PSRMUX/1:                                                                                                        | individual setting                                                                                                   | individual settings, BUS                                                                                                         |  |
| ALUK/2:                                                                                                          | ADD, AND, NOT,                                                                                                       | ADD, AND, NOT, PASSA                                                                                                             |  |
| MIO.EN/1:<br>R.W/1:                                                                                              |                                                                                                                      |                                                                                                                                  |  |
| Set.Priv/1:                                                                                                      | 0 1                                                                                                                  | ;Supervisor mode<br>;User mode                                                                                                   |  |

### T10-答案

| Cycle<br>Number | State<br>Number | Control Signals                                                                                                                                                                            |
|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | 18              | LD.MAR:         LOAD         LD.REG:         NO         GateMDR:         NO         LD.PC:           LD.PC:         LOAD         PCMUX:         PC+1         GatePC:         YES         6 |
| 39              | 0               | LD.MAR:         NO         LD.REG:         NO         BEN:         0/FALSE         7           LD.PC:         NO         LD.CC:         NO         7                                       |
| _48_            | 1               | LD.REG: LOAD                                                                                                                                                                               |
| 57              | 1               | LD.MAR:         NO         ALUK:         ADD         GateALU:         YES         9           LD.REG:         LOAD         DR:         001         GatePC:         NO         10           |
| 77              | 22              | ADDR1MUX: <u>PC</u> ADDR2MUX: <u>PCoffset9</u> LD.PC: <u>LOAD</u> LD.MAR: <u>NO</u> PCMUX: <u>ADDER 11</u>                                                                                 |
| 100             | 15              | 12                                                                                                                                                                                         |

```
.ORIG x3000
  LD RO, A
  LD R1, B
AGAIN BRZ DONE
     ADD R0, R0, R0
     ADD R1, R1, #-1
     BRnzp AGAIN
DONE
     ST RO, A
    HALT
A .FILL x0c00
B .FILL x0001
   . END
```

13

# 课程总结

### 这门课讲了什么?

- ·如何表示数(数制、补码、浮点数)
- ·如何进行运算(晶体管->逻辑门->组 合电路)
- ·如何记忆值(锁存器->寄存器->存储器->时序电路)
- ・状态机 (其实所有计算机系统本质也都是一个状态机)
- ・ 冯诺依曼架构 (实际存在其他架构, 如哈佛架构)
- ・以 LC-3 指令集为例,了解数据结构、 函数、IO、中断

#### Application

Algorithm and Data Structure

Programming Language/Compiler

Operating System/Virtual Machines

Instruction Set Architecture (ISA)

Microarchitecture

Gates/Register-Transfer Level (RTL)

Analog/Digital Circuits

**Electronic Devices** 

**Physics** 

## 什么是计算机系统?

- interrupt/trap handler
- ・图灵机



### Chapter 7 汇编语言

- ·操作数:必须包含标识数字的表示进制的符号。用 # 表示十进制, x 表示十六进制, b 表示二进制
- ・ 标签:由 1 到 20 个字母或数字字符组成 (每个字符是大写或小写字母,或十进制数字),以字母开头。注意不能是保留字 (ADD,NOT, x1000, R4 等)
- 伪操作: .BLKW 分配 n 个空间 (n 为操作数), .STRINGZ 分配 n + 1 个空间 (n 为字符串长度, 最后一个是 x0000)
- 汇编时有两遍扫描: 第一遍找到所有标签并计算出对应的地址, 创建符号表, 第二遍翻译生成对应的机器码
- 注意检查地址是否越界,如 LD 指令 PCoffset9 为 [-256, 255],因此 LD 后面的标签距离当前 LD 指令的地址范围应该为 [-255, 256] (注意 PC 自增)
- · 注意指令符号扩展补码

### Chapter 8 数据结构

- JSR、JSRR 指令,用来调用子程序,注意与 JMP 的区别 (R7 记录自增的 PC,即下一条指令的地址)
- · 调用者保存与被调用者保存
- · 栈: R6 栈顶指针 (指向栈顶),注意 Underflow (栈空 Pop) 和 Overflow (栈满 Push) 以及对应的检测
- (循环) 队列:R3 队首 (FRONT) 指针 (下一个是队首),R4 队尾 (REAR) 指针 (指向队尾)。队空 FRONT = REAR,队满 FRONT 1 = REAR,同样注意 Underflow 和 Overflow 及检测。

### 递归程序

#### 函数栈帧

```
FACT

ADD R6, R6, #-1

STR R1, R6, #0

ADD R1, R0, #-1

BRZ NO_RECURSE

ADD R6, R6, #-1

STR R7, R6, #0

ADD R6, R6, #-1

STR R7, R6, #0

ADD R6, R6, #-1

STR R0, R6, #0

ADD R0, R0, #-1
```

```
B

JSR FACT

LDR R1, R6, #0

ADD R6, R6, #1

MUL R0, R0, R1

LDR R7, R6, #0

ADD R6, R6, #1

NO_RECURSE

LDR R1, R6, #0

ADD R6, R6, #1

RET
```

### LC-3 内存



Figure A.1 Memory map of the LC-3

### Input

#### 输入涉及寄存器

- keyboard status register (KBSR) xFE00
- keyboard data register (KBDR) xFE02

#### KBSR[15] 控制键盘和处理器的同步

- 当敲击键盘上的一个键时,该键的 ASCII 码被载入 KBDR[7:0] 中,与键盘相关的电路自动将 KBSR[15] 设置为 1
- 当 LC-3 读取 KBDR 时,与键盘相关的电路自动清除 KBSR[15],允许敲击另一个键
- 如果 *KBSR*[15]=1,则最后一个击键对应的 ASCII 码还没有被读取, 因此键盘被禁用

### **Output**

#### 输出涉及寄存器

- display status register (DSR) xFE04
- display data register (DDR) xFE06

#### DSR[15] 控制处理器和显示器的同步

- 当 LC-3 向 DDR[7:0] 存入一个 ASCII 码进行输出后,显示器会在开始处理 DDR[7:0] 时,自动清除 DSR[15]
- 当显示器在屏幕上显示完字符时,它会自动设置 DSR[15]。这是给处理器的一个信号,表明处理器可以将另一个 ASCII 码传输到 DDR 进行输出
- 只要 *DSR*[15] 是清零的,说明显示器仍在处理前一个字符,因此就 处理器的额外输出而言,此时显示器是禁用的



Figure A.2 Format of the entire LC-3 instruction set. *Note:* + indicates instructions that modify condition codes



Figure C.3 The LC-3 data path.

| Table C.1                                                                                                        | Data Path Cont                                                                                                       | rol Signals                                                                                                                      |  |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                                                                                                      | Signal Values                                                                                                        |                                                                                                                                  |  |
| LD.MAR/1: LD.MDR/1: LD.BEN/1: LD.REG/1: LD.PC/1: LD.PC/1: LD.Priority/1: LD.SavedSSP/1: LD.ACV/1: LD.Vector/1:   | NO, LOAD |                                                                                                                                  |  |
| GatePC/1:<br>GateMDR/1:<br>GateALU/1:<br>GateMARMUX/1:<br>GateVector/1:<br>GatePC-/1:<br>GatePSR/1:<br>GateSP/1: | NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES                                                       |                                                                                                                                  |  |
| PCMUX/2:                                                                                                         | PC+1<br>BUS<br>ADDER                                                                                                 | ;select pc+1<br>;select value from bus<br>;select output of address adder                                                        |  |
| DRMUX/2:                                                                                                         | 11.9<br>R7<br>SP                                                                                                     | ;destination IR[11:9]<br>;destination R7<br>;destination R6                                                                      |  |
| SR1MUX/2:                                                                                                        | 11.9<br>8.6<br>SP                                                                                                    | ;source IR[11:9]<br>;source IR[8:6]<br>;source R6                                                                                |  |
| ADDR1MUX/1:                                                                                                      | PC, BaseR                                                                                                            |                                                                                                                                  |  |
| ADDR2MUX/2:                                                                                                      | ZERO<br>offset6<br>PCoffset9<br>PCoffset11                                                                           | ;select the value zero<br>;select SEXT[IR[5:0]]<br>;select SEXT[IR[8:0]]<br>;select SEXT[IR[10:0]]                               |  |
| SPMUX/2:                                                                                                         | SP+1<br>SP-1<br>Saved SSP<br>Saved USP                                                                               | ;select stack pointer+1<br>;select stack pointer-1<br>;select saved Supervisor Stack Pointer<br>;select saved User Stack Pointer |  |
| MARMUX/1:                                                                                                        | 7.0<br>ADDER                                                                                                         | ;select ZEXT[IR[7:0]]<br>;select output of address adder                                                                         |  |
| TableMUX/1:                                                                                                      | x00, x01                                                                                                             |                                                                                                                                  |  |
| VectorMUX/2:                                                                                                     | INTV<br>Priv.exception<br>Opc.exception<br>ACV.exception                                                             |                                                                                                                                  |  |
| PSRMUX/1:                                                                                                        | individual setting                                                                                                   | individual settings, BUS                                                                                                         |  |
| ALUK/2:                                                                                                          | ADD, AND, NOT,                                                                                                       | ADD, AND, NOT, PASSA                                                                                                             |  |
| MIO.EN/1:<br>R.W/1:                                                                                              |                                                                                                                      |                                                                                                                                  |  |
| Set.Priv/1:                                                                                                      | 0 1                                                                                                                  | ;Supervisor mode<br>;User mode                                                                                                   |  |



Figure C.2 A state machine for the LC-3.

the event that causes the program that is executing to stop. Interrupts are events that usually have nothing to do with the program that is executing. Exceptions are events that are the direct result of something going awry in the program that is executing. The LC-3 specifies three exceptions: a privilege mode violation, an illegal opcode, and an ACV exception. Figure C.7 shows the state machine that carries these out. Figure C.8 shows the data path, after adding the additional structures to Figure C.3 that are needed to make interrupt and exception processing work.



Figure C.7 LC-3 state machine showing interrupt control.

#### 附录 A

- · A.1 LC-3 概述: 一些基本概念的介绍
- · A.2 指令集:用于速查各条指令的行为
- A.3 中断和异常处理:包括一些处理细节,建议看一遍,其中的异常处理部分可以不看

### 附录 C

- · C.1 LC-3 微结构概述: 描述主要组件以及信号, 可以不看
- · C.2 状态机, 重点必看
- · C.3 数据通路, 重点必看
- ・C.4 控制结构: 看一下 DRMUX 和 SR1MUX
- C.5 TRAP: TRAP 细节, 建议看一遍
- ・C.6 内存映射 I/O: 简单看一下即可
- ・C.7 中断和异常处理以及 RTI, 异常可以不看, 其它建议看一遍
- C.8 如果能自行填完那张表,就能从底层理解 LC-3 的运行了, 不过要注意其中有不少属于考试不会涉及的内容

**Questions?** 

祝大家取得好成绩!