



# Overview

CH32V series are industrial-grade general-purpose microcontrollers designed based on QingKe 32-bit RISC-V. The whole series of products into the hardware stack area, fast interrupt entry and other designs, compared to the standard greatly improved the interrupt response speed. CH32V208 is equipped with V4C core, which adds memory protection function and reduces hardware division cycle. In terms of product features, it supports 144MHz main frequency zero-wait operation. The series integrates 2Mbps low-power Bluetooth BLE communication module, 10M Ethernet MAC+PHY module, USB2.0 full-speed device + host/device interface, CAN controller, etc.

#### **Features**

#### Core:

- QingKe 32-bit RISC-V core with multiple instruction set combinations
- Fast programmable interrupt controller + hardware interrupt stack
- Branch prediction, conflict handling mechanism
- Single cycle multiplication, hardware division, hardware FPU
- System main frequency 144MHz

#### • Memory:

- Available with up to 64KB volatile data storage area SRAM
- Available with 480KB program memory CodeFlash (zero-wait application area + non-zero-wait data area)
- 28KB BootLoader
- 128B non-volatile system configuration memory
- 128B user-defined memory

# Power management and low-power consumption:

- System power supply V<sub>DD</sub>: 3.3V
- Independent power supply for GPIO unit  $V_{\text{I/O}}$ : 3.3V
- Low-power mode: Sleep, Stop, Standby
- $V_{\text{BAT}}$  independently powers RTC and backup register

#### Clock & Reset

- Built-in factory-trimmed 8MHz RC oscillator

- Built-in 40 KHz RC oscillator
- Built-in PLL, optional CPU clock up to 144MHz

CH32V208 Datasheet

- High-speed external 32MHz oscillator
- Low-speed external 32.768 KHz oscillator
- Power on/down reset, programmable voltage detector
- Real-time clock (RTC): 32-bit independent RTC timer

# 1 group of 8-channel general-purpose DMA controllers

- 8 channels, support ring buffer
- Support TIMx/ADC /USART/I<sup>2</sup>C/SPI

### 2 groups of OPAs and comparators: connected with ADC and TIMx

#### • 1 group of 12-bit ADC

- Analog input range: V<sub>SSA</sub>~V<sub>DDA</sub>
- 16 external signals + 2 internal signals
- On-chip temperature sensor
- Dual ADC conversion mode

#### • 16-channels Touch-Key detection Timers

#### Multiple timers

- 1 16-bit advanced-control timer, with dead zone control and emergency brake; can offer PWM complementary output for motor control
- 3 16-bit general-purpose timers, provide input capture/output comparison/PWM/pulse counting/incremental encoder input
- 1 32-bit general-purpose timer
- 2 watchdog timers (independent watchdog

and window watchdog)

- SysTick: 64-bit counter

#### • Communication interfaces:

- 4 USART interfaces
- 2 I<sup>2</sup>C interfaces (support SMBus/PMBus)
- 2 SPI interfaces
- USB2.0 full-speed device interface (full-speed and low-speed)
- USB2.0 full-speed host/device interface
- 1 CAN interfaces (2.0B active)

- Built-in 10M PHY transceiver
- Low-power Bluetooth BLE5.3

### • Fast GPIO port

- 53 I/O ports, with 16 external interrupts
- Security features: CRC unit, 96-bit unique ID
- Debug mode: 2-wire serial debug interface (SDI)
- Package: LQFP or QFN

# **Chapter 1 Series product description**

CH32V series are industrial-grade general-purpose enhanced MCUs based on 32-bit RISC-V instruction set and architecture. Its products are divided by function resources into categories such as general-purpose, connectivity, and wireless communication. They extend each other in terms of package types, peripheral resources and quantities, pin numbers, and device characteristics, but they are compatible with each other in software, functions, and hardware pin configurations. The product iterations and rapid applications provide freedom and convenience for users in product development.

For the features of this series of products, please refer to the datasheet.

For the peripheral function description, usage and register configuration, please refer to "CH32FV2 V3RM".

The datasheets and reference manuals can be downloaded on the official website of WCH: http://www.wch.cn/

Information about the RISC-V instruction set architecture can be downloaded from: <a href="https://riscv.org/">https://riscv.org/</a>

This manual is for CH32V208 series datasheet. Please refer to "CH32V307DS0" for V303\_305\_307 series and "CH32V203DS0" for V203 series.

Small-and-medium capacity High-capacity general-purpose Interconnectivity Wireless device Connectivity device (V303) device (V307) (V208) general-purpose device (V203) device (V305) OingKe V4F OingKe V4B OingKe V4C 32K Flash 64K Flash 128K Flash 256K Flash 128K Flash 256K Flash 128K Flash 10K SRAM 20K SRAM 32K SRAM 64K SRAM 32K SRAM 64K SRAM 64K SRAM 2\*ADC(TKey) 2\*DAC 2\*ADC(TKey) 4\*ADTM 2\*ADC(TKey) 2\*DAC ADC(TKey) 2\*DAC 4\*GPTM 4\*ADTM **ADTM** 2\*ADC(TKey) | 2\*ADC(TKey) | 2\*ADC(TKey) 4\*ADTM 2\*BCTM 4\*GPTM 3\*GPTM **ADTM ADTM** 2\*DAC 4\*GPTM 8\*USART/UART 2\*BCTM GPTM(32) 2\*GPTM 3\*GPTM ADTM 2\*BCTM  $3*SPI(2*I^2S)$ 8\*USART/UART 4\*USART/UART 2\*USART 4\*USART 3\*GPTM 5\*USART/UART | 2\*I<sup>2</sup>C  $3*SPI(2*I^2S)$ 2\*SPI SPI 2\*SPI 3\*USART  $3*SPI(2*I^2S)$ OTG FS  $2*I^2C$ 2\*I2C  $I^2C$  $2*I^2C$  $2*I^2C$ 2\*SPI USBHS(+PHY) **USBFS USBD USBD USBD**  $2*I^2C$ OTG FS 2\*CAN **CAN USBFS USBFS USBFS** RTC **USBFS** USBHS(+PHY) RTC CAN CAN CAN **CAN** 2\*CAN 2\*WDG 2\*WDG RTC RTC **RTC** RTC RTC 4\*OPA 4\*OPA 2\*WDG 2\*WDG 2\*WDG 2\*WDG 2\*WDG RNG RNG 2\*OPA 4\*OPA 2\*OPA 2\*OPA 4\*OPA **SDIO SDIO** ETH-10M(+PHY) RNG **FSMC FSMC** BLE5.3 **SDIO DVP** ETH-1000MAC 10M-PHY

Table 1-1 Series overview

Note: The number of peripherals or functions of some products in the same category may be limited by the package, please confirm the product package when selecting.

#### Abbreviations:

ADTM: Advanced-control Timer RNG: Random Number Generator

GPTM: General-purpose Timer

USBD: Universal Serial Bus Full-speed Device

GPTM (32): 32-bit General-purpose Timer USBFS: Universal Serial Bus Full-speed

BCTM: Basic Timer Host/Device

TKey: Touch key USBHS: Universal Serial Bus High-speed

OPA: Operational Amplifier/Comparator Host/Device

Table 1-2 Overview of Cores

| Feature<br>Core | Instruction<br>Set | Hardware<br>Stack<br>Level | Interrupt<br>Nesting<br>Level | Number<br>of Fast<br>Interrupt<br>Channels | Period | Vector table mode      | Extended instruction | Memory<br>protection |
|-----------------|--------------------|----------------------------|-------------------------------|--------------------------------------------|--------|------------------------|----------------------|----------------------|
| V4B             | IMAC               | 2                          | 2                             | 4                                          | 9      | Address or instruction | Support              | No                   |
| V4C             | IMAC               | 2                          | 2                             | 4                                          | 5      | Address or instruction | Support              | Standard             |
| V4F             | IMAFC              | 3                          | 8                             | 4                                          | 5      | Address or instruction | Support              | Standard             |

Note: For information about the core, please refer to the QingKeV4 microprocessor manual "QingKeV4\_Processor\_Manual".

# **Chapter 2 Specification**

CH32V208 series are 32-bit RISC core MCUs based on the RISC-V instruction set architecture (ISA), with 144MHz operating frequency, and built-in high-speed memory. It has multiple buses working synchronously, and provides a wealth of peripheral functions and enhanced I/O ports. This series of products has built-in 1 12-bit ADC modules, multiple timers, multi-channel capacitance touch key detection (TKey) and other functions. It also contains standard and dedicated communication interfaces: I<sup>2</sup>C, SPI, USART, CAN controller, USB2.0 full-speed host/device controller, USB2.0 full-speed device controller, etc.

The rated working voltage of the product is 3.3V, and the working temperature range is -40°C~85°C in industrial grade. It supports several power-saving operating modes to meet the product's low-power application requirements. Various models in the series are different in terms of resource allocation, number of peripherals, peripheral functions, etc., and can be selected as needed.

## 2.1 Model comparison

Table 2-1 CH32V wireless products resource allocation

|               |                            | Part No.          |                     | CH32                        | V208                |                     |  |  |  |
|---------------|----------------------------|-------------------|---------------------|-----------------------------|---------------------|---------------------|--|--|--|
| Differences   |                            |                   | GB                  | СВ                          | RB                  | WB                  |  |  |  |
| Pir           | n count                    |                   | 28                  | 48                          | 64                  | 68                  |  |  |  |
| Flash         | (bytes) (1)                |                   | 128K <sup>(2)</sup> | 128K <sup>(2)</sup>         | 128K <sup>(2)</sup> | 128K <sup>(2)</sup> |  |  |  |
| SRAI          | M (bytes)                  |                   | 64K <sup>(2)</sup>  | 64K <sup>(2)</sup>          | 64K <sup>(2)</sup>  | 64K <sup>(2)</sup>  |  |  |  |
| GPIO          | GPIO port count            |                   | 21                  | 37                          | 49                  | 53                  |  |  |  |
| GPIO po       | ower supp                  | ly                |                     | Independent V <sub>IO</sub> |                     |                     |  |  |  |
|               | Advanced-control (16 bits) |                   | 1                   | 1                           | 1                   | 1                   |  |  |  |
| T.            | General-purpose            |                   | 3                   | 3                           | 3                   | 3                   |  |  |  |
| Timer         |                            | -purpose<br>bits) | 1                   | 1                           | 1                   | 1                   |  |  |  |
|               | Watc                       | hdog              | 2                   | 2                           | 2                   | 2                   |  |  |  |
|               | SysTick                    | (24 bits)         | supported           |                             |                     |                     |  |  |  |
| ]             | RTC                        |                   |                     |                             |                     |                     |  |  |  |
| ADC/TKey (ch  | annel@ ui                  | nit count)        | 8@1                 | 16@1                        | 16@1                | 16@1                |  |  |  |
| (             | OPA                        |                   | 1                   | 2                           | 2                   | 2                   |  |  |  |
|               | USART                      | '/UART            | 2                   | 4                           | 4                   | 4                   |  |  |  |
|               | S                          | PI                | 1                   | 2                           | 2                   | 2                   |  |  |  |
|               | $I^2$                      | C                 | 1                   | 2                           | 2                   | 2                   |  |  |  |
| Communication | CA                         | AN                | 1                   | 1                           | 1                   | 1                   |  |  |  |
| interfaces    | USB                        | USBD              | 1                   | 1                           | 1                   | 1                   |  |  |  |
|               | (FS)                       | USBHD             | 1                   | 1                           | 1                   | 1                   |  |  |  |
|               | Ethe                       | ernet             | 10M                 | -                           | 1                   | 0M                  |  |  |  |
|               | BLE                        | E 5.3             |                     | suppo                       | rted                |                     |  |  |  |

| Part No.              |             | СН32                         | V208    |       |  |  |  |
|-----------------------|-------------|------------------------------|---------|-------|--|--|--|
| Differences           | GB          | СВ                           | RB      | WB    |  |  |  |
| CPU clock speed       | Max: 144MHz |                              |         |       |  |  |  |
| Rated voltage         |             | 3.3                          | V       |       |  |  |  |
| Operating temperature |             | Industrial-grade: -40°C~85°C |         |       |  |  |  |
| Package               | QFN28       | QFN48                        | LQFP64M | QFN68 |  |  |  |

Note: 1. Flash bytes represent zero-wait run area  $R_{0WAIT}$ . For the V208 series, non-zero-wait area is  $(480K-R_{0WAIT})$ .

2. The 208 series with 128K FLASH+64K SRAM support user select word to be configured as one of several combinations of (128K FLASH+64K SRAM), (144K FLASH+48K SRAM), and (160K FLASH+32K SRAM).

## 2.2 System architecture

The microcontroller is based on the RISC-V instruction set architecture (ISA) in which the core, arbitration unit, DMA module, SRAM storage and other parts are interacted through multiple sets of buses. A general-purpose DMA controller is integrated in the chip to reduce the burden on the CPU and improve access efficiency. The application of a multi-level clock management mechanism reduces the operating power consumption of peripherals. At the same time, it has a data protection mechanism and measures such as automatic clock switching protection to increase system stability. The following figure is a block diagram of the overall internal structure of the series of products.

Figure 2-1 System block diagram



# 2.3 Memory map

Figure 2-2 Memory address map



#### 2.4 Clock tree

Four groups of clock sources are introduced into the system: internal high-frequency RC oscillator (HSI), internal low-frequency RC oscillator (LSI), external high-frequency oscillator (HSE), and external low-frequency oscillator (LSE). Among them, the low-frequency clock source provides the clock reference for RTC and independent watchdog. The high-frequency clock source is directly or indirectly multiplied by the PLL and output as the system clock (SYSCLK). The system clock is then provided by each prescaler to provide the AHB domain, APB1 domain, APB2 domain peripheral control clock and sampling or output clock. Some modules need to be directly provided by the PLL clock.



Figure 2-3 CH32V208 clock tree block diagram

Note: 1. When using USB, the CPU clock speed must be 48MHz or 96MHz or 144MHz. When the system wakes up from Stop mode or Standby mode, the system will automatically select HSI as the system clock frequency. If USB and ETH both are enabled, select USBPRE=5DIV, configure PLLCKR=SYSCLK to be 240M, AHBPRE=2DIV, and the CPU clock speed is 120M.

2. For the CH32V208, the external crystal or clock (HSE) is 32M. When the external crystal is enabled, no load capacitor is needed as it is built in.

# 2.5 Functional description

#### 2.5.1 RISC-V4C processor

RISC-V4C supports the IMAC subset of the RISC-V instruction set. The processor is managed internally in a modular fashion and contains units such as fast programmable interrupt controller (PFIC), memory protection, branch prediction mode, and extended instruction support. Externally multiple buses are connected to external unit modules to enable interaction between external function modules and the core.

The processor can be flexibly applied in different scenarios, such as small-area low-power embedded scenarios, high-performance application operating system scenarios, etc., due to its minimal instruction set, multiple working modes, and modular customization extensions.

- Support machine and user privilege mode
- Fast Programmable Interrupt Controller (FPIC)
- Multi-level hardware interrupt stack
- Serial 2-wire debug interface
- Standard memory protection design
- Static or dynamic branch prediction, efficient jump, conflict detection
- Custom extended instructions

#### 2.5.2 On-chip memory and boot mode

Up to 128K bytes of built-in SRAM area, used to store data, data will be lost after power failure. The specific capacity depends on the corresponding chip model.

Up to 480K bytes of built-in program Flash memory (Code FLASH), used for user application and constant data storage, including zero-wait program run area and non-zero-wait area. The specific size depends on the corresponding chip model.

Built-in 28K byte system memory (System FLASH), used for system boot program storage (manufacturer curing boot loader).

128 bytes are used for system non-volatile configuration word storage, and 128 bytes are used for user selection word storage.

At startup, one of 3 boot modes can be selected through the boot pins (BOOT0 and BOOT1):

- Boot from program flash
- Boot from system memory
- Boot from internal SRAM

The bootloader is stored in the system memory, and the contents of the program Flash memory storage can be reprogrammed through the USART1 and USB interface.

#### 2.5.3 Power supply scheme

- $V_{DD} = 2.4 \sim 3.6 \text{V}$ : Power supply for some I/O pins and internal voltage regulator.
- V<sub>IO</sub> = 2.4~3.6V: It supplies power to most of the I/O pins and the Ethernet module, which determines
  the pin output high voltage amplitude. Normal work during operation, the V<sub>IO</sub> voltage cannot be higher
  than the V<sub>DD</sub> voltage.
- $V_{DDA} = 2.4 \sim 3.6 \text{V}$ : It supplies power to the analog part of the high-frequency RC oscillator, ADC, temperature sensor, DAC and PLL. The  $V_{DDA}$  voltage must be the same as the  $V_{IO}$  voltage (If  $V_{DD}$  is powered down and  $V_{IO}$  is live, Then  $V_{DDA}$  must be live and consistent with VIO). When using ADC,

 $V_{DDA}$  must not be less than 2.4V.

•  $V_{BAT} = 1.8 \sim 3.6 \text{V}$ : When  $V_{DD}$  is turned off, (through the internal power switch) independently powers the RTC, external low-frequency oscillator and backup registers. (Pay attention to  $V_{BAT}$  power supply)

#### 2.5.4 Power supply monitor

This product integrates a power-on reset (POR)/power-down reset (PDR) circuit, which is always in working condition to ensure that the system is in supply. It works when the power exceeds 2.4V; when  $V_{DD}$  is lower than the set threshold ( $V_{POR/PDR}$ ), the device is placed in the reset state without using an external reset circuit.

In addition, the system is equipped with a programmable voltage monitor (PVD), which needs to be turned on by software to compare the voltage of  $V_{DD}$  power supply with the set threshold  $V_{PVD}$ .

Turn on the corresponding edge interrupt of PVD, and you can receive interrupt notification when  $V_{DD}$  drops to the PVD threshold or rises to the PVD threshold. Refer to Chapter 4 for the values of  $V_{POR/PDR}$  and  $V_{PVD}$ .

#### 2.5.5 Voltage regulator

After reset, the regulator is automatically turned on, and there are 3 operation modes according to the application mode.

- ON mode: normal operation, providing stable core power.
- Low-power mode: When the CPU enters Stop mode, the regulator can be selected to run with low-power consumption.
- OFF mode: When the CPU enters Standby mode, it automatically switches the regulator to this mode, the voltage regulator output is in high impedance, and the core power.

The voltage regulator is always ON after reset. It is OFF in Standby mode, and the regulator output is in high impedance.

#### 2.5.6 Low-power mode

The system supports 3 low-power modes, which can be selected for low-power consumption, short start-up time and multiple wake-up events to achieve the best balance.

#### Sleep mode

In Sleep mode, only the CPU clock is stopped, but all peripheral clocks are powered normally and the peripherals are in a working state. This mode is the shallowest low-power mode, but it is the fastest mode to wake-up the system.

Exit condition: any interrupt or wake-up event.

#### Stop mode

In this mode, the FLASH enters low-power mode, and the PLL, HSI RC oscillator and HSE crystal oscillator are turned off. In the case of keeping the contents of SRAM and registers not lost, the Stop mode can achieve the lowest power consumption.

Exit conditions: any external interrupt/event (EXTI signal), external reset signal on NRST, IWDG reset, among which EXTI signal includes one of 16 external I/O ports, PVD output, RTC alarm clock, Ethernet wake-up signal or USB wake-up signal.

#### Standby mode

In this mode, the main LDO of the system is turned off, the low-power LDO supplies power to the wake-up circuit, all other digital circuits are powered off, and the FLASH is powered off. The system wakes up from

Standby mode will generate a reset, and SBF (PWR\_CSR) will be set at the same time. After waking up, check the SBF status to know the low-power mode before waking up. SBF is cleared by the CSBF (PWR\_CR) bit. In the Standby mode, the contents of 32KB of SRAM can be kept (depending on the planning and configuration before going to bed), and the contents of the backup registers are kept.

Exit conditions: any external interrupt/event (EXTI signal), external reset signal on NRST, IWDG reset, a rising edge on the WKUP pin, where EXTI signal includes one of 16 external I/O ports, RTC alarm clock, Ethernet Wake-up signal, USB.

#### 2.5.7 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit uses a fixed polynomial generator to generate a CRC code from a 32-bit data word. In many applications, CRC-based technology is used to verify the consistency of data transmission or storage. Within the scope of the EN/IEC 60335-1 standard, a means of detecting flash errors is provided. The CRC calculation unit can be used to calculate the signature of the software in real time and compare it with the signature generated when the software is linked and generated.

#### 2.5.8 Fast programmable interrupt controller (FPIC)

The product has a built-in Fast Programmable Interrupt Controller (FPIC), which supports up to 255 interrupt vectors, and provides flexible interrupt management functions with minimal interrupt latency. The current product manages 8 core private interrupts and 88 peripheral interrupt management, and other interrupt sources are reserved. FPIC registers can be accessed in user and machine privileged modes.

- 88+3 individual maskable interrupts
- A non-maskable interrupt NMI
- Support hardware interrupt stack (HPE) without instruction overhead
- 4-channel vector table free interrupts (VTF)
- Support vector table mode of address or instruction module
- Configurable interrupt nesting depth, up to 8 levels
- Support interrupt tail-chaining

#### 2.5.9 External interrupt/event controller (EXTI)

The external interrupt/event controller contains a total of 19 edge detectors for generating interrupt/event requests. Each interrupt line can independently configure its trigger event (rising edge or falling edge or both edges), and can be individually masked; the suspend register maintains all interrupt request states. EXTI can detect that the pulse width is smaller than the clock period of the internal APB2. Up to 80 general-purpose I/O ports can be connected to 16 external interrupt lines.

#### 2.5.10 General DMA controller

The system has built-in 2 groups of general-purpose DMA controllers, manages 18 channels in total, and flexibly handles high-speed data transmission from memory to memory, peripherals to memory, and memory to peripherals, and supports ring buffer mode. Each channel has a dedicated hardware DMA request logic to support one or more peripherals' access requests to the memory. The access priority, transfer length, source address and destination address of the transfer can be configured.

The main peripherals used by DMA include: general/advanced/basic timers TIMx, DAC, USART, I<sup>2</sup>C and SPI.

Note: DMA and CPU access the system SRAM after arbitration by the arbiter.

#### 2.5.11 Clock and Boot

The system clock source HSI is turned on by default. After the clock is not configured or reset, the internal 8MHz RC oscillator is used as the default CPU clock, and then an external 32MHz clock or PLL clock can be additionally selected. When the clock security mode is turned on, if the HSE is used as the system clock (directly or indirectly), the system clock will automatically switch to the internal RC oscillator when the external clock is detected to be invalid, and the HSE and PLL will be automatically turned off at the same time; in low-power consumption mode, the system will automatically switch to the internal RC oscillator after waking up. If the clock interrupt is enabled, the software can receive the corresponding interrupt.

Multiple prescalers are used to configure the frequency of AHB. The high-speed APB (APB2) and low-speed APB (APB1) regions provide peripheral clocks with a maximum frequency of 144MHz. Refer to the clock tree block diagram in Figure 2-3.

#### 2.5.12 Real time clock (RTC) and backup registers

The RTC and the backup register are in the backup power supply area inside the system. When  $V_{DD}$  is valid, it is powered by  $V_{DD}$ , and when  $V_{DD}$  is invalid, the internal power is automatically switched to the  $V_{BAT}$  pin.

The RTC real-time clock is a set of 32-bit programmable counters, and the time base supports 20-bit prescaler for measurement in a longer period of time. The clock reference source is a high-speed external clock divided by 128 (HSE/128), external crystal low-frequency oscillator (LSE) or internal low-power RC oscillator (LSI). The LSE also has a backup power supply area, so when the LSE is selected as the RTC time base, the RTC setting and time can remain unchanged after the system resets or wakes up from Standby mode.

The backup register contains up to 42 16-bit registers, which can be used to store 84 bytes of user application data. This data can continue to be maintained after wake-up from Standby, or system Reset or power Reset. When the intrusion detection function is turned on, once the intrusion detection signal is valid, all contents in the backup register will be cleared.

#### 2.5.13 Analog-to-digital converter (ADC) and touch key capacitance detection (TKey)

The product is embedded with 2 12-bit analog/digital converters (ADC), sharing up to 16 external channels and 2 internal channels for sampling. The programmable channel sampling time can realize single, continuous, scanning or discontinuous conversion. And supports dual ADC conversion mode. The analog watchdog function is provided to allow very precise monitoring of one or more selected channels for monitoring the signal voltage of the channel. It supports external event-triggered conversion, the trigger source includes the internal signal and external pin of the on-chip timer; it also supports the use of DMA operations.

ADC internal channel sampling includes 1 channel of built-in temperature sensor sampling and 1 channel of internal reference power sampling. The temperature sensor generates a voltage that varies linearly with temperature. The temperature sensor is internally connected to the IN16 input channel, which is used to convert the output of the sensor to a digital value.

The capacitance touch key detection unit provides up to 16 detection channels, multiplexing the external channels of the ADC module. The detection result is converted and output by the ADC module, and the state of the touch key is recognized by the user software.

#### 2.5.14 Timer and watchdog

The timers in the system include advanced timers, general timers, basic timers, watchdog timers, and system

time base timers. The number of timers included in different products in the series is different, please refer to Table 2-2 for details.

Table 2-2 Timer comparison

| Tim                          | ner                  | Resolution      | Count<br>Type         | Time Base                                                  | DMA              | Function                                                                               |
|------------------------------|----------------------|-----------------|-----------------------|------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------|
| Advanced control timer       | TIM1                 | 16 bits         | Up<br>Down<br>Up/down | APB2 time<br>domain<br>16-bit divider                      | Supported        | PWM complementary output, single pulse output Input capture Output compare Timer count |
| General-<br>purpose<br>timer | TIM2 TIM3 TIM4 TIM5  | 16 bits 32 bits | Up<br>Down<br>Up/down | APB1 time<br>domain<br>16-bit divider                      | Supported        | Input capture Output compare Timer count                                               |
| Window v                     | ndow watchdog 7 bits |                 | Down                  | APB1 time<br>domain<br>4 types of<br>frequency<br>division | Not<br>supported | Timing Reset the system (normal work)                                                  |
| Independent<br>watchdog      |                      | 12 bits         | Down                  | APB1 time domain Not Timing Reset the sy                   |                  | Timing Reset the system (normal work + low-power work)                                 |
| SysTick                      | SysTick Timer        |                 | Up/down               | SYSCLK or<br>SYSCLK/8                                      | Not supported    | Timing                                                                                 |

#### Advanced control timer

The advanced control timer is a 16-bit auto-loading up/down counter with a 16-bit programmable prescaler. In addition to the complete general-purpose timer function, it can be regarded as a three-phase PWM generator distributed to 6 channels, with a complementary PWM output function with dead zone insertion, allowing the timer to be updated after a specified number of counter cycles to repeat counting cycle, braking function, etc. Many functions of the advanced control timer are the same as the general timer, and the internal structure is also the same. Therefore, the advanced control timer can cooperate with other TIM timers through the timer link function to provide synchronization or event link functions.

#### General-purpose timer

The general timer is a 16-bit or 32-bit auto-loading up/down counter with a programmable 16-bit prescaler and 4 independent channels. Each channel supports input capture, output comparison, and PWM generation and single pulse mode output. It can also work with advanced control timers through the timer link function to provide synchronization or event link functions. In Debug mode, the counter can be frozen while the PWM outputs are disabled, thereby cutting off the switches controlled by these outputs. Any general-purpose timer can be used to generate PWM output. Each timer has an independent DMA request mechanism. These timers can also process signals from incremental encoders, as well as digital outputs from 1 to 3 Hall sensors.

#### Independent watchdog

The independent watchdog is a configurable 12-bit down counter that supports 7 frequency division factors. The clock is provided by an internal independent 40 KHz RC oscillator (LSI); because the LSI is independent of the main clock, it can run in Stop and Standby modes. IWDG is outside the main program and can work completely independently. Therefore, it is used to reset the entire system when a problem occurs, or as a free timer to provide timeout management for the application. It can be configured as software or hardware to start the watchdog through the option byte. In Debug mode, the counter can be frozen.

#### Window Watchdog

The window watchdog is a 7-bit down counter and can be set to free-running. It can be used to reset the entire system when a problem occurs. It is driven by the main clock and has an early warning interrupt function; in Debug mode, the counter can be frozen.

#### SysTick Timer

This is a 64-bit optional increment or decrement counter that comes with the core controller. It is used to generate SYSTICK anomalies (exception number: 15). It can be dedicated to the real-time operating system (RTOS) to provide a "heartbeat" tick for the system, or it can be used as a standard 64-bit counter. It has an automatic reload function and a programmable clock source.

#### 2.5.15 Communication interface

#### 2.5.15.1 Universal Synchronous/Asynchronous Receiver Transmitter (USART)

The product provides 3 groups of Universal Synchronous/Asynchronous Receiver Transmitters (USART1, USART2, USART3), and 1 groups of Universal Asynchronous Receiver Transmitters (UART4). It supports full-duplex asynchronous communication, synchronous one-way communication and half-duplex single-wire communication. It also supports LIN (Local Interconnect Network), compatible with ISO7816 smart card protocol and IrDA SIR ENDEC transmission codec specification, and modem (CTS/RTS hardware flow control) operation. It also allows multi-processor communication. It uses a fractional baud rate generator system and supports DMA operation continuous communication.

#### 2.5.15.2 Serial Peripheral Interface (SPI)

Up to 2 groups of serial peripherals interface (SPI) provide master or slave operation, dynamic switching. Support multi-master mode, full-duplex or half-duplex synchronous transmission, support basic SD card and MMC mode. Programmable clock polarity and phase, data bit width provides 8 or 16-bit selection, hardware CRC generation/check for reliable communication, and continuous communication support for DMA operation.

#### 2.5.15.3 I2C bus

Up to 2 I<sup>2</sup>C bus interfaces can work in multi-master mode or Slave mode, perform all I<sup>2</sup>C Bus specific timing, protocol, arbitration, etc. It supports both standard and fast speed, and is compatible with SMBus2.0.

The I<sup>2</sup>C interface provides 7-bit or 10-bit addressing, and supports dual slave addressing in 7-bit Slave mode. It integrates built-in hardware CRC generator/checker. It also supports DMA operation and supports SMBus bus version 2.0 / PMBus bus.

#### 2.5.15.4 Controller Area Network (CAN)

The CAN interface is compatible with specifications 2.0A and 2.0B (active), the baud rate is up to 1Mbits/s, and

it supports time-triggered communication functions. It can receive and send standard frames with 11-bit identifiers, as well as extended frames with 29-bit identifiers. It has 3 sending mailboxes and 2 3-level deep receiving FIFOs.

With 1 set of CAN controller products, there are only 14 configurable filters, and share a dedicated 512-byte SRAM memory with the USBD module for data transmission and reception. When USBD and CAN are used at the same time, in order to prevent access to SRAM conflicts, USBD can only use the lower 384 bytes.

#### 2.5.15.5 Universal Serial Bus device (USBD)

The product is embedded with a USB2.0 full-speed controller, which complies with the USB2.0 full-speed standard. USBD provides 16 configurable USB device endpoints, supports low-speed devices and full-speed devices, supports control/batch/synchronization/interrupt transmission, double buffer mechanism, USB suspend/resume operations, and has standby/wake-up functions. The USB dedicated 48MHz clock is directly generated by the internal main PLL frequency division.

#### 2.5.15.6 Universal Serial Bus USB2.0 full-speed Host/Device controller (USBFS)

The USB2.0 full-speed host controller and device controller (USBFS) follow the USB2.0 full-speed standard. It provides 16 configurable USB device endpoints and a set of host endpoints. Support control/batch/synchronization/interrupt transmission, double buffer mechanism, USB bus suspend/resume operation, and provide standby/wake-up functions. The 48MHz clock dedicated to the USBFS module is directly generated by the internal main PLL frequency division (the PLL must be 144MHz or 96MHz or 48MHz).

#### 2.5.16 General-purpose input and output (GPIO)

The system provides 4 groups of GPIO ports with a total of 53 GPIO pins. Each pin can be configured by software as output (push-pull or open-drain), input (with or without pull-up or pull-down) or multiplexed peripheral function port. Most GPIO pins are shared with digital or analog multiplexed peripherals. Except for ports with analog input functions, all GPIO pins have high current passing capabilities. A locking mechanism is provided to freeze the IO configuration to avoid accidental writing to the I/O register.

Most of the IO pins in the system are provided by V<sub>IO</sub>. Changing the V<sub>IO</sub> power supply will change the high value of the IO pin output level to adapt to the external communication interface level. Please refer to the pin description for specific pins.

#### 2.5.17 Operational amplifier/comparator (OPA)

The product has built-in 2 groups of operational amplifiers/comparators, and the internal selection is linked to the ADC and TIMx peripherals. Its input and output can be selected by changing the configuration to select multiple channels. It supports to amplify the external analog small signal and send it to the ADC to realize the small signal ADC conversion. It can also complete the signal comparator function. The comparison result is output by GPIO or directly connected to the input channel of TIMx.

#### 2.5.18 Serial debug interface (SDI)

The core comes with a 2-wire serial debug interface, including SWDIO and SWCLK pins. After the system is powered on or reset, the debug interface pin function is enabled by default.

# **Chapter 3 Pinouts and pin definition**

#### 3.1 Wireless device V208



# 3.2 Pin description

#### Table 3-1 CH32V208xx pin definitions

Note: The pin function in the table below refer to all functions and does not involve specific model(s). There are differences in peripheral resources between different models. Please confirm whether this function is available according to the particular model's resource table before viewing this table.

| QFN28 | QFN48 |    | QFN68 | Pin name                               | Pin<br>type | I/O<br>structure | Main<br>function<br>(after<br>reset) | Default alternate function                         | Remapping function |
|-------|-------|----|-------|----------------------------------------|-------------|------------------|--------------------------------------|----------------------------------------------------|--------------------|
| 0     | 0     | -  | 0     | $V_{SS}$                               | P           | -                | $V_{SS}$                             |                                                    |                    |
| -     | 48    | 1  | 1     | $V_{\mathrm{BAT}}$                     | P           | -                | $V_{\mathrm{BAT}}$                   |                                                    |                    |
| -     | 1     | 2  | 2     | PC13-<br>TAMPER-RT<br>C <sup>(2)</sup> | I/O         | 1                | PC13 <sup>(3)</sup>                  | TAMPER-RTC                                         |                    |
| 28    | 2     | 3  | 3     | PC14-<br>OSC32_IN <sup>(2)</sup>       | I/O/<br>A   | 1                | PC14 <sup>(3)</sup>                  | OSC32_IN                                           |                    |
| 1     | 3     | 4  | 4     | PC15-<br>OSC32_OUT <sup>(</sup>        | I/O/<br>A   | -                | PC15 <sup>(3)</sup>                  | OSC32_OUT                                          |                    |
| -     | 4     | 5  | 5     | $V_{SSA}$                              | P           | -                | $V_{SSA}$                            |                                                    |                    |
| 2     | 5     | 6  | 6     | OSC_IN                                 | I/A         | -                | OSC_IN                               |                                                    |                    |
| 3     | 6     | 7  | 7     | OSC_OUT                                | O/A         | -                | OSC_O<br>UT                          |                                                    |                    |
| -     | 7     | 8  | 8     | NRST                                   | I           | -                | NRST                                 |                                                    |                    |
| -     | -     | 9  | 9     | PC0                                    | I/O/<br>A   | -                | PC0                                  | ADC_IN10                                           |                    |
| -     | -     | 10 | 10    | PC1                                    | I/O/<br>A   | -                | PC1                                  | ADC_IN11                                           |                    |
| -     | 1     | 11 | 11    | PC2                                    | I/O/<br>A   | 1                | PC2                                  | ADC_IN12                                           |                    |
| -     | -     | 12 | 12    | PC3                                    | I/O/<br>A   | -                | PC3                                  | ADC_IN13                                           |                    |
| 4     | 8     | 13 | 13    | $ m V_{DDA}$                           | P           | -                | $V_{DDA}$                            |                                                    |                    |
| 5     | 9     | 14 | 14    | PA0-WKUP                               | I/O/<br>A   | -                | PA0                                  | WKUP/USART2_CTS ADC_IN0/TIM2_CH1 TIM2_ETR/TIM5_CH1 | TIM2_CH1_ETR_<br>2 |
| 6     | 10    | 15 | 15    | PA1                                    | I/O/<br>A   | -                | PA1                                  | USART2_RTS/ADC_I<br>N1<br>TIM5_CH2/TIM2_CH2        | TIM2_CH2_2         |
| 7     | 11    | 16 | 16    | PA2                                    | I/O/<br>A   | -                | PA2                                  | USART2_TX/TIM5_C<br>H3<br>ADC_IN2/TIM2_CH3         | TIM2_CH3_1         |

|       | Pin : | No.    |       |                     | D.          |                  | Main                         |                                                         |                                         |
|-------|-------|--------|-------|---------------------|-------------|------------------|------------------------------|---------------------------------------------------------|-----------------------------------------|
| QFN28 | QFN48 | LQFP64 | QFN68 | Pin name            | Pin<br>type | I/O<br>structure | function<br>(after<br>reset) | Default alternate function                              | Remapping function                      |
|       |       |        |       |                     |             |                  |                              | OPA2_OUT0                                               |                                         |
| -     | -     | 1      | 17    | $V_{IO\_4}$         | P           | -                | $V_{IO\_4}$                  |                                                         |                                         |
| -     | -     | -      | 18    | PD4                 | I/O         | FT               | PD4                          |                                                         |                                         |
| 8     | 12    | 17     | 19    | PA3                 | I/O/<br>A   | -                | PA3                          | USART2_RX/TIM5_C<br>H4<br>ADC_IN3/TIM2_CH4<br>OPA1_OUT0 | TIM2_CH4_1                              |
| -     | -     | 18     |       | ${ m V}_{ m SS\_4}$ | P           | -                | $V_{SS\_4}$                  |                                                         |                                         |
| -     | -     | 19     | -     | $V_{DD\_IO\_4}$     | P           | -                | $V_{DD\_IO\_4}$              |                                                         |                                         |
| 9     | 13    | 20     | 20    | PA4                 | I/O/<br>A   | -                | PA4                          | SPI1_NSS/USART2_C<br>K<br>ADC_IN4/OPA2_OUT<br>1         |                                         |
| 10    | 14    | 21     | 21    | PA5                 | I/O/<br>A   | -                | PA5                          | SPI1_SCK/ADC_IN5<br>OPA2_CH1N                           | USART1_CTS_2<br>USART1_CK_3             |
| 11    | 15    | 22     | 22    | PA6                 | I/O/<br>A   | -                | PA6                          | SPI1_MISO/ADC_IN6<br>TIM3_CH1/OPA1_CH1<br>N             | TIM1_BKIN_1<br>USART1_TX_3              |
| 12    | 16    | 23     | 23    | PA7                 | I/O/<br>A   | -                | PA7                          | SPI1_MOSI/ADC_IN7<br>TIM3_CH2/OPA2_CH1<br>P             | TIM1_CH1N_1<br>USART1_RX_3              |
| -     | -     | 24     | 24    | PC4                 | I/O/<br>A   | -                | PC4                          | ADC_IN14                                                | USART1_CTS_3                            |
| -     | 1     | 25     | 25    | PC5                 | I/O/<br>A   | -                | PC5                          | ADC_IN15                                                | USART1_RTS_3                            |
| -     | 17    | 26     | 26    | PB0                 | I/O/<br>A   | -                | PB0                          | ADC_IN8/TIM3_CH3<br>OPA1_CH1P                           | TIM1_CH2N_1<br>TIM3_CH3_2<br>UART4_TX_1 |
| -     | 18    | 27     | 27    | PB1                 | I/O/<br>A   | 1                | PB1                          | ADC_IN9 TIM3_CH4 OPA1_OUT1                              | TIM1_CH3N_1<br>TIM3_CH4_2<br>UART4_RX_1 |
| -     | 19    | 28     | 28    | PB2                 | I/O         | FT               | PB2/BO<br>OT1                |                                                         |                                         |
| -     | 20    | 29     | 29    | PB10                | I/O/<br>A   | FT               | PB10                         | I <sup>2</sup> C2_SCL/USART3_T<br>X<br>OPA2_CH0N        | TIM2_CH3_2<br>TIM2_CH3_3                |
| -     | 21    | 30     | 30    | PB11                | I/O/<br>A   | FT               | PB11                         | I <sup>2</sup> C2_SDA/USART3_R<br>X<br>OPA1_CH0N        | TIM2_CH4_2<br>TIM2_CH4_3                |
| -     | -     | 31     | -     | $V_{SS\_1}$         | P           |                  | $V_{SS\_1}$                  |                                                         |                                         |

|       | Pin   | No.    |       |                      | D:          |           | Main                 |                                 |               |
|-------|-------|--------|-------|----------------------|-------------|-----------|----------------------|---------------------------------|---------------|
| 128   | 148   | P64    | 891   | Pin name             | Pin<br>type | I/O       | function             | Default alternate               | Remapping     |
| QFN28 | QFN48 | LQFP64 | QFN68 |                      | (1)         | structure | (after reset)        | function                        | function      |
| 13    | 22    | 32     | -     | V <sub>DD_IO_1</sub> | P           |           | V <sub>DD_IO_1</sub> |                                 |               |
| -     | -     | -      | 31    | $V_{\rm IO\_1}$      | P           |           | $V_{{\rm IO}\_1}$    |                                 |               |
| -     | -     | -      | 32    | $V_{DD\_1}$          | P           |           | $V_{DD\_1}$          |                                 |               |
| -     | -     | -      | 33    | PD5                  | I/O         | FT        | PD5                  |                                 |               |
| -     | -     | -      | 34    | PD6                  | I/O         | FT        | PD6                  |                                 |               |
|       |       |        |       |                      | I/O/        |           |                      | SPI2_NSS/I <sup>2</sup> C2_SMBA |               |
| -     | 23    | 33     | 35    | PB12                 | A           | FT        | PB12                 | USART3_CK/TIM1_B                |               |
|       |       |        |       |                      | Λ           |           |                      | KIN                             |               |
|       |       |        |       |                      | I/O/        |           |                      | SPI2_SCK/TIM1_CH1               |               |
| -     | 24    | 34     | 36    | PB13                 | A           | FT        | PB13                 | N                               | USART3_CTS_1  |
|       |       |        |       |                      | 11          |           |                      | USART3_CTS                      |               |
|       |       |        |       |                      |             |           |                      | SPI2_MISO/TIM1_CH               |               |
| 1_    | 25    | 35     | 37    | PB14                 | I/O/        | FT        | PB14                 | 2N                              | USART3 RTS 1  |
| -     | 23    | 33     | 31    | 1 1 1 4              | A           | 1 1       | 1 1 1 1 1            | USART3_RTS/OPA2_                | OSARTS_RTS_T  |
|       |       |        |       |                      |             |           |                      | CH0P                            |               |
|       |       |        |       |                      | I/O/        |           |                      | SPI2_MOSI/TIM1_CH               |               |
| -     | 26    | 36     | 38    | PB15                 | A           | FT        | PB15                 | 3N                              | USART1_TX_2   |
|       |       |        |       |                      | 11          |           |                      | OPA1_CH0P                       |               |
| 14    | -     | 37     | 39    | PC6                  | I/O         | FT        | PC6                  | ETH_RXP                         | TIM3_CH1_3    |
| 15    | -     | 38     | 40    | PC7                  | I/O         | FT        | PC7                  | ETH_RXN                         | TIM3_CH2_3    |
| 16    | -     | 39     | 41    | PC8                  | I/O         | FT        | PC8                  | ETH_TXP                         | TIM3_CH3_3    |
| 17    | -     | 40     | 42    | PC9                  | I/O         | FT        | PC9                  | ETH_TXN                         | TIM3_CH4_3    |
|       |       |        |       |                      |             |           |                      | USART1 CK                       | USART1_CK_1   |
| -     | 27    | 41     | 43    | PA8                  | I/O         | FT        | PA8                  | TIM1 CH1/MCO                    | USART1_RX_2   |
|       |       |        |       |                      |             |           |                      | Thwi_citi/wico                  | TIM1_CH1_1    |
| ۱.    | 28    | 42     | 44    | PA9                  | I/O         | FT        | PA9                  | USART1_TX                       | USART1_RTS_2  |
|       | 20    | 12     | ' '   | 1117                 | 1/0         | 11        | 1717                 | TIM1_CH2                        | TIM1_CH2_1    |
| _     | 29    | 43     | 45    | PA10                 | I/O         | FT        | PA10                 | USART1_RX                       | USART1_CK_2   |
|       | 2)    | 13     | 13    | 17110                | 1/0         | 11        | 17110                | TIM1_CH3                        | TIM1_CH3_1    |
|       |       |        |       |                      | I/O/        |           |                      | USART1_CTS/USBD                 | USART1 CTS 1  |
| 18    | 30    | 44     | 46    | PA11                 | A           | FT        | PA11                 | M                               | TIM1 CH4 1    |
|       |       |        |       |                      | 7.1         |           |                      | CAN1_RX/TIM1_CH4                | 111/11_0111_1 |
| 19    | 31    | 45     | 47    | PA12                 | I/O/        | FT        | PA12                 | USART1_RTS/USBDP                | USART1_RTS_1  |
|       |       |        |       |                      | A           |           |                      | CAN1_TX/TIM1_ETR                | TIM1_ETR_1    |
| 20    | 32    | 46     | 48    | PA13                 | I/O         | FT        | SWDIO                |                                 | PA13          |
| -     | 35    | -      | 49    | $V_{SS\_2}$          | P           | -         | $V_{SS_2}$           |                                 |               |
| 21    | 33    | 47     | 50    | V <sub>INTA</sub>    | P           | -         | V <sub>INTA</sub>    |                                 |               |
| 22    | 34    | 48     | 51    | ANT                  | A           | -         | ANT                  |                                 |               |
| 23    | 36    | 49     | 52    | PA14                 | I/O         | FT        | SWCLK                |                                 | PA14          |
| _     | 37    | 50     | 53    | PA15                 | I/O         | FT        | PA15                 |                                 | TIM2_CH1_ETR_ |

|       | Pin   | No.    |       |                 | ъ.          |                  | Main                         |                                                |                                      |
|-------|-------|--------|-------|-----------------|-------------|------------------|------------------------------|------------------------------------------------|--------------------------------------|
| QFN28 | QFN48 | LQFP64 | QFN68 | Pin name        | Pin<br>type | I/O<br>structure | function<br>(after<br>reset) | Default alternate function                     | Remapping function                   |
|       |       |        |       |                 |             |                  |                              |                                                | 1 TIM2_CH1_ETR_ 3 SPI1 NSS           |
| -     | _     | 51     | 54    | PC10            | I/O         | FT               | PC10                         | UART4 TX                                       | USART3 TX 1                          |
| -     | -     | 52     | 55    | PC11            | I/O         | FT               | PC11                         | UART4 RX                                       | USART3 RX 1                          |
| _     | _     | 53     | 56    | PC12            | I/O         | FT               | PC12                         |                                                | USART3 CK 1                          |
| -     | -     | 54     | 57    | PD2             | I/O         | FT               | PD2                          | TIM3_ETR                                       | TIM3_ETR_2 TIM3_ETR_3                |
| -     | 38    | 55     | 58    | PB3             | I/O         | FT               | PB3                          |                                                | TIM2_CH2_1<br>TIM2_CH2_3<br>SPI1_SCK |
| -     | 39    | 56     | 59    | PB4             | I/O         | FT               | PB4                          |                                                | TIM3_CH1_2<br>SPI1_MISO              |
| -     | 40    | 57     | 60    | PB5             | I/O         | FT               | PB5                          | I <sup>2</sup> C1_SMBA                         | TIM3_CH2_2<br>SPI1_MOSI              |
| 24    | 41    | 58     | 61    | PB6             | I/O         | FT               | PB6                          | I <sup>2</sup> C1_SCL<br>TIM4_CH1/USBFS_D<br>M | USART1_TX_1                          |
| 25    | 42    | 59     | 62    | PB7             | I/O         | FT               | PB7                          | I <sup>2</sup> C1_SDA<br>TIM4_CH2/USBFS_DP     | USART1_RX_1                          |
| 26(   | 43    | 60     | 63    | BOOT0           | I           | -                | BOOT0                        |                                                |                                      |
| 6)    | 44    | 61     | 64    | PB8             | I/O/<br>A   | FT               | PB8                          | TIM4_CH3                                       | I <sup>2</sup> C1_SCL/CAN1_<br>RX    |
| -     | 45    | 62     | 65    | PB9             | I/O/<br>A   | FT               | PB9                          | TIM4_CH4                                       | I <sup>2</sup> C1_SDA/CAN1_<br>TX    |
| -     | -     | -      | 66    | PD3             | I/O         | FT               | PD3                          |                                                |                                      |
| -     | 46    | 63     | -     | $V_{SS\_3}$     | P           | -                | $V_{SS\_3}$                  |                                                |                                      |
| 27    | 47    | 64     | -     | $V_{DD\_IO\_3}$ | P           | -                | $V_{DD\_IO\_3}$              |                                                |                                      |
| -     | -     | -      | 67    | $V_{IO\_3}$     | P           | -                | $V_{IO\_3}$                  |                                                |                                      |
| -     | -     | -      | 68    | $V_{DD\_3}$     | P           | -                | $V_{DD\_3}$                  |                                                |                                      |

Note 1: Abbreviations in the table

I = TTL/CMOS Schmitt input;

O = CMOS tri-state output;

 $A = analog \ signal \ input \ or \ output;$ 

P = power;

FT = 5V tolerance;

*ANT* = *RF* signal input and output (antenna);

Note 2: The PC13, PC14 and PC15 pins are powered by the power's switch, and this power's switch can only

absorb a limited current (3mA). Therefore, when these 3 pins are used as output pins, there are the following restrictions: only one pin can be used as an output at the same time. When used as an output pin, it can only work in 2MHz mode. The maximum drive load is 30pF and cannot be used as a current source (Such as driving LED).

Note 3: These pins are in the main function state when the backup area is powered on for the first time. Even after reset, the state of these pins is controlled by the backup area registers (these registers will not be reset by the main reset system). For specific information on how to control these IO ports, please refer to the relevant chapters on the battery backup area and BKP register in the CH32FV2x\_V3xRM datasheet.

Note 4: Pin 5 and pin 6 of those in LQFP64M package are configured as OSC\_IN and OSC\_OUT function pins by default after chip reset. Software can reconfigure these 2 pins as PD0 and PD1. But for those in LQFP100 package, since PD0 and PD1 are inherent functional pins, there is no need to re-image settings by software. For the CH32V203RBT6, the OSC\_IN and OSC\_OUT function pins have no alternate functions of PD0 and PD1. For more detailed information, please refer to the chapters on Alternate Function I/O and Debug Setting in the CH32FV2x V3xRM datasheet.

Note 5: For devices without the BOOT0 pinout, they are pulled down to GND internally. For devices with the BOOT0 pinout but no BOOT1/PB2 pinout, BOOT1/PB2 is pulled down to GND internally. In this case, it is recommended that the BOOT1/PB2 pinout is set to input pull-down mode if a device goes into the low-power mode and configures IO port state, to avoid generating extra current.

Note 6: For devices with BOOT0 and PB8 pinouts shorted, it is recommended to be connected to an external 500K pull-down resistor, to ensure that the device is powered on stably and enters the mode of booting from program Flash memory. In this case, the PB8 only supports output drive functions, with all input functions disabled.

Note 7: For devices in 20-pin/28-pin package, several pins are shorted (at least 2 IO function pins are physically shorted as one pin). In this case, the driver should not configure the output function at the same time, otherwise the pins may be damaged. Note pin states when there is a power consumption requirement.

# 3.3 Pin alternate functions

Note: The pin function in the table below refer to all functions and does not involve specific model(s). There are differences in peripheral resources between different models. Please confirm whether this function is available according to the particular model's resource table before viewing this table.

Table 3-2 CH32V208xx alternate function pin definitions

| Alternate<br>Pin | ADC     | TIM1                   | TIM2/3/4/5                                         | UART/USART                              | USB   | SYS   | I <sup>2</sup> C | SPI       | ЕТН | OPA       | CAN     |
|------------------|---------|------------------------|----------------------------------------------------|-----------------------------------------|-------|-------|------------------|-----------|-----|-----------|---------|
| PA0              | ADC_IN0 |                        | TIM2_CH1<br>TIM2_ETR<br>TIM2_CHI_ETR_2<br>TIM5_CH1 | USART2_CTS                              |       | WKUP  |                  |           |     |           |         |
| PA1              | ADC_IN1 |                        | TIM2_CH2<br>TIM2_CH2_2<br>TIM5_CH2                 | USART2_RTS                              |       |       |                  |           |     |           |         |
| PA2              | ADC_IN2 |                        | TIM2_CH3<br>TIM2_CH3_1<br>TIM5_CH3                 | USART2_TX                               |       |       |                  |           |     | OPA2_OUT0 |         |
| PA3              | ADC_IN3 |                        | TIM2_CH4<br>TIM2_CH4_1<br>TIM5_CH4                 | USART2_RX                               |       |       |                  |           |     | OPA1_OUT0 |         |
| PA4              | ADC_IN4 |                        |                                                    | USART2_CK                               |       |       |                  | SPI1_NSS  |     | OPA2_OUT1 |         |
| PA5              | ADC_IN5 |                        |                                                    | USART1_CTS_2<br>USART1_CK_3             |       |       |                  | SPI1_SCK  |     | OPA2_CH1N |         |
| PA6              | ADC_IN6 | TIM1_BKIN_1            | TIM3_CH1                                           | USART1_TX_3                             |       |       |                  | SPI1_MISO |     | OPA1_CH1N |         |
| PA7              | ADC_IN7 | TIM1_CH1N_1            | TIM3_CH2                                           | USART1_RX_3                             |       |       |                  | SPI1_MOSI |     | OPA2_CH1P |         |
| PA8              |         | TIM1_CH1<br>TIM1_CH1_1 |                                                    | USART1_CK<br>USART1_CK_1<br>USART1_RX_2 |       | MCO   |                  |           |     |           |         |
| PA9              |         | TIM1_CH2<br>TIM1_CH2_1 |                                                    | USART1_TX<br>USART1_RTS_2               |       |       |                  |           |     |           |         |
| PA10             |         | TIM1_CH3<br>TIM1_CH3_1 |                                                    | USART1_RX<br>USART1_CK_2                |       |       |                  |           |     |           |         |
| PA11             |         | TIM1_CH4<br>TIM1_CH4_1 |                                                    | USART1_CTS<br>USART1_CTS_1              | USBDM |       |                  |           |     |           | CAN1_RX |
| PA12             |         | TIM1_ETR<br>TIM1_ETR_1 |                                                    | USART1_RTS<br>USART1_RTS_1              | USBDP |       |                  |           |     |           | CAN1_TX |
| PA13             |         |                        |                                                    |                                         |       | SWDIO |                  |           |     |           |         |
| PA14             |         |                        |                                                    |                                         |       | SWCLK |                  |           |     |           |         |
| PA15             |         |                        | TIM2_CH1_ETR_1<br>TIM2_CH1_ETR_3                   |                                         |       |       |                  | SPI1_NSS  |     |           |         |
| PB0              | ADC_IN8 | TIM1_CH2N_1            | TIM3_CH3<br>TIM3_CH3_2                             | UART4_TX_1                              |       |       |                  |           |     | OPA1_CH1P |         |
| PB1              | ADC_IN9 | TIM1_CH3N_1            | TIM3_CH4<br>TIM3_CH4_2                             | UART4_RX_1                              |       |       |                  |           |     | OPA1_OUT1 |         |
| PB2              |         |                        |                                                    |                                         |       | BOOT1 |                  |           |     |           |         |
| PB3              |         |                        | TIM2_CH2_1<br>TIM2_CH2_3                           |                                         |       |       |                  | SPI1_SCK  |     |           |         |

| Alternate<br>Pin | ADC      | TIM1      | TIM2/3/4/5               | UART/USART                 | USB      | SYS        | I <sup>2</sup> C       | SPI       | ЕТН     | OPA       | CAN     |
|------------------|----------|-----------|--------------------------|----------------------------|----------|------------|------------------------|-----------|---------|-----------|---------|
| PB4              |          |           | TIM3_CH1_2               |                            |          |            |                        | SPI1_MISO |         |           |         |
| PB5              |          |           | TIM3_CH2_2               |                            |          |            | I <sup>2</sup> C1_SMBA | SPI1_MOSI |         |           |         |
| PB6              |          |           | TIM4_CH1                 | USART1_TX_1                | USBFS_DM |            | I <sup>2</sup> C1_SCL  |           |         |           |         |
| PB7              |          |           | TIM4_CH2                 | USART1_RX_1                | USBFS_DP |            | I <sup>2</sup> C1_SDA  |           |         |           |         |
| PB8              |          |           | TIM4_CH3                 |                            |          |            | I <sup>2</sup> C1_SCL  |           |         |           | CAN1_RX |
| PB9              |          |           | TIM4_CH4                 |                            |          |            | I <sup>2</sup> C1_SDA  |           |         |           | CAN1_TX |
| PB10             |          |           | TIM2_CH3_2<br>TIM2_CH3_3 | USART3_TX                  |          |            | I <sup>2</sup> C2_SCL  |           |         | OPA2_CH0N |         |
| PB11             |          |           | TIM2_CH4_2<br>TIM2_CH4_3 | USART3_RX                  |          |            | I <sup>2</sup> C2_SDA  |           |         | OPA1_CH0N |         |
| PB12             |          | TIM1_BKIN |                          | USART3_CK                  |          |            | I <sup>2</sup> C2_SMBA | SPI2_NSS  |         |           |         |
| PB13             |          | TIM1_CH1N |                          | USART3_CTS<br>USART3_CTS_1 |          |            |                        | SPI2_SCK  |         |           |         |
| PB14             |          | TIM1_CH2N |                          | USART3_RTS<br>USART3_RTS_1 |          |            |                        | SPI2_MISO |         | OPA2_CH0P |         |
| PB15             |          | TIM1_CH3N |                          | USART1_TX_2                |          |            |                        | SPI2_MOSI |         | OPA1_CH0P |         |
| PC0              | ADC_IN10 |           |                          |                            |          |            |                        |           |         |           |         |
| PC1              | ADC_IN11 |           |                          |                            |          |            |                        |           |         |           |         |
| PC2              | ADC_IN12 |           |                          |                            |          |            |                        |           |         |           |         |
| PC3              | ADC_IN13 |           |                          |                            |          |            |                        |           |         |           |         |
| PC4              | ADC_IN14 |           |                          | USART1_CTS_3               |          |            |                        |           |         |           |         |
| PC5              | ADC_IN15 |           |                          | USART1_RTS_3               |          |            |                        |           |         |           |         |
| PC6              |          |           | TIM3_CH1_3               |                            |          |            |                        |           | ETH_RXP |           |         |
| PC7              |          |           | TIM3_CH2_3               |                            |          |            |                        |           | ETH_RXN |           |         |
| PC8              |          |           | TIM3_CH3_3               |                            |          |            |                        |           | ETH_TXP |           |         |
| PC9              |          |           | TIM3_CH4_3               |                            |          |            |                        |           | ETH_TXN |           |         |
| PC10             |          |           |                          | UART4_TX<br>USART3_TX_1    |          |            |                        |           |         |           |         |
| PC11             |          |           |                          | UART4_RX<br>USART3_RX_1    |          |            |                        |           |         |           |         |
| PC12             |          |           |                          | USART3_CK_1                |          |            |                        |           |         |           |         |
| PC13             |          |           |                          |                            |          | TAMPER_RTC |                        |           |         |           |         |
| PC14             |          |           |                          |                            |          | OSC32_IN   |                        |           |         |           |         |
| PC15             |          |           |                          |                            |          | OSC33_OUT  |                        |           |         |           |         |
|                  |          |           | TIM3_ETR                 |                            |          |            |                        |           |         |           |         |
| PD2              |          |           | TIM3_ETR_2               |                            |          |            |                        |           |         |           |         |
|                  |          |           | TIM3_ETR_3               |                            |          |            |                        |           |         |           |         |

# **Chapter 4 Electrical characteristics**

#### 4.1 Test conditions

Unless otherwise specified and marked, all voltages are referenced to V<sub>SS</sub>.

All minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and clock frequency. Typical values are based on normal temperature ( $25^{\circ}$ C) and  $V_{DD} = 3.3V$  environment, which are given only as design guidelines.

The data based on comprehensive evaluation, design simulation or technology characteristics are not tested in production. On the basis of comprehensive evaluation, the minimum and maximum values refer to sample tests. Unless otherwise specified that is tested, the characteristic parameters are guaranteed by comprehensive evaluation or design.

Power supply scheme:

Figure 4-1 Typical circuit for conventional power supply



# 4.2 Absolute maximum ratings

Stresses at or above the absolute maximum ratings listed in the table below may cause permanent damage to the device.

Table 4-1 Absolute maximum ratings

| Symbol                               | Description                                           | Min.                 | Max.                 | Unit |
|--------------------------------------|-------------------------------------------------------|----------------------|----------------------|------|
| $T_A$                                | Ambient temperature during operation                  | -40                  | 85                   | °C   |
| Ts                                   | Ambient temperature during storage                    | -40                  | 125                  | °C   |
| $V_{DD}$ - $V_{SS}$                  | External main supply voltage (including VDDA and VDD) | -0.3                 | 4.0                  | V    |
| V <sub>I/O</sub> -V <sub>SS</sub>    | I/O domain supply voltage                             | -0.3                 | 4.0                  | V    |
| V                                    | Input voltage on the FT (5V tolerance) pin            | V <sub>SS</sub> -0.3 | 5.5                  | V    |
| $ m V_{IN}$                          | Input voltage on other pins                           | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 |      |
| $ \triangle V_{DD_x} $               | Variations between different main power supply pins   |                      | 50                   | mV   |
| $ \triangle V_{IO_{\underline{x}}} $ | Variations between different I/O power supply pins    |                      | 50                   | mV   |

| Symbol                  | Description                                                                          | Min. | Max.  | Unit |
|-------------------------|--------------------------------------------------------------------------------------|------|-------|------|
| $ \triangle V_{SS\_x} $ | Variations between different ground pins                                             |      | 50    | mV   |
| V                       | Electrostatic discharge voltage (human body model, non-contact)                      | 4K   |       | V    |
| V <sub>ESD(HBM)</sub>   | USB pins (PA11, PA12)                                                                | 3K   |       | V    |
| $I_{\mathrm{VDD}}$      | Total current into $V_{\text{DD}}/V_{\text{DDA}}/V_{\text{IO}}$ power lines (source) |      | 150   |      |
| $I_{\mathrm{Vss}}$      | Total current out of V <sub>ss</sub> ground lines (sink)                             |      | 150   |      |
| $I_{\mathrm{I/O}}$      | Sink current on any I/O and control pin                                              |      | 25    |      |
| 1]/()                   | Output current on any I/O and control pin                                            |      | -25   | m 1  |
|                         | Injected current on NRST pin                                                         |      | +/-5  | mA   |
| $I_{INJ(PIN)}$          | Injected current on HSE's OSC_IN pin and LSE's OSC_IN pin                            |      | +/-5  |      |
|                         | Injected current on other pins                                                       |      | +/-5  |      |
| $\sum I_{INJ(PIN)}$     | Total injected current on all I/Os and control pins                                  |      | +/-25 |      |

# 4.3 Electrical characteristics

# 4.3.1 Operating conditions

Table 4-2 General operating conditions

| Symbol             | Parameter                                  | Condition                                                       | Min. | Max. | Unit |
|--------------------|--------------------------------------------|-----------------------------------------------------------------|------|------|------|
| F <sub>HCLK</sub>  | Internal AHB clock frequency               |                                                                 |      | 144  | MHz  |
| F <sub>PCLK1</sub> | Internal APB1 clock frequency              |                                                                 |      | 144  | MHz  |
| F <sub>PCLK2</sub> | Internal APB2 clock frequency              |                                                                 |      | 144  | MHz  |
| <b>V</b>           | Standard operating voltage                 |                                                                 | 2.4  | 3.6  | V    |
| $ m V_{DD}$        | Standard operating voltage                 | Use USB or ETH                                                  | 3.0  | 3.6  | V    |
| $ m V_{IO}$        | Output voltage on most I/O pins            | $V_{I\!/\!O}$ cannot be more than $V_{DD}$                      | 2.4  | 3.6  | V    |
| $ m V_{DDA}$       | Analog operating voltage (ADC is not used) | $V_{DDA}$ must be the same as $V_{I/O}$ , $V_{REF^+}$ cannot be | 2.4  | 3.6  | V    |
| V DDA              | Analog operating voltage (ADC is used)     | higher than $V_{DDA}$ , $V_{REF-}$ is equal to $V_{SS.}$        | 2.4  | 3.0  | V    |
| $V_{BAT}^{(1)}$    | Backup operating voltage                   | Cannot be more than V <sub>DD</sub>                             | 1.8  | 3.6  | V    |
| $T_{A}$            | Ambient temperature                        |                                                                 | -40  | 85   | °C   |
| T <sub>J</sub>     | Junction temperature range                 |                                                                 | -40  | 85   | °C   |

*Note:* 1. The connection line from the battery to  $V_{BAT}$  should be as short as possible.

Table 4-3 Power-on and power-down conditions

| Symbol       | Parameter                      | Condition | Min. | Max. | Unit  |
|--------------|--------------------------------|-----------|------|------|-------|
| 4            | V <sub>DD</sub> rise time rate |           | 0    | ∞    | 11a/V |
| $t_{ m VDD}$ | V <sub>DD</sub> fall time rate |           | 30   | 8    | us/V  |

#### 4.3.2 Embedded reset and power control block characteristics

Table 4-4 Reset and voltage monitor (For PDR, select high threshold gear)

| Symbol                | Parameter                                            | Condition                     | Min. | Тур. | Max. | Unit |
|-----------------------|------------------------------------------------------|-------------------------------|------|------|------|------|
|                       |                                                      | PLS[2:0] = 000 (rising edge)  |      | 2.39 |      | V    |
|                       |                                                      | PLS[2:0] = 000 (falling edge) |      | 2.31 |      | V    |
|                       |                                                      | PLS[2:0] = 001 (rising edge)  |      | 2.56 |      | V    |
|                       |                                                      | PLS[2:0] = 001 (falling edge) |      | 2.48 |      | V    |
|                       |                                                      | PLS[2:0] = 010 (rising edge)  |      | 2.65 |      | V    |
|                       | PLS[2:0] = 010 (falling edge)                        |                               | 2.57 |      | V    |      |
|                       | PLS[2:0] = 011 (rising edge)                         |                               | 2.78 |      | V    |      |
| <b>V</b> (1)          | V <sub>PVD</sub> <sup>(1)</sup> Programmable voltage | PLS[2:0] = 011 (falling edge) |      | 2.69 |      | V    |
| V PVD                 | detector level selection                             | PLS[2:0] = 100 (rising edge)  |      | 2.89 |      | V    |
|                       |                                                      | PLS[2:0] = 100 (falling edge) |      | 2.81 |      | V    |
|                       |                                                      | PLS[2:0] = 101 (rising edge)  |      | 3.05 |      | V    |
|                       |                                                      | PLS[2:0] = 101 (falling edge) |      | 2.96 |      | V    |
|                       |                                                      | PLS[2:0] = 110 (rising edge)  |      | 3.17 |      | V    |
|                       |                                                      | PLS[2:0] = 110 (falling edge) |      | 3.08 |      | V    |
|                       |                                                      | PLS[2:0] = 111 (rising edge)  |      | 3.31 |      | V    |
|                       |                                                      | PLS[2:0] = 111 (falling edge) |      | 3.21 |      | V    |
| $V_{PVDhyst}$         | PVD hysteresis                                       |                               |      | 0.08 |      | V    |
| Vnon mn-              | Power-on/power-down                                  | Rising edge                   | 1.9  | 2.2  | 2.4  | V    |
| V <sub>POR/PDR</sub>  | reset threshold                                      | Falling edge                  | 1.9  | 2.2  | 2.4  | V    |
| $V_{PDRhyst}$         | PDR hysteresis                                       |                               |      | 20   |      | mV   |
| to amount or -        | Power on reset                                       |                               | 24   | 28   | 30   | mS   |
| t <sub>RSTTEMPO</sub> | Other resets                                         |                               | 8    | 10   | 30   | 1113 |

Note: 1. Normal temperature test value.

#### 4.3.3 Embedded reference voltage

Table 4-5 Embedded reference voltage

|                  |                            |                                                     |      |      |      | _    |
|------------------|----------------------------|-----------------------------------------------------|------|------|------|------|
| Symbol           | Parameter                  | Condition                                           | Min. | Тур. | Max. | Unit |
| $V_{REFINT}$     | Internal reference voltage | $T_A = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ | 1.17 | 1.2  | 1.23 | V    |
|                  | ADC sampling time when     |                                                     |      |      |      |      |
| $T_{S\_vrefint}$ | reading the internal       |                                                     |      |      | 17.1 | us   |
|                  | reference voltage          |                                                     |      |      |      |      |

#### 4.3.4 Supply current characteristics

Current consumption is a comprehensive index of a variety of parameters and factors. These parameters and factors include operating voltage, ambient temperature, I/O pin load, the software configuration of the product, the operating frequency, flip rate of the I/O pin, the location of the program in memory and the executed code, etc. The current consumption measurement method is as follows:

Figure 4-2 Current consumption measurement



The microcontroller is in the following conditions:

Under normal temperature conditions and when  $V_{DD} = 3.3V$ , all I/O ports are configured with pull-up inputs, only one of HSE and HIS is enabled, HSE=32M, HIS=8M (calibrated),  $F_{PLCK1}=F_{HCLK}/2$ ,  $F_{PLCK2}=F_{HCLK}$ , PLL is enabled when FHCLK>8MHz. Enable or disable the power consumption of all peripheral clocks.

Table 4-6-1 Typical current consumption in Run mode, the data processing code runs from the internal Flash

|                | 31                       |                                  | Condition                   |       | p.                                      |       |
|----------------|--------------------------|----------------------------------|-----------------------------|-------|-----------------------------------------|-------|
| Symbol         | Parameter                | Condit                           |                             |       | All peripherals disabled <sup>(2)</sup> | Unit  |
|                |                          |                                  | $F_{HCLK} = 144MHz$         | 21.37 | 16.77                                   |       |
|                | External clos            |                                  | $F_{HCLK} = 72MHz$          | 10.91 | 8.73                                    |       |
|                |                          |                                  | $F_{HCLK} = 48MHz$          | 7.58  | 6.16                                    |       |
|                |                          |                                  | $F_{HCLK} = 36MHz$          | 6.49  | 5.29                                    |       |
|                |                          | External clock                   | $F_{HCLK} = 24MHz$          | 4.59  | 3.61                                    |       |
|                |                          |                                  | $F_{HCLK} = 16MHz$          | 3.13  | 2.59                                    |       |
|                |                          |                                  | $F_{HCLK} = 8MHz$           | 2.0   | 1.71                                    |       |
|                | Cymaly                   |                                  | $F_{HCLK} = 4MHz$           | 1.42  | 1.28                                    |       |
| $I_{DD}^{(1)}$ | Supply current in        |                                  | $F_{HCLK} = 500 \text{KHz}$ | 1.0   | 0.95                                    | 122 A |
| 1DD(-)         | Run mode                 |                                  | $F_{HCLK} = 144MHz$         | 20.75 | 16.27                                   | mA    |
|                | Kull illode              | D d                              | $F_{HCLK} = 72MHz$          | 10.74 | 8.53                                    |       |
|                |                          | Runs on the                      | $F_{HCLK} = 48MHz$          | 7.42  | 5.98                                    |       |
|                |                          | high-speed internal              | $F_{HCLK} = 36MHz$          | 5.96  | 5.05                                    |       |
|                |                          | RC oscillator (HSI).             | $F_{HCLK} = 24MHz$          | 4.62  | 3.41                                    |       |
|                |                          | Uses AHB prescaler to reduce the | $F_{HCLK} = 16MHz$          | 3.03  | 2.49                                    |       |
|                | to reduce the frequency. |                                  | $F_{HCLK} = 8MHz$           | 1.66  | 1.42                                    |       |
|                |                          | ricquericy.                      | $F_{HCLK} = 4MHz$           | 1.11  | 1.0                                     |       |
|                |                          | $F_{HCLK} = 500 \text{KHz}$      | 0.63                        | 0.62  |                                         |       |

Note: 1. The above are measured parameters.

2. During the test, the clocks of USART1 and GPIOA are not disabled when all peripheral clocks are disabled.

Table 4-6-2 BLE power consumption

| Symbol              | Par | ameter | Condition                | Min. | Тур. | Max. | Unit |
|---------------------|-----|--------|--------------------------|------|------|------|------|
|                     |     | RX     |                          |      | 15.2 |      |      |
| <b>1</b> (1)        |     | -18dBm | Under normal temperature |      | 6.28 |      | m A  |
| $I_{DD(BLE)}^{(1)}$ | TX  | 0dBm   | $V_{DD} = 3.3V$          |      | 12.8 |      | mA   |
|                     |     | +7dBm  |                          |      | 35.1 |      |      |

Note: 1. The above are measured parameters.

Table 4-7 Typical current consumption in Sleep mode, data processing code runs from internal Flash or SRAM

|                |                       |                                  |                             | Ту              | γp.                     |      |
|----------------|-----------------------|----------------------------------|-----------------------------|-----------------|-------------------------|------|
| Symbol         | Parameter             | Condit                           | cion                        | All peripherals | All peripherals         | Unit |
|                |                       |                                  |                             | enabled         | disabled <sup>(2)</sup> |      |
|                |                       |                                  | $F_{HCLK} = 144MHz$         | 8.17            | 3.69                    |      |
|                |                       |                                  | $F_{HCLK} = 72MHz$          | 4.75            | 2.16                    |      |
|                |                       | $F_{HCLK} = 48N$                 | $F_{HCLK} = 48MHz$          | 3.35            | 1.69                    |      |
|                |                       |                                  | $F_{HCLK} = 36MHz$          | 3.29            | 1.89                    |      |
| Supply         | External clock        | $F_{HCLK} = 24MHz$               | 2.18                        | 1.26            |                         |      |
|                | current in Sleep mode |                                  | $F_{HCLK} = 16MHz$          | 1.63            | 1.11                    |      |
|                |                       | <u> </u>                         | $F_{HCLK} = 8MHz$           | 1.23            | 0.98                    |      |
|                | (In this              |                                  | $F_{HCLK} = 4MHz$           | 1.06            | 0.94                    |      |
| $I_{DD}^{(1)}$ | case,                 |                                  | $F_{HCLK} = 500 \text{KHz}$ | 0.97            | 0.91                    | A    |
| IDD(1)         | peripheral            |                                  | $F_{HCLK} = 144MHz$         | 7.65            | 3.44                    | mA   |
|                | power                 | TD                               | $F_{HCLK} = 72MHz$          | 4.61            | 2.02                    |      |
|                | supply and            | Runs on the                      | $F_{HCLK} = 48MHz$          | 3.22            | 1.55                    |      |
|                | clock are             | high-speed internal              | $F_{HCLK} = 36MHz$          | 2.73            | 1.44                    |      |
|                | maintained)           | RC oscillator (HSI).             | $F_{HCLK} = 24MHz$          | 1.9             | 1.1                     |      |
|                |                       | Uses AHB prescaler to reduce the | $F_{HCLK} = 16MHz$          | 1.48            | 0.95                    |      |
|                |                       |                                  | $F_{HCLK} = 8MHz$           | 0.93            | 0.69                    |      |
|                |                       | frequency.                       | $F_{HCLK} = 4MHz$           | 0.75            | 0.63                    |      |
|                |                       |                                  | $F_{HCLK} = 500 \text{KHz}$ | 0.58            | 0.56                    |      |

Note: 1. The above are measured parameters.

2. During the test, the clocks of USART1, GPIOA and power module are not disabled.

Table 4-8 Typical current consumption in Stop and Standby mode

| Symbol   | Parameter                   | Condition                                                                                                                                       | Тур.  | Unit |
|----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| $I_{DD}$ | Supply current in Stop mode | Voltage regulator in Run mode,<br>low-speed and high-speed internal<br>RC oscillators and external oscillators<br>off (no independent watchdog) | 253.4 | uA   |

| Symbol               | Parameter                                                                                                                              | Condition                                                                                                                                                                        | Тур. | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
|                      |                                                                                                                                        | Voltage regulator in low-power mode, low-speed and high-speed internal RC oscillators and external oscillators off (no independent watchdog, PVD off), RAM enters low-power mode | 23.8 |      |
|                      |                                                                                                                                        | Low-speed internal RC oscillator and independent watchdog on, all RAM not powered                                                                                                | 1.3  |      |
|                      |                                                                                                                                        | Low-speed internal RC oscillator on, independent watchdog off, all RAM not powered                                                                                               | 1.3  |      |
|                      | Supply current in Standby mode                                                                                                         | LSI/LSE/RTC/IWDG off, 32K_RAM powered and in low-power mode                                                                                                                      | 2.18 |      |
|                      |                                                                                                                                        | LSI/LSE/RTC/IWDG off, 2K_RAM powered and in low-power mode                                                                                                                       | 0.86 |      |
|                      |                                                                                                                                        | LSI/LSE/RTC/IWDG off, all RAM not powered                                                                                                                                        | 0.7  |      |
| I <sub>DD_VBAT</sub> | $\begin{array}{cccc} Backup & domain & supply \\ current & (Remove \ V_{DD} \ and \\ V_{DDA}, only powered \ by \ V_{BAT} \end{array}$ | Low-speed external oscillator and RTC on                                                                                                                                         | 1.23 |      |

Note: The above are measured parameters.

### 4.3.5 External clock source characteristics

Table 4-9 From external high-speed clock

| Symbol                           | Parameter                    | Condition | Min.          | Тур. | Max.         | Unit |
|----------------------------------|------------------------------|-----------|---------------|------|--------------|------|
| $F_{HSE\_ext}$                   | External clock frequency     |           |               | 32   |              | MHz  |
| V <sub>HSEH</sub> <sup>(1)</sup> | OSC_IN input pin high level  |           | $0.8 V_{I/O}$ |      | $V_{I/O}$    | V    |
|                                  | voltage                      |           | 0.6 V I/O     |      | <b>V</b> I/O | v    |
| V <sub>HSEL</sub> <sup>(1)</sup> | OSC_IN input pin low-level   |           | 0             |      | $0.2V_{I/O}$ | V    |
| V HSEL                           | voltage                      |           | U             |      | 0.2 V I/O    | V    |
| $C_{\text{in(HSE)}}$             | OSC_IN input capacitance     |           |               | 5    |              | pF   |
| DuCy <sub>(HSE)</sub>            | Duty cycle                   |           |               | 50   |              | %    |
| $I_{\rm L}$                      | OSC_IN input leakage current |           |               |      | ±1           | uA   |

Note: 1. Failure to meet this condition may cause level recognition error.

Figure 4-3 External high-frequency clock source circuit



Table 4-10 From external low-speed clock

| Symbol                | Parameter                             | Condition | Min.                         | Тур.   | Max.        | Unit |
|-----------------------|---------------------------------------|-----------|------------------------------|--------|-------------|------|
| F <sub>LSE_ext</sub>  | User external clock frequency         |           |                              | 32.768 | 1000        | KHz  |
| $V_{LSEH}$            | OSC32_IN input pin high level voltage |           | $0.8 \mathrm{V}_\mathrm{DD}$ |        | $V_{ m DD}$ | V    |
| V <sub>LSEL</sub>     | OSC32_IN input pin low voltage        |           | 0                            |        | $0.2V_{DD}$ | V    |
| $C_{in(LSE)}$         | OSC32_IN input capacitance            |           |                              | 5      |             | pF   |
| DuCy <sub>(LSE)</sub> | Duty cycle                            |           |                              | 50     |             | %    |
| $I_{\mathrm{L}}$      | OSC32_IN input leakage current        |           |                              |        | ±1          | uA   |

Figure 4-4 External low-frequency clock source circuit



Table 4-11 High-speed external clock generated from a crystal/ceramic resonator

| Symbol           | Parameter                                                                  | Condition                             | Min. | Тур.  | Max. | Unit |
|------------------|----------------------------------------------------------------------------|---------------------------------------|------|-------|------|------|
| Fosc_in          | Resonator frequency                                                        |                                       |      | 32(2) |      | MHz  |
| $R_{\mathrm{F}}$ | Feedback resistance                                                        |                                       |      | 250   |      | kΩ   |
| С                | Recommended load capacitance and corresponding crystal series impedance RS | $R_S = 60\Omega^{(1)}$                |      | 30    |      | pF   |
| $I_2$            | HSE drive current                                                          | $V_{DD} = 3.3V$ , 20p load            |      | 0.53  |      | mA   |
| $g_{\rm m}$      | Oscillator transconductance                                                | Startup                               |      | 17.5  |      | mA/V |
| $t_{SU(HSE)}$    | Startup time                                                               | V <sub>DD</sub> is stable, 8M crystal |      | 2.5   |      | ms   |

Note 1: It is recommended that the ESR of 25M crystal should not exceed 60  $\Omega$ , and it can be relaxed if it is lower than 25M.

2. No external load capacitor is required.

#### Circuit reference design and requirements:

The load capacitance of the crystal is subject to the recommendation of the crystal manufacturer,  $C_{L1}$ = $C_{L2}$ . For the CH32V208xx series, they are connected with external 32M crystals, and they have built-in load capacitor, so the external circuit is not necessary.

Figure 4-5 Typical circuit of external 32M crystal



Table 4-12 Low-speed external clock generated by generated from a crystal/ceramic resonator (fLSE=32.768KHz)

| Symbol           | Parameter                                                                              | Condition     | Min. | Тур. | Max. | Unit |
|------------------|----------------------------------------------------------------------------------------|---------------|------|------|------|------|
| $R_{\mathrm{F}}$ | Feedback resistance                                                                    |               |      | 5    |      | ΜΩ   |
| С                | Recommended load capacitance and corresponding crystal serial impedance R <sub>s</sub> |               |      |      | 15   | pF   |
| i <sub>2</sub>   | LSE drive current                                                                      | VDD = 3.3V    |      | 0.35 |      | uA   |
| $g_{\rm m}$      | Oscillator transconductance                                                            | Startup       |      | 25.3 |      | uA/V |
| $t_{SU(LSE)}$    | Startup time                                                                           | VDD is stable |      | 800  |      | mS   |

Circuit reference design and requirements:

The load capacitance of the crystal is subject to the recommendation of the crystal manufacturer,  $C_{L1}=C_{L2}$ , generally 12pF is recommended.

Figure 4-6 Typical circuit of external 32.768K crystal



Note: The load capacitance  $C_L$  is calculated by the following formula:  $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ .  $C_{stray}$  is the capacitance of the pin and the PCB board or PCB-related capacitance. Its typical value is between 2pF and 7pF.

#### 4.3.6 Internal clock source characteristics

Table 4-13 Internal high-speed (HSI) RC oscillator characteristics

| Symbol               | Parameter                         | Condition                          | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|------------------------------------|------|------|------|------|
| F <sub>HSI</sub>     | Frequency (after calibration)     |                                    |      | 8    |      | MHz  |
| DuCy <sub>HSI</sub>  | Duty cycle                        |                                    | 45   | 50   | 55   | %    |
| 4.00                 | Accuracy of HSI oscillator (after | $TA = 0^{\circ}C \sim 70^{\circ}C$ | -1.0 |      | 1.6  | %    |
| $ACC_{HSI}$          | calibration)                      | $TA = -40$ °C $\sim$ 85°C          | -2.2 |      | 2.2  | %    |
| terraren             | HSI oscillator startup            |                                    |      | 10   |      | us   |
| t <sub>SU(HSI)</sub> | stabilization time                |                                    |      |      |      | us   |

| Ī   | I <sub>DD(HSI)</sub> | HSI oscillator power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 120 | 180 | 270 | uA               |
|-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------------------|
| - 1 | TDD(USI)             | The community of the co | 120 | 100 | 270 | u <sub>I</sub> 1 |

Table 4-14 Internal low-speed (LSI) RC oscillator characteristics

| Symbol               | Parameter                                      | Condition                                                                        | Min. | Тур. | Max. | Unit |
|----------------------|------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| $F_{LSI}$            | Frequency                                      |                                                                                  | 25   | 39   | 60   | KHz  |
| DuCy <sub>LSI</sub>  | Duty cycle                                     |                                                                                  | 45   | 50   | 55   | %    |
| ACC <sub>LSI</sub>   | Accuracy of LSI oscillator (after calibration) | constant temperature (±1°C),<br>it is recommended to<br>calibrate once every 10s |      | ±500 |      | ppm  |
| t <sub>SU(LSI)</sub> | LSI oscillator startup stabilization time      |                                                                                  |      | 100  |      | us   |
| I <sub>DD(LSI)</sub> | LSI oscillator power consumption               |                                                                                  |      | 0.6  |      | uA   |

#### 4.3.7 PLL characteristics

Table 4-15 PLL characteristics

| Symbol               | Parameter                   | Condition     | Min. | Тур.   | Max. | Unit |
|----------------------|-----------------------------|---------------|------|--------|------|------|
| E                    | PLL input clock             |               | 4    | 8      | 25   | MHz  |
| $F_{PLL\_IN}$        | PLL input clock duty cycle  |               | 40   |        | 60   | %    |
| F <sub>PLL_OUT</sub> | PLL multiplier output clock | 40            |      | 240(1) | MHz  |      |
| $t_{LOCK}$           | PLL lock time               | PLL lock time |      |        | 200  | us   |

*Note 1: The frequency multiplier must be selected to meet the PLL output frequency range.* 

# 4.3.8 Wakeup time from low-power mode

Table 4-16 Wakeup time from low-power mode<sup>(1)</sup>

| Symbol           | Parameter                                                      | Condition                                                                                            | Тур. | Unit |
|------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|
| $t_{ m wusleep}$ | Wakeup from Sleep mode                                         | Wake up using HSI RC clock                                                                           | 2.6  | us   |
| twustop          | Wakeup from Stop mode (voltage regulator is in Run mode)       | Wake on HSI RC clock                                                                                 | 23.1 | us   |
|                  | Wakeup from Stop mode (voltage regulator is in low-power mode) | Voltage regulator wakeup time from low-power mode + HSI RC clock wake up                             | 299  | us   |
| $t_{ m WUSTDBY}$ | Wakeup from Standby mode                                       | LDO stabilization time + HSI RC clock wake up + code load time <sup>(2)</sup> (take 128K as example) | 5.0  | ms   |

Note: 1. The above parameters are measured parameters.

<sup>2.</sup> The code load time is calculated based on the current zero-wait area capacity configured by the chip and the size of the loading configuration clock.

#### 4.3.9 Memory characteristics

Table 4-17 Flash memory characteristics

| Symbol                 | Parameter                            | Condition                  | Min. | Тур. | Max. | Unit |
|------------------------|--------------------------------------|----------------------------|------|------|------|------|
| F <sub>prog</sub>      | Programming frequency <sup>(1)</sup> | $T_A = -40$ °C $\sim$ 85°C |      |      | 60   | MHz  |
| t <sub>prog_page</sub> | Page (256 bytes) programming time    | $T_A = -40$ °C $\sim$ 85°C |      | 2    |      | ms   |
| terase_page            | Page (256 bytes) erase time          | $T_A = -40$ °C $\sim$ 85°C |      | 16   |      | ms   |
| terase_sec             | Sector (4K bytes) erase time         | $T_A = -40$ °C $\sim$ 85°C |      | 16   |      | ms   |
| $V_{prog}$             | Programming voltage                  |                            | 2.4  |      | 3.6  | V    |

Note: 1. For the programming frequency of flash, read operation, program operation and erase operation are included. The clock is from HCLK.

Table 4-18 Flash memory endurance and data retention

| Symbol           | Parameter               | Condition | Min. | Тур.               | Max. | Unit  |
|------------------|-------------------------|-----------|------|--------------------|------|-------|
| N <sub>END</sub> | Endurance $T_A = 25$ °C |           | 10K  | 80K <sup>(1)</sup> |      | times |
| $t_{RET}$        | Data retention          |           | 20   |                    |      | year  |

Note: The endurance parameter is actual measured, which is not guaranteed.

# 4.3.10 I/O port characteristics

Table 4-19 General-purpose I/O static characteristics

| Symbol           | Parameter                                              | Condition         | Min.                                | Тур. | Max.                                 | Unit |
|------------------|--------------------------------------------------------|-------------------|-------------------------------------|------|--------------------------------------|------|
|                  | Standard I/O pin, input high level<br>voltage          |                   | 0.41*(V <sub>DD</sub> -<br>1.8)+1.3 |      | V <sub>DD</sub> +0.3                 | V    |
| $ m V_{IH}$      | FT I/O pin, input high level voltage                   |                   | 0.42*(V <sub>DD</sub> -<br>1.8)+1   |      | 5.5                                  | V    |
| $ m V_{IL}$      | Standard I/O pin, input low-level<br>voltage           |                   | -0.3                                |      | 0.28*(V <sub>DD</sub> -<br>1.8)+0.6  | V    |
|                  | FT I/O pin, input low-level voltage                    |                   | -0.3                                |      | 0.32*(V <sub>DD</sub> -<br>1.8)+0.55 | V    |
|                  | Standard I/O pin Schmitt trigger<br>voltage hysteresis |                   | 150                                 |      |                                      | V    |
| $V_{ m hys}$     | FT I/O pin Schmitt trigger voltage<br>hysteresis       | 90                |                                     |      |                                      | mV   |
| $I_{lkg}$        | Input leakage current                                  | Standard I/O port |                                     |      | 1                                    | 11.Λ |
| 1 <sub>lkg</sub> | input leakage current                                  | FT I/O port       |                                     |      | 3                                    | uA   |
| $R_{PU}$         | Weak pull-up equivalent resistance                     |                   | 30                                  | 40   | 50                                   | kΩ   |
| $R_{PD}$         | Weak pull-down equivalent resistance                   |                   | 30                                  | 40   | 50                                   | kΩ   |
| $C_{IO}$         | I/O pin capacitance                                    |                   |                                     | 5    |                                      | pF   |

#### Output drive current characteristics

GPIO (General-Purpose Input/Output Port) can sink or output up to  $\pm 8$ mA current, and sink or output  $\pm 20$ mA current (not strictly to  $V_{\text{OL}}/V_{\text{OH}}$ ). In user applications, the total driving current of all I/O pins cannot exceed the absolute maximum ratings given in Section 4.2:

Table 4-20 Output voltage characteristics

| Symbol            | Parameter                                                               | Condition                  | Min.                 | Max. | Unit |  |
|-------------------|-------------------------------------------------------------------------|----------------------------|----------------------|------|------|--|
| Vol               | Output low level when 8 pins are sunk                                   | TTL port, $I_{I/O} = +8mA$ |                      | 0.4  | V    |  |
| $V_{\mathrm{OH}}$ | Output high level when 8 pins are sourced                               | $2.7V < V_{DD} < 3.6V$     | V <sub>DD</sub> -0.4 |      | V    |  |
| Vol               | Output low level when 8 pins are sunk CMOS port, $I_{I/O} = +8mA$       |                            |                      | 0.4  | V    |  |
| $V_{\mathrm{OH}}$ | Output high level when 8 pins are sourced 2.7V < V <sub>DD</sub> < 3.6V |                            |                      |      | V    |  |
| Vol               | Output low level when 8 pins are sunk                                   | $I_{IO} = +20 \text{mA}$   |                      | 1.3  | V    |  |
| $V_{\mathrm{OH}}$ | Output high level when 8 pins are sourced                               | $2.7V < V_{DD} < 3.6V$     | V <sub>DD</sub> -1.3 |      | V    |  |
| V <sub>OL</sub>   | Output low level when 8 pins are sunk                                   | $I_{IO} = +6mA$            |                      | 0.4  | V    |  |
| V <sub>OH</sub>   | Output high level when 8 pins are sourced                               | $2.4V < V_{DD} < 2.7V$     | V <sub>DD</sub> -1.3 |      | V    |  |

Note: In the above conditions, if multiple I/O pins are driven at the same time, the total current cannot exceed the absolute maximum ratings given in Table 4.2. In addition, when multiple I/O pins are driven at the same time, the current on the power/ground point is very large, which will cause the voltage drop to make the internal I/O voltage not reach the power supply voltage in the table, resulting in the drive current being less than the nominal value.

Table 4-21 Input/output AC characteristics

| Symbol                                     | Parameter                                                                                                                                             | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Min.                                                   | Max.                                                   | Unit                                                   |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| F <sub>max(I/O)out</sub>                   | Maximum frequency                                                                                                                                     | CL=50pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 2                                                      | MHz                                                    |
| $t_{f(I/O)out}$                            | Output high to low fall time                                                                                                                          | CI -50°EN -2.7.2.6N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                        | 125                                                    | ns                                                     |
| $t_{r(I/O)out}$                            | Output low to high rise time                                                                                                                          | CL-30pr, v <sub>DD</sub> -2./-3.6 v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                        | 125                                                    | ns                                                     |
| F <sub>max(I/O)out</sub>                   | Maximum frequency                                                                                                                                     | CL=50pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 10                                                     | MHz                                                    |
| t <sub>f(I/O)out</sub>                     | Output high to low fall time                                                                                                                          | CI -50 EV -2.7.2 (V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                        | 25                                                     | ns                                                     |
| t <sub>r(I/O)out</sub>                     | Output low to high rise time                                                                                                                          | CL=30pr, v <sub>DD</sub> =2.7-3.6 v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                        | 25                                                     | ns                                                     |
| F <sub>max(I/O)out</sub> Maximum frequency | Marianum fra muan av                                                                                                                                  | CL=30pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 50                                                     | MHz                                                    |
|                                            | Maximum frequency                                                                                                                                     | CL=50pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 30                                                     | MHz                                                    |
| 4                                          | Out 1.:-1. 4- 1 f-11 4:                                                                                                                               | CL=30pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 20                                                     | ns                                                     |
| Lf(I/O)out                                 | Output high to low fall time                                                                                                                          | CL=50pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 5                                                      | ns                                                     |
| 4                                          | Output larry to high miss times                                                                                                                       | CL=30pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 8                                                      | ns                                                     |
| Lr(I/O)out                                 | Output low to high rise time                                                                                                                          | CL=50pF,V <sub>DD</sub> =2.7-3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 12                                                     | ns                                                     |
| $t_{ m EXTIpw}$                            | The EXTI controller detects the pulse width of the                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10                                                     |                                                        | ns                                                     |
|                                            | $F_{max(I/O)out}$ $t_{f(I/O)out}$ $t_{r(I/O)out}$ $F_{max(I/O)out}$ $t_{f(I/O)out}$ $t_{r(I/O)out}$ $f_{max(I/O)out}$ $t_{f(I/O)out}$ $t_{f(I/O)out}$ | $F_{max(I/O)out}  Maximum \ frequency$ $t_{f(I/O)out}  Output \ high \ to \ low \ fall \ time$ $t_{r(I/O)out}  Output \ low \ to \ high \ rise \ time$ $F_{max(I/O)out}  Output \ high \ to \ low \ fall \ time$ $t_{r(I/O)out}  Output \ low \ to \ high \ rise \ time$ $F_{max(I/O)out}  Maximum \ frequency$ $t_{f(I/O)out}  Output \ low \ to \ high \ rise \ time$ $t_{r(I/O)out}  Output \ high \ to \ low \ fall \ time$ $t_{r(I/O)out}  Output \ low \ to \ high \ rise \ time$ $The \ EXTI \ controller \ detects$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

#### 4.3.11 NRST pin characteristics

Table 4-22 External reset pin characteristics

| Symbol                | Parameter    |       |            | Condition | Min.                            | Тур. | Max.                            | Unit |
|-----------------------|--------------|-------|------------|-----------|---------------------------------|------|---------------------------------|------|
| V <sub>IL(NRST)</sub> | NRST voltage | input | low-level  |           | -0.3                            |      | 0.28*(V <sub>DD</sub> -1.8)+0.6 | V    |
| V <sub>IH(NRST)</sub> | NRST         | input | high-level |           | 0.41*(V <sub>DD</sub> -1.8)+1.3 |      | $V_{DD}+0.3$                    | V    |

| Symbol                 | Parameter                               | Condition | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------------------|-----------|------|------|------|------|
|                        | voltage                                 |           |      |      |      |      |
| V <sub>hys(NRST)</sub> | NRST Schmitt Trigger voltage hysteresis |           | 150  |      |      | mV   |
| $R_{PU}^{(1)}$         | Weak pull-up equivalent resistance      |           | 30   | 40   | 50   | kΩ   |
| $V_{\text{F(NRST)}}$   | NRST input filtered pulse width         |           |      |      | 100  | ns   |
| V <sub>NF(NRST)</sub>  | NRST input not filtered pulse width     |           | 300  |      |      | ns   |

Note: 1. The pull-up resistor is a real resistor in series with a switchable PMOS implementation. The resistance of this PMOS/NMOS switch is very small (approximately 10%).

Circuit reference design and requirements:

Figure 4-7 Typical circuit of external reset pin



#### 4.3.12 TIM timer characteristics

Table 4-23 TIMx characteristics

| Symbol                 | Parameter                           | Condition             | Min.   | Max.                    | Unit                 |
|------------------------|-------------------------------------|-----------------------|--------|-------------------------|----------------------|
|                        | Timer reference clock               |                       | 1      |                         | $t_{TIMxCLK}$        |
| $t_{\rm res(TIM)}$     | Timer reference clock               | $f_{TIMxCLK} = 72MHz$ | 13.9   |                         | ns                   |
| E                      | Timer external clock frequency on   |                       | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |
| $F_{EXT}$              | CH1 to CH4                          | $f_{TIMxCLK} = 72MHz$ | 0      | 36                      | MHz                  |
| ResTIM                 | Timer resolution                    |                       |        | 16                      | bit                  |
| 4                      | 16-bit counter clock cycle when the |                       | 1      | 65536                   | $t_{TIMxCLK}$        |
| tcounter               | internal clock is selected          | $f_{TIMxCLK} = 72MHz$ | 0.0139 | 910                     | us                   |
| ,                      | Maximum passible count              |                       |        | 65535                   | t <sub>TIMxCLK</sub> |
| t <sub>MAX_COUNT</sub> | Maximum possible count              | $f_{TIMxCLK} = 72MHz$ |        | 59.6                    | S                    |

# 4.3.13 I2C interface characteristics

Figure 4-8 I<sup>2</sup>C bus timing diagram



Table 4-24 I<sup>2</sup>C interface characteristics

| Symbol                  | Parameter                                   | Standa | ard I <sup>2</sup> C | Fast | I <sup>2</sup> C | Unit |
|-------------------------|---------------------------------------------|--------|----------------------|------|------------------|------|
| Symbol I diameter       |                                             | Min.   | Max.                 | Min. | Max.             | Unit |
| $t_{w(SCKL)}$           | SCL clock low time                          | 4.7    |                      | 1.2  |                  | us   |
| $t_{w(SCKH)}$           | SCL clock high time                         | 4.0    |                      | 0.6  |                  | us   |
| $t_{\rm SU(SDA)}$       | SDA data setup time                         | 250    |                      | 100  |                  | ns   |
| $t_{h(\mathrm{SDA})}$   | SDA data hold time                          | 0      |                      | 0    | 900              | ns   |
| $t_{r(SDA)}/t_{r(SCL)}$ | SDA and SCL rise time                       |        | 1000                 | 20   |                  | ns   |
| $t_{f(SDA)}/t_{f(SCL)}$ | SDA and SCL fall time                       |        | 300                  |      |                  | ns   |
| $t_{h(STA)}$            | Start condition hold time                   | 4.0    |                      | 0.6  |                  | us   |
| $t_{\rm SU(STA)}$       | Repeated start condition setup time         | 4.7    |                      | 0.6  |                  | us   |
| t <sub>SU(STO)</sub>    | Stop condition setup time                   | 4.0    |                      | 0.6  |                  | us   |
| 4                       | Time from stop condition to start condition | 4.7    |                      | 1.2  |                  | 110  |
| $t_{w(STO:STA)}$        | (bus free)                                  | 4.7    |                      | 1.2  |                  | us   |
| C <sub>b</sub>          | Capacitive load for each bus                |        | 400                  |      | 400              | pF   |

#### 4.3.14 SPI interface characteristics

Figure 4-9 SPI timing diagram in Master mode



Figure 4-10 SPI timing diagram in Slave mode (CPHA=0)





Figure 4-11 SPI timing diagram in Slave mode (CPHA=1)

Table 4-25 SPI interface characteristics

| Symbol                    | Parameter                    | Condition                         | Min.        | Max.               | Unit |
|---------------------------|------------------------------|-----------------------------------|-------------|--------------------|------|
| £ /+                      | CDI aloak fraguaray          | Master mode                       |             | 36                 | MHz  |
| $f_{SCK}/t_{SCK}$         | SPI clock frequency          | Slave mode                        |             | 36                 | MHz  |
| $t_{r(SCK)}/t_{f(SCK)}$   | SPI clock rise and fall time | Load capacitance:C = 30pF         |             | 20                 | ns   |
| t <sub>SU(NSS)</sub>      | NSS setup time               | Slave mode                        | $2t_{PCLK}$ |                    | ns   |
| $t_{h(NSS)}$              | NSS hold time                | Slave mode                        | $2t_{PCLK}$ |                    | ns   |
| +/+                       | SCV high and law time        | Master mode, $f_{PCLK} = 36MHz$ , | 40          | 60                 | ***  |
| $t_{w(SCKH)}/t_{w(SCKL)}$ | SCK high and low time        | Prescaler factor = 4              | 40          | 00                 | ns   |
| $t_{\rm SU(MI)}$          | Data input setup time        | Master mode                       | 5           |                    | ns   |
| $t_{ m SU(SI)}$           | Data iliput setup tille      | Slave mode                        | 5           |                    | ns   |
| $t_{h(MI)}$               | Data input hold time         | Master mode                       | 5           |                    | ns   |
| $t_{h(SI)}$               | Data iliput iloid tillie     | Slave mode                        | 4           |                    | ns   |
| $t_{a(SO)}$               | Data output access time      | Slave mode, $f_{PCLK} = 20MHz$    | 0           | 1t <sub>PCLK</sub> | ns   |
| $t_{\rm dis(SO)}$         | Data output disable time     | Slave mode                        | 0           | 10                 | ns   |
| $t_{V(SO)}$               | Data output valid time       | Slave mode (After enable edge)    |             | 25                 | ns   |
| t <sub>V(MO)</sub>        | Data output valle tille      | Master mode (After enable edge)   |             | 5                  | ns   |
| $t_{h(SO)}$               | Data output hold time        | Slave mode (After enable edge)    | 15          |                    | ns   |
| $t_{ m h(MO)}$            | Data output noid time        | Master mode (After enable edge)   | 0           |                    | ns   |

#### 4.3.15 USB interface characteristics

Table 4-26 USB characteristics

| Symbol      | Parameter                       | Condition       | Min. | Max. | Unit |
|-------------|---------------------------------|-----------------|------|------|------|
| $V_{DD}$    | USB operating voltage           |                 | 3.0  | 3.6  | V    |
| $ m V_{SE}$ | Single-ended receiver threshold | $V_{DD} = 3.3V$ | 1.2  | 1.9  | V    |

| Symbol              | Parameter Condition                                    |  | Min. | Max. | Unit |
|---------------------|--------------------------------------------------------|--|------|------|------|
| $V_{\mathrm{OL}}$   | Static output low level                                |  |      | 0.3  | V    |
| $V_{OH}$            | Static output high level                               |  | 2.8  | 3.6  | V    |
| V <sub>HSSQ</sub>   | High-speed suppression information detection threshold |  | 100  | 150  | mV   |
| V <sub>HSDSC</sub>  | High-speed disconnection detection threshold           |  | 500  | 625  | mV   |
| V <sub>HSOI</sub>   | High-speed idle level                                  |  | -10  | 10   | mV   |
| V <sub>HSOH</sub>   | High-speed data high level                             |  | 360  | 440  | mV   |
| $V_{\mathrm{HSOL}}$ | High-speed data low level                              |  | -10  | 10   | mV   |

#### 4.3.16 12- bit ADC characteristics

Table 4-27 ADC characteristics

| Symbol             | Parameter                                       | Condition                                 | Min. | Тур. | Max.              | Unit        |
|--------------------|-------------------------------------------------|-------------------------------------------|------|------|-------------------|-------------|
| $V_{\mathrm{DDA}}$ | Supply voltage                                  |                                           | 2.4  |      | 3.6               | V           |
| $V_{\text{REF}^+}$ | Positive reference voltage                      | $V_{REF^+}$ cannot be more than $V_{DDA}$ | 2.4  |      | $V_{DDA}$         | V           |
| $I_{VREF}$         | Reference current                               |                                           |      | 160  | 220               | uA          |
| $I_{DDA}$          | Supply current                                  |                                           |      | 480  | 530               | uA          |
| $f_{ADC}$          | ADC clock frequency                             |                                           |      |      | 14                | MHz         |
| $f_{S}$            | Sampling rate                                   |                                           | 0.05 |      | 1                 | MHz         |
| $f_{TRIG}$         | External trigger frequency                      |                                           |      |      | 16                | $1/f_{ADC}$ |
| V <sub>AIN</sub>   | Conversion voltage range                        |                                           | 0    |      | V <sub>REF+</sub> | V           |
| R <sub>AIN</sub>   | External input impedance                        |                                           |      |      | 50                | kΩ          |
| R <sub>ADC</sub>   | Sampling switch resistance                      |                                           |      | 0.6  | 1                 | kΩ          |
| $C_{ADC}$          | Internal sample and hold capacitor              |                                           |      | 8    |                   | pF          |
|                    |                                                 |                                           |      | 40   |                   |             |
| $t_{\mathrm{Iat}}$ | Injected trigger conversion latency             |                                           |      |      | 2                 | $1/f_{ADC}$ |
| $t_{Iatr}$         | Regular trigger conversion latency              |                                           |      |      | 2                 | $1/f_{ADC}$ |
| $t_{\rm s}$        | Sampling time                                   |                                           | 1.5  |      | 239.5             | $1/f_{ADC}$ |
| $t_{STAB}$         | Power-on time                                   |                                           |      |      | 1                 | us          |
| $t_{CONV}$         | Total conversion time (including sampling time) |                                           | 14   |      | 252               | $1/f_{ADC}$ |

Note: Above parameters are guaranteed by design.

Formula: Maximum R<sub>AIN</sub>

$$R_{AIN}\!<\!\frac{Ts}{f_{ADC}\!\times\!C_{ADC}\!\times\!\ln2^{N+2}}\!-R_{ADC}$$

The above formula is used to determine the maximum external impedance so that the error can be less than 1/4 LSB. Where N=12 (representing 12-bit resolution).

T<sub>S</sub>(cycle) Maximum  $R_{AIN}(k\Omega)$ ts (us) 1.5 0.110.4 7.5 0.54 5.9 0.96 13.5 11.4 28.5 2.04 25.2 41.5 2.96 37.2 55.5 3.96 50 71.5 5.11 Invalid 239.5 Invalid 17.1

Table 4-28 Maximum RAIN when  $f_{ADC} = 14MHz$ 

Table 4-29 ADC error

| Symbol | Parameter                       | Condition                                                 | Min. | Тур. | Max. | Unit |
|--------|---------------------------------|-----------------------------------------------------------|------|------|------|------|
| EO     | Offset error                    | $f_{PCLK2} = 56 \text{ MHz},$                             |      | ±2   |      |      |
| ED     | Differential nonlinearity error | $f_{ADC} = 14 \text{ MHz},$                               |      | ±0.5 | ±3   | LSB  |
| EL     | Integral nonlinearity error     | $R_{AIN} < 10 \text{ k}\Omega,$ $V_{DDA} = 3.3 \text{ V}$ |      | ±1   | ±4   | LSB  |

 $C_p$  represents the parasitic capacitance on the PCB and the pad (about 5pF), which may be related to the quality of the pad and PCB layout. A larger  $C_p$  value will reduce the conversion accuracy, the solution is to reduce the  $f_{ADC}$  value.

Figure 4-12 ADC typical connection diagram



Figure 4-13 Analog power supply and decoupling circuit reference



# 4.3.17 Temperature sensor characteristics

Table 4-30 Temperature sensor characteristics

| Symbol        | Parameter                                                          | Condition         | Min. | Тур. | Max. | Unit  |
|---------------|--------------------------------------------------------------------|-------------------|------|------|------|-------|
| $R_{TS}$      | Measurement range of temperature sensor                            |                   | -40  |      | 85   | °C    |
| $A_{TSC}$     | Measurement range of temperature sensor after software calibration |                   |      | ±12  |      | °C    |
| Avg_Slope     | Average slope (negative temperature coefficient)                   |                   | 3.8  | 4.3  | 4.7  | mV/°C |
| $V_{25}$      | Voltage at 25°C                                                    |                   | 1.34 | 1.40 | 1.46 | V     |
| $T_{S\_temp}$ | ADC sampling time when reading temperature                         | $f_{ADC} = 14MHz$ |      |      | 17.1 | us    |

### 4.3.18 OPA characteristics

Table 4-31 OPA characteristics

| Symbol                            | Parameter                                 | Condition                                                                               | Min.                 | Тур. | Max.                  | Unit        |
|-----------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|------|-----------------------|-------------|
| $V_{DDA}$                         | Supply voltage                            |                                                                                         | 2.4                  | 3.3  | 3.6                   | V           |
| C <sub>MIR</sub>                  | Common mode input voltage                 |                                                                                         | 0                    |      | V <sub>DDA</sub> -0.9 | V           |
| V <sub>IOFFSET</sub>              | Input offset voltage                      |                                                                                         |                      | 1.5  | 6                     | mV          |
| $I_{LOAD}$                        | Drive current                             |                                                                                         |                      |      | 600                   | uA          |
| I <sub>DDOPAMP</sub>              | Current consumption                       | No load, static mode                                                                    |                      | 195  |                       | uA          |
| C <sub>MRR</sub> <sup>(1)</sup>   | Common mode rejection ratio               | @1KHz                                                                                   |                      | 96   |                       | dB          |
| P <sub>SRR</sub> <sup>(1)</sup>   | Power supply rejection ratio              | @1KHz                                                                                   |                      | 86   |                       | dB          |
| Av <sup>(1)</sup>                 | Open loop gain                            | C <sub>LOAD</sub> =5pF                                                                  |                      | 136  |                       | dB          |
| G <sub>BW</sub> <sup>(1)</sup>    | Unit gain bandwidth                       | C <sub>LOAD</sub> =5pF                                                                  |                      | 19   |                       | MHz         |
| P <sub>M</sub> <sup>(1)</sup>     | Phase margin                              | C <sub>LOAD</sub> =5pF                                                                  |                      | 93   |                       |             |
| $S_R^{(1)}$                       | Slew rate limited                         | C <sub>LOAD</sub> =5pF                                                                  |                      | 8    |                       | V/us        |
| t <sub>WAKUP</sub> <sup>(1)</sup> | Setup time from shutdown to wake up, 0.1% | Input $V_{DDA}/2$ , $C_{LOAD}$ =5pF, $R_{LOAD}$ =4k $\Omega$                            |                      |      | 368                   | ns          |
| R <sub>LOAD</sub>                 | Resistive load                            |                                                                                         | 4                    |      |                       | kΩ          |
| $C_{LOAD}$                        | Capacitive load                           |                                                                                         |                      |      | 50                    | pF          |
| V <sub>OHSAT</sub> <sup>(2)</sup> | High saturation output voltage            | $R_{LOAD}$ =4k $\Omega$ , input $V_{DDA}$                                               | V <sub>DDA</sub> -45 |      |                       | mV          |
| VOHSAI                            | Then saturation output voltage            | $\begin{array}{ll} R_{LOAD}\!\!=\!\!20k\Omega, & \text{input} \\ V_{DDA} & \end{array}$ | V <sub>DDA</sub> -10 |      |                       | III V       |
| V <sub>OLSAT</sub> <sup>(2)</sup> | Low saturation output voltage             | $R_{LOAD}=4k\Omega$ , input 0                                                           |                      |      | 0.5                   | mV          |
| V OLSAT                           | Low saturation output voltage             | $R_{LOAD}=20k\Omega$ , input 0                                                          |                      |      | 0.5                   | 111 V       |
| EN <sup>(1)</sup>                 | Equivalent input voltage noise            | $R_{LOAD}$ =4k $\Omega$ ,@1KHz                                                          |                      | 83   |                       | nv          |
| EIN                               | Equivalent input voltage noise            | $R_{LOAD}$ =4k $\Omega$ ,@10KHz                                                         |                      | 42   |                       | $\sqrt{Hz}$ |

Note: 1. The source simulation is not a real measurement.

<sup>2.</sup> The load current limits the saturated output voltage.

# **Chapter 5 Package and ordering information**

# **Packages**

| Part No.     | Package | Body size | Lead pitch | Description           | Packing type |
|--------------|---------|-----------|------------|-----------------------|--------------|
| CH32V208GBU6 | QFN28X4 | 4*4mm     | 0.4mm      | Quad no-lead 28-pin   | Tray         |
| CH32V208CBU6 | QFN48X5 | 5*5mm     | 0.35mm     | Quad no-lead 48-pin   | Tray         |
| CH32V208RBT6 | LQFP64M | 10*10mm   | 0.5mm      | LQFP64M (10*10) patch | Tray         |
| CH32V208WBU6 | QFN68X8 | 8*8mm     | 0.4mm      | Quad no-lead 68-pin   | Tray         |

Note: 1. The packing type of QFP/QFN is usually tray. Please confirm with the packaging factory for specific part number.

<sup>2.</sup> Size of tray: The size of Tray is generally a uniform size (322.6\*135.9\*7.62). There are differences in the size of the restriction holes for different package types, and there are differences between different packaging factories for tubes, please confirm with the manufacturer for details.

Note: All dimensions are in millimeters. The pin center spacing values are nominal values, with no error. Other than that, the dimensional error is not greater than the greater of  $\pm 0.2$ mm or 10%.

Figure 5-1 QFN28X4 package -||-<sub>0.2±0.05</sub> 4.0 ± 0.1 2.8 ± 0. 1  $4.0\pm0$ Top View **Bottom View** #28 #8 [1 [1 [1 [1 [1 [1 [1 n n n n n n n n $0.025 \pm 0.025$ \_ 0.4  $(0.15\pm0.05)$ 0.4±0.05 0.2±0.05 0.75±0.05 (0.55±0.05)

Figure 5-2 QFN48X5 package 5.0±0.1



Figure 5-3 QFN68X8 package



Figure 5-4 LQFP64M package



# Series product naming rules

V 3 03 R T Example: CH32 Device family F = ARM-based V = QingKe RISC-V-based Product type 0 = QingKe V2 core1 = M3/ QingKe V3A core, clock speed @72M 2 = M3/ QingKe V4B\_C core, clock speed @144M 3 = QingKe V4F floating-point core, clock speed @144M Device subfamily 03 = General-purpose 05 = Connectivity (USB high-speed, SDIO, dual CAN) 07 = Interconnectivity (USB high-speed, dual CAN, Ethernet, DVP, SDIO, FSMC) 08 = Wireless (BLE5.3, CAN, USB, Ethernet) Pin count J = 8 pinsA = 16 pinsF = 20 pinsG = 28 pinsK = 32 pinsT = 36 pinsC = 48 pinsR = 64 pinsW = 68 pinsV = 100 pinsZ = 144 pinsFlash memory size 4 = 16 Kbytes of Flash memory 6 = 32 Kbytes of Flash memory 8 = 64 Kbytes of Flash memory B = 128 Kbytes of Flash memory C = 256 Kbytes of Flash memory Package T = LQFPU = QFNR = QSOPP = TSSOPM = SOPTemperature range 6 = -40°C $\sim$ 85°C (industrial-grade)

- 7 = -40°C $\sim 105$ °C (automotive-grade 2)
- 3 = -40°C $\sim 125$ °C (automotive-grade 1)
- $D = -40^{\circ}C \sim 150^{\circ}C$  (automotive-grade 0)