SLOS254F - JUNE 1999 - REVISED DECEMBER 2011

# FAMILY OF WIDE-BANDWIDTH HIGH-OUTPUT-DRIVE SINGLE SUPPLY OPERATIONAL AMPLIFIERS

Check for Samples: TLC080, TLC081, TLC082, TLC083, TLC084, TLC085, TLC08xA

## **FEATURES**

Wide Bandwidth: 10 MHz

· High Output Drive:

- I<sub>OH</sub>: 57 mA at V<sub>DD</sub> - 1.5 V

- I<sub>OL</sub>: 55 mA at 0.5 V

· High Slew Rate:

SR+: 16 V/μs

- SR-: 19 V/µs

Wide Supply Range: 4.5 V to 16 V

Supply Current: 1.9 mA/Channel

Ultralow Power Shutdown Mode:

- I<sub>DD</sub>: 125 μA/Channel

Low Input Noise Voltage: 8.5 nV√Hz

Input Offset Voltage: 60 μV

Ultra-Small Packages:

8- or 10-Pin MSOP (TLC080/1/2/3)



## DESCRIPTION

first members of TI's new **BiMOS** general-purpose operational amplifier family are the TLC08x. The BiMOS family concept is simple: provide an upgrade path for BiFET users who are moving away from dual-supply to single-supply systems and demand higher ac and dc performance. With performance rated from 4.5 V to 16 V across commercial (0°C to 70°C) and an extended industrial temperature range (-40°C to 125°C), BiMOS suits a wide range of audio, automotive, industrial, and instrumentation applications. Familiar features like offset nulling pins, and new features like MSOP PowerPAD™ packages and shutdown modes, enable higher levels of performance in a variety of applications.

Developed in TI's patented LBC3 BiCMOS process, the new BiMOS amplifiers combine a very high input impedance, low-noise CMOS front end with a high-drive bipolar output stage, thus providing the optimum performance features of both. performance improvements over the TL08x BiFET predecessors include a bandwidth of 10 MHz (an increase of 300%) and voltage noise of 8.5 nV/√Hz (an improvement of 60%). DC improvements include an ensured V<sub>ICR</sub> that includes ground, a factor of 4 reduction in input offset voltage down to 1.5 mV (maximum) in the standard grade, and a power supply rejection improvement of greater than 40 dB to 130 dB. Added to this list of impressive features is the ability to drive ±50-mA loads comfortably from an ultrasmall-footprint MSOP PowerPAD package, which positions the TLC08x as the ideal high-performance general-purpose operational amplifier family.

## **FAMILY PACKAGE TABLE**

| DEVICE | NO. OF<br>CHANNELS |      |      | UNIVERSAL |       |          |                                   |
|--------|--------------------|------|------|-----------|-------|----------|-----------------------------------|
| DEVICE |                    | MSOP | PDIP | SOIC      | TSSOP | SHUTDOWN | EVM BOARD                         |
| TLC080 | 1                  | 8    | 8    | 8         | _     | Yes      |                                   |
| TLC081 | 1                  | 8    | 8    | 8         | _     |          |                                   |
| TLC082 | 2                  | 8    | 8    | 8         | _     | _        | Refer to the EVM                  |
| TLC083 | 2                  | 10   | 14   | 14        | _     | Yes      | Selection Guide<br>(Lit# SLOU060) |
| TLC084 | 4                  |      | 14   | 14        | 20    | _        |                                   |
| TLC085 | 4                  |      | 16   | 16        | 20    | Yes      |                                   |

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



### TLC080 and TLC081 AVAILABLE OPTIONS

|                |                                  | PACKAGED DEVICES                      |         |                    |  |  |  |  |  |
|----------------|----------------------------------|---------------------------------------|---------|--------------------|--|--|--|--|--|
| T <sub>A</sub> | SMALL OUTLINE (D) <sup>(1)</sup> | SMALL OUTLINE<br>(DGN) <sup>(1)</sup> | SYMBOL  | PLASTIC DIP<br>(P) |  |  |  |  |  |
| 0°C to 70°C    | TLC080CD                         | TLC080CDGN                            | xxTIACW | TLC080CP           |  |  |  |  |  |
|                | TLC081CD                         | TLC081CDGN                            | xxTIACY | TLC081CP           |  |  |  |  |  |
|                | TLC080ID                         | TLC080IDGN                            | xxTIACX | TLC080IP           |  |  |  |  |  |
| 40°C to 405°C  | TLC081ID                         | TLC081IDGN                            | xxTIACZ | TLC081IP           |  |  |  |  |  |
| –40°C to 125°C | TLC080AID                        | _                                     | _       | TLC080AIP          |  |  |  |  |  |
|                | TLC081AID                        | _                                     | _       | TLC081AIP          |  |  |  |  |  |

(1) This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLC080CDR).

## **TLC082 and TLC083 AVAILABLE OPTIONS**

|                | PACKAGED DEVICES              |                      |                       |                      |                       |            |            |  |  |  |
|----------------|-------------------------------|----------------------|-----------------------|----------------------|-----------------------|------------|------------|--|--|--|
| TA             | SMALL                         |                      | MS                    | PLASTIC              | PLASTIC               |            |            |  |  |  |
|                | OUTLINE<br>(D) <sup>(1)</sup> | (DGN) <sup>(1)</sup> | SYMBOL <sup>(2)</sup> | (DGQ) <sup>(1)</sup> | SYMBOL <sup>(2)</sup> | DIP<br>(N) | DIP<br>(P) |  |  |  |
| 0°C to 70°C    | TLC082CD                      | TLC082CDGN           | xxTIADZ               | _                    | _                     | _          | TLC082CP   |  |  |  |
| 0 0 10 70 0    | TLC083CD                      | _                    | _                     | TLC083CDGQ           | xxTIAEB               | TLC083CN   | _          |  |  |  |
|                | TLC082ID                      | TLC082IDGN           | xxTIAEA               | _                    | _                     | _          | TLC082IP   |  |  |  |
| -40°C to 125°C | TLC083ID                      | _                    | _                     | TLC083IDGQ           | xxTIAEC               | TLC083IN   | _          |  |  |  |
| -40 C to 125 C | TLC082AID                     | _                    | _                     | _                    | _                     | _          | TLC082AIP  |  |  |  |
|                | TLC083AID                     | _                    | _                     | _                    | _                     | TLC083AIN  | _          |  |  |  |

<sup>(1)</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLC082CDR).

## **TLC084 and TLC085 AVAILABLE OPTIONS**

|                |                                  | PACKAGED DEVICES   |                               |  |  |  |  |  |
|----------------|----------------------------------|--------------------|-------------------------------|--|--|--|--|--|
| T <sub>A</sub> | SMALL OUTLINE (D) <sup>(1)</sup> | PLASTIC DIP<br>(N) | TSSOP<br>(PWP) <sup>(1)</sup> |  |  |  |  |  |
| 0°C to 70°C    | TLC084CD                         | TLC084CN           | TLC084CPWP                    |  |  |  |  |  |
| 0 C to 70 C    | TLC085CD                         | TLC085CN           | TLC085CPWP                    |  |  |  |  |  |
|                | TLC084ID                         | TLC084IN           | TLC084IPWP                    |  |  |  |  |  |
| 40°C to 425°C  | TLC085ID                         | TLC085IN           | TLC085IPWP                    |  |  |  |  |  |
| –40°C to 125°C | TLC084AID                        | TLC084AIN          | TLC084AIPWP                   |  |  |  |  |  |
|                | TLC085AID                        | TLC085AIN          | TLC085AIPWP                   |  |  |  |  |  |

<sup>(1)</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLC084CDR).

For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

<sup>(2)</sup> xx represents the device date code.



NC - No internal connection





## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                        |                                          | VALUE      | UNIT |
|--------------------------------------------------------|------------------------------------------|------------|------|
| Supply voltage, V <sub>DD</sub> <sup>(2)</sup>         |                                          | 17         | V    |
| Differential input voltage range, V <sub>ID</sub>      | ial input voltage range, V <sub>ID</sub> |            |      |
| Continuous total power dissipation                     | ssipation See Dissipation Rating Table   |            |      |
|                                                        | C suffix                                 | 0 to 70    | °C   |
| Operating free-air temperature range, T <sub>A</sub> : | I suffix                                 | −40 to 125 | °C   |
| Maximum junction temperature, T <sub>J</sub>           |                                          | 150        | °C   |
| Storage temperature range, T <sub>stg</sub>            |                                          | -65 to 150 | °C   |
| Lead temperature 1,6 mm (1/16 inch) from c             | ase for 10 seconds                       | 260        | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to GND.

## **DISSIPATION RATING TABLE**

| PACKAGE    | θ <sub>JC</sub><br>(° <b>C/W)</b> | θ <sub>JA</sub><br>(°C/W) | T <sub>A</sub> ≤ 25°C<br>POWER RATING |
|------------|-----------------------------------|---------------------------|---------------------------------------|
| D (8)      | 38.3                              | 176                       | 710 mW                                |
| D (14)     | 26.9                              | 122.3                     | 1022 mW                               |
| D (16)     | 25.7                              | 114.7                     | 1090 mW                               |
| DGN (8)    | 4.7                               | 52.7                      | 2.37 W                                |
| DGQ (10)   | 4.7                               | 52.3                      | 2.39 W                                |
| N (14, 16) | 32                                | 78                        | 1600 mW                               |
| P (8)      | 41                                | 104                       | 1200 mW                               |
| PWP (20)   | 1.40                              | 26.1                      | 4.79 W                                |

## RECOMMENDED OPERATING CONDITIONS

|                                                |                 | MIN                                       | MAX                | UNIT |
|------------------------------------------------|-----------------|-------------------------------------------|--------------------|------|
| Complements of V                               | Single supply   | 4.5                                       | 16                 | \/   |
| Supply voltage, V <sub>DD</sub>                | Split supply    | ±2.25 ±8 V  GND V <sub>DD</sub> -2 V  2 V |                    |      |
| Common-mode input voltage, V <sub>ICR</sub>    |                 | GND                                       | V <sub>DD</sub> –2 | V    |
| Shutdown on/off voltage lovel(1)               | V <sub>IH</sub> | 2                                         |                    | V    |
| Shutdown on/off voltage level <sup>(1)</sup>   | V <sub>IL</sub> |                                           | 0.8                | V    |
| 0 11 1 1 7                                     | C-suffix        | 0                                         | 70                 | °C   |
| Operating free-air temperature, T <sub>A</sub> | I-suffix        | -40                                       | 125                | °C   |

(1) Relative to the voltage on the GND terminal of the device.



## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature, V<sub>DD</sub> = 5 V (unless otherwise noted)

|                                                                    | PARAMETER                                       | TEST CON                                              | DITIONS                    | TA <sup>(1)</sup> | MIN      | TYP      | MAX  | UNIT  |
|--------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------|----------------------------|-------------------|----------|----------|------|-------|
|                                                                    |                                                 |                                                       | TLC080/1/2/3,              | 25°C              |          | 390      | 1900 |       |
| ,                                                                  | land offertualte as                             |                                                       | TLC084/5                   | Full range        |          |          | 3000 | \/    |
| √ <sub>IO</sub>                                                    | Input offset voltage                            | $V_{DD} = 5 \text{ V},$                               | TLC080/1/2/3A,             | 25°C              |          | 390      | 1400 | μV    |
|                                                                    |                                                 | $V_{IC} = 2.5 \text{ V},$<br>$V_{O} = 2.5 \text{ V},$ | TLC084/5A                  | Full range        |          |          | 2000 |       |
| «V <sub>IO</sub>                                                   | Temperature coefficient of input offset voltage | $R_S = 50 \Omega$                                     |                            |                   |          | 1.2      |      | μV/°C |
|                                                                    |                                                 |                                                       |                            | 25°C              |          | 1.9      | 50   |       |
| 10                                                                 | Input offset current                            | $V_{DD} = 5 V$ ,                                      | TLC08XC                    | - "               |          |          | 100  | pА    |
|                                                                    |                                                 | $V_{IC} = 2.5 V,$                                     | TLC08XI                    | Full range        |          |          | 700  |       |
|                                                                    |                                                 | $V_0 = 2.5 V$ ,                                       |                            | 25°C              |          | 3        | 50   |       |
| IB                                                                 | Input bias current                              | R <sub>S</sub> = 50 Ω                                 | TLC08XC                    |                   |          |          | 100  | pА    |
| iD                                                                 | •                                               | 0                                                     | TLC08XI                    | Full range        |          |          | 700  | •     |
|                                                                    |                                                 |                                                       |                            | 25°C              | 0 to 3.0 | 0 to 3.5 |      |       |
| / <sub>ICR</sub>                                                   | Common-mode input voltage                       | $R_S = 50 \Omega$                                     |                            | Full range        | 0 to 3.0 | 0 to 3.5 |      | V     |
|                                                                    |                                                 |                                                       |                            | 25°C              | 4.1      | 4.3      |      |       |
|                                                                    |                                                 |                                                       | $I_{OH} = -1 \text{ mA}$   | Full range        | 3.9      | 7.0      |      |       |
|                                                                    |                                                 |                                                       |                            | 25°C              | 3.9      | 4        |      | V     |
|                                                                    |                                                 |                                                       | $I_{OH} = -20 \text{ mA}$  | Full range        | 3.5      | 4        |      |       |
| ′он                                                                | High-level output voltage                       | V <sub>IC</sub> = 2.5 V                               |                            | 25°C              | 3.4      | 3.8      |      |       |
| ОП                                                                 | . ng.: 1010. Datp at 101.ago                    | 10 =.0 1                                              | $I_{OH} = -35 \text{ mA}$  |                   |          | 3.0      |      | •     |
|                                                                    |                                                 |                                                       |                            | Full range        | 3.2      | 0.0      |      |       |
|                                                                    |                                                 |                                                       | I <sub>OH</sub> = -50 mA   | 25°C              | 3.2      | 3.6      |      |       |
|                                                                    |                                                 |                                                       | 10H = -30 IIIA             | –40°C to<br>85°C  | 3        |          |      |       |
|                                                                    |                                                 |                                                       |                            | 25°C              |          | 0.18     | 0.25 |       |
|                                                                    |                                                 |                                                       | I <sub>OL</sub> = 1 mA     | Full range        |          |          | 0.35 |       |
|                                                                    |                                                 |                                                       |                            | 25°C              |          | 0.35     | 0.39 |       |
|                                                                    |                                                 |                                                       | $I_{OL} = 20 \text{ mA}$   | Full range        |          | 0.00     | 0.45 |       |
| / <sub>OL</sub>                                                    | Low-level output voltage                        | V <sub>IC</sub> = 2.5 V                               |                            | 25°C              |          | 0.43     | 0.55 | V     |
| OL.                                                                | , 5                                             |                                                       | $I_{OL} = 35 \text{ mA}$   | Full range        |          | 0.40     | 0.33 |       |
|                                                                    |                                                 |                                                       |                            | 25°C              |          | 0.45     | 0.63 |       |
|                                                                    |                                                 |                                                       | I <sub>OL</sub> = 50 mA    | -40°C to<br>85°C  |          | 0.40     | 0.7  |       |
|                                                                    |                                                 | Sourcing                                              |                            | 25°C              |          | 100      |      |       |
| os                                                                 | Short-circuit output current                    | Sinking                                               |                            | 25°C              |          | 100      |      | mA    |
|                                                                    |                                                 | $V_{OH} = 1.5 \text{ V from pos}$                     | sitivo rail                | 25°C              |          | 57       |      |       |
| )                                                                  | Output current                                  |                                                       |                            | 25°C              |          | 55       |      | mA    |
|                                                                    |                                                 | V <sub>OL</sub> = 0.5 V from neg                      | gauve idli                 |                   | 100      | 120      |      |       |
| $\lambda_{VD}$                                                     | Large-signal differential voltage amplification | $V_{O(PP)} = 3 V$                                     | $R_L = 10 \text{ k}\Omega$ | 25°C              | 100      | 120      |      | dB    |
|                                                                    |                                                 |                                                       |                            | Full range        | 100      | 4000     |      |       |
| (d)                                                                | Differential input resistance                   |                                                       |                            | 25°C              |          | 1000     |      | GΩ    |
| PIC .                                                              | Common-mode input capacitance                   | f = 10 kHz                                            |                            | 25°C              |          | 22.9     |      | pF    |
| ю                                                                  | Closed-loop output impedance                    | f = 10 kHz,                                           | A <sub>V</sub> = 10        | 25°C              |          | 0.25     |      | Ω     |
| CMRR                                                               | Common-mode rejection ratio                     | $V_{IC} = 0 \text{ to } 3 \text{ V},$                 | Ro = 50 O                  | 25°C              | 80       | 110      |      | dB    |
| ZIVIIXIX                                                           | Common-mode rejection fatto                     | VIC - U U U V,                                        | $R_S = 50 \Omega$          | Full range        | 80       |          |      | aB    |
| ,                                                                  | Supply voltage rejection ratio                  | $V_{DD} = 4.5 \text{ V to } 16 \text{ V},$            | $V_{IC} = V_{DD}/2,$       | 25°C              | 80       | 100      |      | -ID   |
| $A_{\text{SVR}}$ ( $\Delta V_{\text{DD}} / \Delta V_{\text{IO}}$ ) |                                                 | No load                                               |                            | Full range        | 80       |          |      | dB    |

<sup>(1)</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.



## **ELECTRICAL CHARACTERISTICS (continued)**

at specified free-air temperature,  $V_{DD} = 5 \text{ V}$  (unless otherwise noted)

| PARAMETER                                    |                                 | TEST CONDITIONS |            | TA <sup>(1)</sup> | MIN | TYP | MAX | UNIT |
|----------------------------------------------|---------------------------------|-----------------|------------|-------------------|-----|-----|-----|------|
| I <sub>DD</sub> Supply current (per channel) | V <sub>O</sub> = 2.5 V, No load |                 | 25°C       |                   | 1.8 | 2.5 | mA  |      |
|                                              |                                 |                 | Full range |                   |     | 3.5 |     |      |
|                                              | Supply current in shutdown      |                 |            | 25°C              |     | 125 | 200 |      |
| I <sub>DD(SHDN)</sub>                        | (TI 0000                        | SHDN ≤ 0.8 V    |            | Full range        |     |     | 250 | μA   |

## **OPERATING CHARACTERISTICS**

at specified free-air temperature,  $V_{DD} = 5 \text{ V}$  (unless otherwise noted)

|                    | PARAMETER                             | TEST CONDI                                                                                       | TIONS                      | T <sub>A</sub> <sup>(1)</sup> | MIN  | TYP   | MAX     | UNIT     |  |
|--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|------|-------|---------|----------|--|
| CD.                | Positive slew rate at unity           | $V_{O(PP)} = 0.8 \text{ V},$                                                                     | $C_L = 50 \text{ pF},$     | 25°C                          | 10   | 16    |         | 1//      |  |
| SR+                | gain                                  | $R_L = 10 \text{ k}\Omega$                                                                       |                            | Full range                    | 9.5  |       |         | V/µs     |  |
| CD                 | Negative slew rate at unity           | $V_{O(PP)} = 0.8 \text{ V},$                                                                     | $C_L = 50 \text{ pF},$     | 25°C                          | 12.5 | 19    |         | 1//      |  |
| SR-                | gain                                  | $R_L = 10 \text{ k}\Omega$                                                                       |                            | Full range                    | 10   |       |         | V/µs     |  |
| \ /                | Equivalent input noise                | f = 100 Hz                                                                                       |                            | 25°C                          |      | 12    |         | ->//-\\\ |  |
| $V_n$              | voltage                               | f = 1 kHz                                                                                        |                            | 25°C                          |      | 8.5   |         | nV/√Hz   |  |
| In                 | Equivalent input noise current        | f = 1 kHz                                                                                        |                            | 25°C                          | 0.6  |       | fA /√Hz |          |  |
|                    |                                       | $V_{O(PP)} = 3 V$                                                                                | A <sub>V</sub> = 1         |                               |      | 0.002 |         |          |  |
| THD + N            | Total harmonic distortion plus noise  | $R_L = 10 \text{ k}\Omega$ and 250 $\Omega$ ,                                                    | A <sub>V</sub> = 10        | 25°C                          |      | 0.012 |         | %        |  |
|                    |                                       | f = 1 kHz                                                                                        | A <sub>V</sub> = 100       |                               |      | 0.085 |         |          |  |
| t <sub>(on)</sub>  | Amplifier turnon time <sup>(2)</sup>  | D 4010                                                                                           | <u> </u>                   | 25°C                          |      | 0.15  |         | μs       |  |
| t <sub>(off)</sub> | Amplifier turnoff time <sup>(2)</sup> | $R_L = 10 \text{ k}\Omega$                                                                       |                            | 25°C                          |      | 1.3   |         | μs       |  |
|                    | Gain-bandwidth product                | f = 10 kHz,                                                                                      | $R_L = 10 \text{ k}\Omega$ | 25°C                          |      | 10    |         | MHz      |  |
|                    |                                       | $V_{(STEP)PP} = 1 V,$                                                                            | 0.1%                       |                               |      | 0.18  |         |          |  |
|                    | Cattling time                         | $A_{V} = -1,$<br>$C_{L} = 10 \text{ pF},$<br>$R_{L} = 10 \text{ k}\Omega$                        | 0.01%                      | 25°C                          |      | 0.39  |         |          |  |
| t <sub>s</sub>     | Settling time                         | $V_{(STEP)PP} = 1 V,$                                                                            | 0.1%                       | 25 C                          |      | 0.18  |         | μs       |  |
|                    |                                       | $\begin{aligned} A_V &= -1, \\ C_L &= 47 \text{ pF}, \\ R_L &= 10 \text{ k}\Omega \end{aligned}$ | 0.01%                      |                               |      | 0.39  |         |          |  |
|                    | Dhana manin                           | $R_L = 10 \text{ k}\Omega,$                                                                      | C <sub>L</sub> = 50 pF     | 25°0                          |      | 32    |         | 0        |  |
| $\phi_{m}$         | Phase margin                          | $R_L = 10 \text{ k}\Omega,$                                                                      | $C_L = 0 pF$               | 25°C                          |      | 40    |         |          |  |
|                    | Coin morain                           | $R_L = 10 \text{ k}\Omega,$                                                                      | C <sub>L</sub> = 50 pF     | 25°C                          |      | 2.2   |         | 40       |  |
|                    | Gain margin                           | margin $R_L = 10 \text{ k}\Omega, \qquad C_L = 0 \text{ pF}$                                     |                            | 25 C                          |      | 3.3   |         | dB       |  |

<sup>(1)</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.

<sup>(2)</sup> Disable time and enable time are defined as the interval between application of the logic signal to SHDN and the point at which the supply current has reached half its final value.





## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature,  $V_{DD} = 12 \text{ V}$  (unless otherwise noted)

|                  | PARAMETER                                                        | TEST CON                               | DITIONS                    | TA <sup>(1)</sup> | MIN       | TYP       | MAX  | UNIT                                             |
|------------------|------------------------------------------------------------------|----------------------------------------|----------------------------|-------------------|-----------|-----------|------|--------------------------------------------------|
|                  |                                                                  |                                        | TLC080/1/2/3,              | 25°C              |           | 390       | 1900 |                                                  |
|                  |                                                                  |                                        | TLC084/5                   | Full range        |           |           | 3000 | .,                                               |
| V <sub>IO</sub>  | Input offset voltage                                             | $V_{DD} = 12 \text{ V},$               | TLC080/1/2/3A,             | 25°C              |           | 390       | 1400 | μV                                               |
|                  |                                                                  | $V_{IC} = 6 V,$<br>$V_{O} = 6 V,$      | TLC084/5A                  | Full range        |           |           | 2000 |                                                  |
| «V <sub>IO</sub> | Temperature coefficient of input offset voltage                  | $R_S = 50 \Omega$                      |                            |                   |           | 1.2       |      | μV/°C                                            |
|                  | ,                                                                |                                        |                            | 25°C              |           | 1.5       | 50   |                                                  |
| 0                | Input offset current                                             | V <sub>DD</sub> = 12 V,                | TLC08xC                    |                   |           |           | 100  | pА                                               |
| ·                | •                                                                | $V_{IC} = 6 V$                         | TLC08xI                    | Full range        |           |           | 700  |                                                  |
|                  |                                                                  | $V_O = 6 V$                            |                            | 25°C              |           | 3         | 50   |                                                  |
| В                | Input bias current                                               | $R_S = 50 \Omega$                      | TLC08xC                    |                   |           |           | 100  | pА                                               |
| Б                |                                                                  |                                        | TLC08xI                    | Full range        |           |           | 700  | <b>P</b> · · ·                                   |
|                  |                                                                  |                                        | 12000                      | 25°C              | 0 to 10.0 | 0 to 10.5 | 7.00 |                                                  |
| ICR              | Common-mode input voltage                                        | $R_S = 50 \Omega$                      |                            | Full range        | 0 to 10.0 | 0 to 10.5 |      | V                                                |
|                  |                                                                  |                                        |                            | 25°C              | 11.1      | 11.2      |      |                                                  |
|                  |                                                                  |                                        | $I_{OH} = -1 \text{ mA}$   | Full range        | 11        | 11.2      |      | V                                                |
|                  |                                                                  |                                        |                            | 25°C              | 10.8      | 11        |      |                                                  |
|                  |                                                                  |                                        | $I_{OH} = -20 \text{ mA}$  | Full range        | 10.8      | 11        |      |                                                  |
| ОН               | High-level output voltage                                        | V <sub>IC</sub> = 6 V                  |                            | 25°C              | 10.7      | 10.7      |      |                                                  |
| OH               | 9                                                                | 10 -                                   | $I_{OH} = -35 \text{ mA}$  | Full range        | 10.3      | 10.7      |      |                                                  |
|                  |                                                                  |                                        |                            | 25°C              | 10.3      | 10.5      |      |                                                  |
|                  |                                                                  |                                        | $I_{OH} = -50 \text{ mA}$  | -40°C to<br>85°C  | 10.3      | 10.5      |      |                                                  |
|                  |                                                                  |                                        | 25°C                       |                   | 0.17      | 0.25      |      |                                                  |
|                  |                                                                  |                                        | $I_{OL} = 1 \text{ mA}$    | Full range        |           | 0.17      | 0.35 |                                                  |
|                  |                                                                  |                                        |                            | 25°C              |           | 0.35      | 0.45 |                                                  |
|                  |                                                                  |                                        | $I_{OL} = 20 \text{ mA}$   | Full range        |           | 0.00      | 0.5  |                                                  |
| OL.              | Low-level output voltage                                         | V <sub>IC</sub> = 6 V                  |                            | 25°C              |           | 0.4       | 0.52 | V                                                |
| OL.              | , ,                                                              |                                        | $I_{OL} = 35 \text{ mA}$   | Full range        |           | 0.4       | 0.6  |                                                  |
|                  |                                                                  |                                        |                            | 25°C              |           | 0.45      | 0.6  | †                                                |
|                  |                                                                  |                                        | I <sub>OL</sub> = 50 mA    | -40°C to<br>85°C  |           | 0.40      | 0.65 |                                                  |
|                  |                                                                  | Sourcing                               |                            | 25°C              |           | 150       |      |                                                  |
| os               | Short-circuit output current                                     | Sinking                                |                            | 25°C              |           | 150       |      | mA                                               |
|                  |                                                                  | $V_{OH} = 1.5 \text{ V from pos}$      | sitive rail                | 25°C              |           | 57        |      |                                                  |
| )                | Output current                                                   | $V_{OL} = 0.5 \text{ V from neg}$      |                            | 25°C              |           | 55        |      | mA                                               |
|                  | Large-signal differential                                        | GL 3.0 1 110111 1100                   | ,                          | 25°C              | 120       | 140       |      |                                                  |
| VVD              | voltage amplification                                            | $V_{O(PP)} = 8 V$ ,                    | $R_L = 10 \text{ k}\Omega$ | Full range        | 120       | 110       |      | dB                                               |
| (d)              | Differential input resistance                                    |                                        |                            | 25°C              | .20       | 1000      |      | GΩ                                               |
| (d)<br>PIC       | Common-mode input capacitance                                    | f = 10 kHz                             |                            | 25°C              |           | 21.6      |      | pF                                               |
| 0                | Closed-loop output impedance                                     | f = 10 kHz,                            | A <sub>V</sub> = 10        | 25°C              |           | 0.25      |      | Ω                                                |
|                  |                                                                  |                                        |                            | 25°C              | 80        | 110       |      |                                                  |
| MRR              | Common-mode rejection ratio                                      | $V_{IC} = 0 \text{ to } 10 \text{ V},$ | $R_S = 50 \Omega$          | Full range        | 80        |           |      | dB                                               |
|                  | Supply voltage rejection ratio                                   | V <sub>DD</sub> = 4.5 V to 16 V,       | $V_{IC} = V_{DD}/2$ .      | 25°C              | 80        | 100       |      | <del>                                     </del> |
| SVR              | Supply voltage rejection ratio $(\Delta V_{DD} / \Delta V_{IO})$ | No load                                | · 10 — • DU/ = 1           | Full range        | 80        | 100       |      | dB                                               |

<sup>(1)</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.



## **ELECTRICAL CHARACTERISTICS (continued)**

at specified free-air temperature,  $V_{DD} = 12 \text{ V}$  (unless otherwise noted)

|                                              | PARAMETER                                      | TEST C          | TEST CONDITIONS |            | MIN | TYP | MAX | UNIT |
|----------------------------------------------|------------------------------------------------|-----------------|-----------------|------------|-----|-----|-----|------|
| I <sub>DD</sub> Supply current (per channel) | $V_0 = 7.5 \text{ V}$                          | No load         | 25°C            |            | 1.9 | 2.9 | A   |      |
|                                              | Supply current (per channel)                   | $V_{O} = 7.5 V$ | NO load         | Full range |     |     | 3.5 | mA   |
|                                              | Supply current in shutdown                     |                 |                 |            |     | 125 | 200 |      |
| I <sub>DD(SHDN)</sub>                        | mode (TLC080, TLC083,<br>TLC085) (per channel) | SHDN ≤ 0.8 V    |                 | Full range |     |     | 250 | μA   |

## **OPERATING CHARACTERISTICS**

at specified free-air temperature,  $V_{DD}$  = 12 V (unless otherwise noted)

|                    | PARAMETER                             | TEST CONDI                                                                                       | TIONS                      | T <sub>A</sub> <sup>(1)</sup> | MIN  | TYP   | MAX | UNIT    |
|--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|------|-------|-----|---------|
| CD.                | Positive slew rate at unity           | $V_{O(PP)} = 2 V$ ,                                                                              | $C_L = 50 \text{ pF},$     | 25°C                          | 10   | 16    |     | \//us   |
| SR+                | gain                                  | $R_L = 10 \text{ k}\Omega$                                                                       |                            | Full range                    | 9.5  |       |     | V/µs    |
| SR-                | Negative slew rate at unity           | V <sub>O(PP)</sub> = 2 V,                                                                        | $C_L = 50 \text{ pF},$     | 25°C                          | 12.5 | 19    |     | \//us   |
| SK-                | gain                                  | $R_L = 10 \text{ k}\Omega$                                                                       |                            | Full range                    | 10   |       |     | V/µs    |
|                    | Equivalent input noise                | f = 100 Hz                                                                                       |                            | 25°C                          |      | 14    |     | ->////  |
| V <sub>n</sub>     | voltage                               | f = 1 kHz                                                                                        |                            | 25°C                          |      | 8.5   |     | nV/√Hz  |
| In                 | Equivalent input noise current        | f = 1 kHz                                                                                        |                            | 25°C                          |      | 0.6   |     | fA /√Hz |
|                    |                                       | V <sub>O(PP)</sub> = 8 V,                                                                        | A <sub>V</sub> = 1         |                               |      | 0.002 |     |         |
| THD + N            | Total harmonic distortion plus noise  | $R_L = 10 \text{ k}\Omega$ and 250 $\Omega$ ,                                                    | A <sub>V</sub> = 10        | 25°C                          |      | 0.005 |     | %       |
|                    | pius rioise                           | f = 1 kHz                                                                                        | A <sub>V</sub> = 100       |                               |      | 0.022 |     |         |
| t <sub>(on)</sub>  | Amplifier turnon time <sup>(2)</sup>  | D 4010                                                                                           | <u> </u>                   | 25°C                          |      | 0.47  |     | μs      |
| t <sub>(off)</sub> | Amplifier turnoff time <sup>(2)</sup> | $R_L = 10 \text{ k}\Omega$                                                                       |                            | 25°C                          |      | 2.5   |     | μs      |
|                    | Gain-bandwidth product                | f = 10 kHz,                                                                                      | $R_L = 10 \text{ k}\Omega$ | 25°C                          |      | 10    |     | MHz     |
|                    |                                       | $V_{(STEP)PP} = 1 V,$                                                                            | 0.1%                       |                               |      | 0.17  |     |         |
|                    | Cattling time                         | $A_V = -1,$<br>$C_L = 10 \text{ pF},$<br>$R_L = 10 \text{ k}\Omega$                              | 0.01%                      | 25°C                          |      | 0.22  |     |         |
| t <sub>s</sub>     | Settling time                         | $V_{(STEP)PP} = 1 V,$                                                                            | 0.1%                       | 25°C                          |      | 0.17  |     | μs      |
|                    |                                       | $\begin{aligned} A_V &= -1, \\ C_L &= 47 \text{ pF}, \\ R_L &= 10 \text{ k}\Omega \end{aligned}$ | 0.01%                      |                               |      | 0.29  |     |         |
|                    | Dhace marain                          | $R_L = 10 \text{ k}\Omega,$                                                                      | C <sub>L</sub> = 50 pF     | 25°C                          |      | 37    |     | 0       |
| $\phi_{m}$         | Phase margin                          | $R_L = 10 \text{ k}\Omega,$                                                                      | $C_L = 0 pF$               | 25°C                          | 42   |       |     | •       |
|                    | Coin morain                           | $R_L = 10 \text{ k}\Omega,$                                                                      | C <sub>L</sub> = 50 pF     | 25°C                          |      | 3.1   |     | dВ      |
|                    | Gain margin                           | $R_L = 10 \text{ k}\Omega,$                                                                      | $C_L = 0 pF$               | 25 C                          |      | 4     |     | dB      |

<sup>(1)</sup> Full range is 0°C to 70°C for C suffix and –40°C to 125°C for I suffix. If not specified, full range is –40°C to 125°C.

<sup>(2)</sup> Disable time and enable time are defined as the interval between application of the logic signal to SHDN and the point at which the supply current has reached half its final value.

SLOS254F - JUNE 1999-REVISED DECEMBER 2011



## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                    |                                       |                                           | FIGURE       |
|--------------------|---------------------------------------|-------------------------------------------|--------------|
| V <sub>IO</sub>    | Input offset voltage                  | vs Common-mode input voltage              | 1, 2         |
| I <sub>IO</sub>    | Input offset current                  | vs Free-air temperature                   | 3, 4         |
| I <sub>IB</sub>    | Input bias current                    | vs Free-air temperature                   | 3, 4         |
| V <sub>OH</sub>    | High-level output voltage             | vs High-level output current              | 5, 7         |
| V <sub>OL</sub>    | Low-level output voltage              | vs Low-level output current               | 6, 8         |
| Z <sub>o</sub>     | Output impedance                      | vs Frequency                              | 9            |
| DD                 | Supply current                        | vs Supply voltage                         | 10           |
| PSRR               | Power supply rejection ratio          | vs Frequency                              | 11           |
| CMRR               | Common-mode rejection ratio           | vs Frequency                              | 12           |
| √ <sub>n</sub>     | Equivalent input noise voltage        | vs Frequency                              | 13           |
| V <sub>O(PP)</sub> | Peak-to-peak output voltage           | vs Frequency                              | 14, 15       |
|                    | Crosstalk                             | vs Frequency                              | 16           |
|                    | Differential voltage gain             | vs Frequency                              | 17, 18       |
|                    | Phase                                 | vs Frequency                              | 17, 18       |
| P <sub>m</sub>     | Phase margin                          | vs Load capacitance                       | 19, 20       |
|                    | Gain margin                           | vs Load capacitance                       | 21, 22       |
|                    | Gain-bandwidth product                | vs Supply voltage                         | 23           |
| SR                 | Slew rate                             | vs Supply voltage vs Free-air temperature | 24<br>25, 26 |
| TUD . N            | Total barragia distantian also recisa | vs Frequency                              | 27, 28       |
| THD + N            | Total harmonic distortion plus noise  | vs Peak-to-peak output voltage            | 29, 30       |
|                    | Large-signal follower pulse response  |                                           | 31, 32       |
|                    | Small-signal follower pulse response  |                                           | 33           |
|                    | Large-signal inverting pulse response |                                           | 34, 35       |
|                    | Small-signal inverting pulse response |                                           | 36           |
|                    | Shutdown forward isolation            | vs Frequency                              | 37, 38       |
|                    | Shutdown reverse isolation            | vs Frequency                              | 39, 40       |
|                    | Chutdown aupply aurrent               | vs Supply voltage                         | 41           |
|                    | Shutdown supply current               | vs Free-air temperature                   | 42           |
|                    | Shutdown pulse                        |                                           | 43, 44       |



**INPUT OFFSET VOLTAGE** 



Figure 1.

#### vs **COMMON-MODE INPUT VOLTAGE** 1500 V<sub>DD</sub> = 12 V T<sub>A</sub> = 25° C 1300 ₹ 1100 900 Offset Voltage 700 500 300 V<sub>IO</sub> - Input 100 -100 -500 3 4 5 6 7 8 9 10 11 12 V<sub>ICR</sub> - Common-Mode Input Voltage - V

Figure 2.



**INPUT BIAS CURRENT AND** 



Figure 3.

LOW-LEVEL OUTPUT VOLTAGE

## **INPUT BIAS CURRENT AND** INPUT OFFSET CURRENT FREE-AIR TEMPERATURE



Figure 4.





Figure 5.

**LOW-LEVEL OUTPUT CURRENT** 0.9  $V_{DD} = 5 V$ 0.8



Figure 6.

**OUTPUT IMPEDANCE** 

## **HIGH-LEVEL OUTPUT VOLTAGE HIGH-LEVEL OUTPUT CURRENT**



**LOW-LEVEL OUTPUT VOLTAGE** ٧S



Figure 8.



Figure 9.



**POWER SUPPLY REJECTION** 





#### **RATIO** vs **FREQUENCY** 140 Supply Rejection Ratio 120 V<sub>DD</sub> = 12 V 100 80 60 40 V<sub>DD</sub> = 5 V PSRR-20 10 100 1k 10k 100k 1M 0 10M f – Frequency – Hz

Figure 11.



Figure 12.





Figure 13.

## PEAK-TO-PEAK OUTPUT VOLTAGE vs



Figure 14.

## PEAK-TO-PEAK OUTPUT VOLTAGE VS



Figure 15.

## CROSSTALK vs FREQUENCY



Figure 16.





Figure 17.



Figure 18.



**PHASE MARGIN** 

Figure 19.



**PHASE MARGIN** 

Figure 20.

**GAIN BANDWIDTH PRODUCT** 

SUPPLY VOLTAGE



**GAIN MARGIN** 

Figure 21.

**SLEW RATE** 





Figure 23.

SUPPLY VOLTAGE 22 = 600  $\Omega$  and 10 k $\Omega$  = 50 pF 21 20 19 Slew Rate Rate -18 17 Slew 16 Slew Rate 15 14 13 12 5 8 9 10 11 12 13 14 15 16 V<sub>DD</sub> - Supply Voltage - V

Figure 24.

TOTAL HARMONIC DISTORTION

**PLUS NOISE** 



## TYPICAL CHARACTERISTICS

**SLEW RATE** 



Figure 25.

### vs FREE-AIR TEMPERATURE 25 Slew Rate 20 SR – Slew Rate – V/µs 15 Slew Rate 10 $\begin{array}{l} V_{DD} = 12 \ V \\ R_L = 600 \ \Omega \ \text{and} \ 10 \ k\Omega \\ C_L = 50 \ \text{pF} \\ A_V = 1 \end{array}$ 25 45 65 -55 -35 -15 5 85 105 125 $T_A$ – Free-Air Temperature – $^{\circ}$ C

Figure 26.



Figure 27.

## TOTAL HARMONIC DISTORTION PLUS NOISE vs

FREQUENCY



Figure 28.

TOTAL HARMONIC DISTORTION
PLUS NOISE
vs

PEAK-TO-PEAK OUTPUT VOLTAGE



Figure 29.

## TOTAL HARMONIC DISTORTION PLUS NOISE

vs

## PEAK-TO-PEAK OUTPUT VOLTAGE



Figure 30.

## LARGE SIGNAL FOLLOWER PULSE RESPONSE



Figure 31.

## LARGE SIGNAL FOLLOWER PULSE RESPONSE



Figure 32.

## SMALL SIGNAL FOLLOWER PULSE RESPONSE



Figure 33.



## LARGE SIGNAL INVERTING PULSE RESPONSE



Figure 34.

## LARGE SIGNAL INVERTING PULSE RESPONSE



Figure 35.

## SMALL SIGNAL INVERTING PULSE RESPONSE



Figure 36.

## SHUTDOWN FORWARD ISOLATION

vs FREQUENCY



Figure 37.

# SHUTDOWN FORWARD ISOLATION vs FREQUENCY



Figure 38.

## SHUTDOWN REVERSE ISOLATION

vs FREQUENCY



Figure 39.

## SHUTDOWN REVERSE ISOLATION VS FREQUENCY



Figure 40.

# SHUTDOWN SUPPLY CURRENT vs SUPPLY VOLTAGE



Figure 41.

# SHUTDOWN SUPPLY CURRENT vs FREE-AIR TEMPERATURE



Figure 42.





## PARAMETER MEASUREMENT INFORMATION



Figure 45

Figure 45.

## APPLICATION INFORMATION

## **Input Offset Voltage Null Circuit**

The TLC080 and TLC081 has an input offset nulling function. Refer to Figure 46 for the diagram.



A. R1 = 5.6 k $\Omega$  for offset voltage adjustment of ±10 mV. R1 = 20 k $\Omega$  for offset voltage adjustment of ±3 mV.

Figure 46. Input Offset Voltage Null Circuit



## **Driving a Capacitive Load**

When the amplifier is configured in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series ( $R_{NULL}$ ) with the output of the amplifier, as shown in Figure 47. A minimum value of 20  $\Omega$  should work well for most applications.



Figure 47. Driving a Capacitive Load

## Offset Voltage

The output offset voltage,  $(V_{OO})$  is the sum of the input offset voltage  $(V_{IO})$  and both input bias currents  $(I_{IB})$  times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage:



Figure 48. Output Offset Voltage Model



## **High Speed CMOS Input Amplifiers**

The TLC08x is a family of high-speed low-noise CMOS input operational amplifiers that has an input capacitance of the order of 20 pF. Any resistor used in the feedback path adds a pole in the transfer function equivalent to the input capacitance multiplied by the combination of source resistance and feedback resistance. For example, a gain of -10, a source resistance of 1 k $\Omega$ , and a feedback resistance of 10 k $\Omega$  add an additional pole at approximately 8 MHz. This is more apparent with CMOS amplifiers than bipolar amplifiers due to their greater input capacitance.

This is of little consequence on slower CMOS amplifiers, as this pole normally occurs at frequencies above their unity-gain bandwidth. However, the TLC08x with its 10-MHz bandwidth means that this pole normally occurs at frequencies where there is on the order of 5dB gain left and the phase shift adds considerably.

The effect of this pole is the strongest with large feedback resistances at small closed loop gains. As the feedback resistance is increased, the gain peaking increases at a lower frequency and the 180° phase shift crossover point also moves down in frequency, decreasing the phase margin.

For the TLC08x, the maximum feedback resistor recommended is 5 k $\Omega$ ; larger resistances can be used but a capacitor in parallel with the feedback resistor is recommended to counter the effects of the input capacitance pole.

The TLC083 with a 1-V step response has an 80% overshoot with a natural frequency of 3.5 MHz when configured as a unity gain buffer and with a  $10-k\Omega$  feedback resistor. By adding a 10-pF capacitor in parallel with the feedback resistor, the overshoot is reduced to 40% and eliminates the natural frequency, resulting in a much faster settling time (see Figure 49). The 10-pF capacitor was chosen for convenience only.

Load capacitance had little effect on these measurements due to the excellent output drive capability of the TLC08x.



Figure 49. 1-V Step Response



## **General Configurations**

When receiving low-level signals, limiting the bandwidth of the incoming signals into the Figure 50 system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see ).



Figure 50. Single-Pole Low-Pass Filter

If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task. For best results, the amplifier should have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to do this can result in phase shift of the amplifier.



Figure 51. 2-Pole Low-Pass Sallen-Key Filter



#### **Shutdown Function**

Three members of the TLC08x family (TLC080/3/5) have a shutdown terminal (SHDN) for conserving battery life in portable applications. When the shutdown terminal is tied low, the supply current is reduced to 125  $\mu$ A/channel, the amplifier is disabled, and the outputs are placed in a high-impedance mode. To enable the amplifier, the shutdown terminal can either be left floating or pulled high. When the shutdown terminal is left floating, care should be taken to ensure that parasitic leakage current at the shutdown terminal does not inadvertently place the operational amplifier into shutdown. The shutdown terminal threshold is always referenced to the voltage on the GND terminal of the device. Therefore, when operating the device with split supply voltages (e.g.  $\pm$ 2.5 V), the shutdown terminal needs to be pulled to V<sub>DD</sub> (not system ground) to disable the operational amplifier.

The amplifier's output with a shutdown pulse is shown in Figure 43 and Figure 44. The amplifier is powered with a single 5-V supply and is configured as noninverting with a gain of 5. The amplifier turnon and turnoff times are measured from the 50% point of the shutdown pulse to the 50% point of the output waveform. The times for the single, dual, and guad are listed in the data tables.

Figure 37 through Figure 40 show the amplifiers forward and reverse isolation in shutdown. The operational amplifier is configured as a voltage follower ( $A_V = 1$ ). The isolation performance is plotted across frequency using 0.1  $V_{PP}$ , 2.5  $V_{PP}$ , and 5  $V_{PP}$  input signals at ±2.5 V supplies and 0.1  $V_{PP}$ , 8  $V_{PP}$ , and 12  $V_{PP}$  input signals at ±6 V supplies.

## **Circuit Layout Considerations**

To achieve the levels of high performance of the TLC08x, follow proper printed-circuit board design techniques. A general set of guidelines is given in the following.

- Ground planes It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance.
- Proper power supply decoupling Use a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors.
- Sockets Sockets can be used but are not recommended. The additional lead inductance in the socket pins
  will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is
  the best implementation.
- Short trace runs/compact part placements Optimum high performance is achieved when stray series
  inductance has been minimized. To realize this, the circuit layout should be made as compact as possible,
  thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the
  amplifier. Its length should be kept as short as possible. This will help to minimize stray capacitance at the
  input of the amplifier.
- Surface-mount passive components Using surface-mount passive components is recommended for high
  performance amplifier circuits for several reasons. First, because of the extremely low lead inductance of
  surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small
  size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray
  inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept
  as short as possible.



## General PowerPAD Design Considerations

The TLC08x is available in a thermally-enhanced PowerPAD family of packages. These packages are constructed using a downset leadframe upon which the die is mounted [see Figure 52(a) and Figure 52(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 52(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.



The thermal pad is electrically isolated from all terminals in the package.

Figure 52. Views of Thermally-Enhanced DGN Package

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. Soldering the PowerPAD to the printed circuit board (PCB) is always required, even with applications that have low power dissipation. This soldering provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB.

Although there are many ways to properly heatsink the PowerPAD package, the following steps illustrate the recommended approach.



The PowerPAD must be connected to the most negative supply voltage (GND pin potential) of the device.

- 1. Prepare the PCB with a top side etch pattern (see the landing patterns at the end of this data sheet). There should be etch for the leads as well as etch for the thermal pad.
- 2. Place five holes (dual) or nine holes (quad) in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow.
- 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the TLC08x IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered so that wicking is not a problem.
- 4. Connect all holes to the internal plane that is at the same potential as the ground pin of the device.
- 5. When connecting these holes to this internal plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the TLC08x PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes (dual) or nine holes (quad) exposed. The bottom-side solder mask should cover the five or nine holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process.
- 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals.
- 8. With these preparatory steps in place, the TLC08x IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.

For a given  $\theta_{JA}$ , the maximum power dissipation is shown in Figure 53 and is calculated by the following formula:

$$P_{D} = \left(\frac{T_{MAX}^{-T_{A}}}{\theta_{JA}}\right) \tag{1}$$

Where:

P<sub>D</sub> = Maximum power dissipation of TLC08x IC (watts)

 $T_{MAX}$  = Absolute maximum junction temperature (150°C)

 $T_A = Free-ambient air temperature (°C)$ 

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

 $\theta_{\text{JC}}$  = Thermal coefficient from junction to case

 $\theta_{CA}$  = Thermal coefficient from case to ambient air (°C/W)



A. Results are with no air flow and using JEDEC Standard Low-K test PCB.

Figure 53. Maximum Power Dissipation vs Free-Air Temperature

The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially multi-amplifier devices. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents.

The other key factor when dealing with power dissipation is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But, the device should always be soldered to a copper plane to fully use the heat dissipation properties of the PowerPAD. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device,  $\theta_{JA}$  decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. For the dual or quad amplifier packages, the sum of the RMS output currents and voltages should be used to choose the proper package.



## **Macromodel Information**

INSTRUMENTS

Macromodel information provided was derived using Microsim Parts<sup>™</sup>, the model generation software used with Microsim PSpice<sup>™</sup>. The Boyle macromodel (see <sup>(1)</sup>) and subcircuit in Figure 54 are generated using the TLC08x typical electrical and operating characteristics at  $T_A = 25$ °C. Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases):

- Maximum positive output voltage swing
- · Maximum negative output voltage swing
- · Slew rate
- Quiescent power dissipation
- · Input bias current
- · Open-loop voltage amplification
- Unity-gain frequency
- Common-mode rejection ratio
- Phase margin
- DC output resistance
- AC output resistance
- Short-circuit output current limit
- (1) G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, "Macromodeling of Integrated Circuit Operational Amplifiers," IEEE Journal of Solid-State Circuits, SC-9, 353 (1974).





Figure 54. Boyle Macromodel and Subcircuit





SLOS254F - JUNE 1999 - REVISED DECEMBER 2011

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision E (April 2006) to Revision F | Pa | ıge |
|----|---------------------------------------------------|----|-----|
| •  | Updated Figure 9                                  |    | 10  |





17-Mar-2017

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| TLC080AIDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | C080AI                  | Sample  |
| TLC080AIP        | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 125   | TLC080AI                | Sample  |
| TLC080AIPE4      | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 125   | TLC080AI                | Sample  |
| TLC080CD         | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | C080C                   | Samples |
| TLC080CDGNR      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACW                     | Samples |
| TLC080CDGNRG4    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACW                     | Samples |
| TLC080CDR        | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | C080C                   | Samples |
| TLC080ID         | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | C080I                   | Samples |
| TLC080IDGNR      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | ACX                     | Samples |
| TLC080IDR        | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | C080I                   | Samples |
| TLC080IP         | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 125   | TLC080I                 | Samples |
| TLC081AID        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | C081AI                  | Samples |
| TLC081AIDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | C081AI                  | Samples |
| TLC081AIP        | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 125   | TLC081AI                | Samples |
| TLC081CD         | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | C081C                   | Samples |
| TLC081CDG4       | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | C081C                   | Samples |
| TLC081CDGN       | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ACY                     | Samples |



17-Mar-2017

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLC081CDGNR      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | ACY                  | Samples |
| TLC081CDR        | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | C081C                | Samples |
| TLC081CP         | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | TLC081C              | Samples |
| TLC081ID         | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C081I                | Samples |
| TLC081IDG4       | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C081I                | Samples |
| TLC081IDGNR      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ACZ                  | Samples |
| TLC081IDR        | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C081I                | Samples |
| TLC081IDRG4      | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C081I                | Samples |
| TLC081IP         | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | TLC081I              | Samples |
| TLC081IPE4       | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | TLC081I              | Samples |
| TLC082AID        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082AI               | Samples |
| TLC082AIDG4      | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082AI               | Samples |
| TLC082AIDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082AI               | Samples |
| TLC082AIDRG4     | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082AI               | Samples |
| TLC082AIP        | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | C082AI               | Samples |
| TLC082AIPE4      | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | C082AI               | Samples |
| TLC082CD         | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | C082C                | Samples |
| TLC082CDG4       | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | C082C                | Samples |



17-Mar-2017

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLC082CDGN       | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | ADZ                  | Sample  |
| TLC082CDGNG4     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | ADZ                  | Samples |
| TLC082CDGNR      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | ADZ                  | Samples |
| TLC082CDR        | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | C082C                | Samples |
| TLC082CDRG4      | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | C082C                | Samples |
| TLC082CP         | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | C082C                | Samples |
| TLC082ID         | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082I                | Samples |
| TLC082IDG4       | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082I                | Samples |
| TLC082IDGN       | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AEA                  | Samples |
| TLC082IDGNG4     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AEA                  | Samples |
| TLC082IDGNR      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AEA                  | Samples |
| TLC082IDGNRG4    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AEA                  | Samples |
| TLC082IDR        | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082I                | Samples |
| TLC082IDRG4      | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C082I                | Samples |
| TLC082IP         | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | C082I                | Samples |
| TLC082IPE4       | ACTIVE | PDIP              | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | C082I                | Samples |
| TLC083AID        | ACTIVE | SOIC              | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | C083AI               | Samples |
| TLC083AIN        | ACTIVE | PDIP              | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | C083AI               | Samples |





17-Mar-2017

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TLC083CDGQR      | ACTIVE | MSOP-<br>PowerPAD | DGQ                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 70      | AEB                  | Sample  |
| TLC083CDR        | ACTIVE | SOIC              | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 70      | C083C                | Sample  |
| TLC083CN         | ACTIVE | PDIP              | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type  | 0 to 70      | C083C                | Sample  |
| TLC083IDGQ       | ACTIVE | MSOP-<br>PowerPAD | DGQ                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | AEC                  | Sample  |
| TLC083IN         | ACTIVE | PDIP              | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type  | -40 to 125   | C083I                | Sample  |
| TLC084AID        | ACTIVE | SOIC              | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIDG4      | ACTIVE | SOIC              | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIDR       | ACTIVE | SOIC              | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIDRG4     | ACTIVE | SOIC              | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIN        | ACTIVE | PDIP              | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type  | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIPWP      | ACTIVE | HTSSOP            | PWP                | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIPWPR     | ACTIVE | HTSSOP            | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TLC084AI             | Sample  |
| TLC084AIPWPRG4   | ACTIVE | HTSSOP            | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TLC084AI             | Sample  |
| TLC084CD         | ACTIVE | SOIC              | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 70      | TLC084C              | Sample  |
| TLC084CDG4       | ACTIVE | SOIC              | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 70      | TLC084C              | Sample  |
| TLC084CDR        | ACTIVE | SOIC              | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 70      | TLC084C              | Sample  |
| TLC084CDRG4      | ACTIVE | SOIC              | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 70      | TLC084C              | Sample  |
| TLC084CN         | ACTIVE | PDIP              | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type  | 0 to 70      | TLC084C              | Sample  |





17-Mar-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Sample |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|--------|
| TLC084CNE4       | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type  | 0 to 70      | TLC084C              | Sample |
| TLC084CPWP       | ACTIVE | HTSSOP       | PWP                | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | TLC084C              | Sample |
| TLC084CPWPR      | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | TLC084C              | Sampl  |
| TLC084ID         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | TLC084I              | Sampl  |
| TLC084IDG4       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | TLC084I              | Sampl  |
| TLC084IDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | TLC084I              | Samp   |
| TLC084IDRG4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | TLC084I              | Samp   |
| TLC084IPWP       | ACTIVE | HTSSOP       | PWP                | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | TLC084I              | Samp   |
| TLC084IPWPR      | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | TLC084I              | Samp   |
| TLC084IPWPRG4    | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | TLC084I              | Samp   |
| TLC085AID        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | TLC085AI             | Samp   |
| TLC085AIDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | TLC085AI             | Samp   |
| TLC085AIN        | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type  | -40 to 125   | TLC085AI             | Samp   |
| TLC085AIPWP      | ACTIVE | HTSSOP       | PWP                | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | TLC085AI             | Samp   |
| TLC085CN         | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type  | 0 to 70      | TLC085C              | Samp   |
| TLC085CPWP       | ACTIVE | HTSSOP       | PWP                | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | TLC085C              | Samp   |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.





17-Mar-2017

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLC082, TLC084:

Automotive: TLC082-Q1, TLC084-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 13-Jan-2018

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device      | Package<br>Type       | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadran |
|-------------|-----------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|-----------------|
| TLC080AIDR  | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC080CDGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1              |
| TLC080CDR   | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC080IDGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1              |
| TLC080IDR   | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC081AIDR  | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC081CDGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1              |
| TLC081CDR   | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC081IDGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1              |
| TLC081IDR   | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC082AIDR  | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1              |
| TLC082CDGNR | MSOP-<br>Power        | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1              |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Jan-2018

| Device       | Package<br>Type       | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|              | PAD                   |                    |      |      |                          |                          |            |            |            |            |           |                  |
| TLC082CDR    | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC082IDGNR  | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLC082IDR    | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC083CDGQR  | MSOP-<br>Power<br>PAD | DGQ                | 10   | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLC083CDR    | SOIC                  | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC084AIDR   | SOIC                  | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC084AIPWPR | HTSSOP                | PWP                | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TLC084CDR    | SOIC                  | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC084CPWPR  | HTSSOP                | PWP                | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TLC084IDR    | SOIC                  | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC084IPWPR  | HTSSOP                | PWP                | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TLC085AIDR   | SOIC                  | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



## \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC080AIDR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Jan-2018

| Device       | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TLC080CDGNR  | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLC080CDR    | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC080IDGNR  | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLC080IDR    | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC081AIDR   | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC081CDGNR  | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLC081CDR    | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC081IDGNR  | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLC081IDR    | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC082AIDR   | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC082CDGNR  | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLC082CDR    | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC082IDGNR  | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLC082IDR    | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC083CDGQR  | MSOP-PowerPAD | DGQ             | 10   | 2500 | 358.0       | 335.0      | 35.0        |
| TLC083CDR    | SOIC          | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC084AIDR   | SOIC          | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC084AIPWPR | HTSSOP        | PWP             | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TLC084CDR    | SOIC          | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC084CPWPR  | HTSSOP        | PWP             | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TLC084IDR    | SOIC          | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC084IPWPR  | HTSSOP        | PWP             | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TLC085AIDR   | SOIC          | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |

PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-15/AO 01/16

NOTE: A. All linear dimensions are in millimeters

Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G20)

### PowerPAD™ PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## P (R-PDIP-T8)

### PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DGQ (S-PDSO-G10)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-187 variation BA-T.

PowerPAD is a trademark of Texas Instruments.



## DGQ (S-PDSO-G10)

## PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206324-2/H 12/14

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



## DGQ (S-PDSO-G10)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



DGN (S-PDSO-G8)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters



## DGN (R-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



## D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.