

### **CPLD Reports**

XC9500

Fitter Report

Timina Report

#### **Timing Report**

Description Summary Constraints Definitions

# **Timing Report**

#### Need help reading this report?

| Design<br>Name                             | top                                                             |  |
|--------------------------------------------|-----------------------------------------------------------------|--|
| Device,<br>Speed<br>(SpeedFile<br>Version) | XC9536, -5 (3.0)                                                |  |
| Date<br>Created                            | Sat Feb 24 17:17:39<br>2024                                     |  |
| Created By                                 | Timing Report<br>Generator: version<br>P.20131013               |  |
| Copyright                                  | Copyright (c)<br>1995-2013 Xilinx, Inc.<br>All rights reserved. |  |

## **Summary**

| Notes and Warnings                                                                     |  |  |
|----------------------------------------------------------------------------------------|--|--|
| Note: This design contains no timing constraints.                                      |  |  |
| Note: A default set of constraints using a delay of 0.000ns will be used for analysis. |  |  |
| 0.000lis will be used for analysis.                                                    |  |  |

| Performance Summary                    |              |  |
|----------------------------------------|--------------|--|
| Min. Clock Period                      | 10.000 ns.   |  |
| Max. Clock Frequency (fSYSTEM)         | 100.000 MHz. |  |
| Limited by Cycle Time for CLK          |              |  |
| Clock to Setup (tCYC)                  | 10.000 ns.   |  |
| Pad to Pad Delay (tPD)                 | 8.500 ns.    |  |
| Setup to Clock at the Pad (tSU)        | 3.500 ns.    |  |
| Clock Pad to Output Pad<br>Delay (tCO) | 15.000 ns.   |  |

## **Timing Constraints**

1 of 1 2/26/24, 10:03 AM