

# **Preliminary Datasheet**

# **AS3420**

# Mono Bluetooth Noise-Cancelling Speaker Driver

# 1 General Description

The AS3420 is a fully differential speaker driver with Ambient Noise Cancelling function designed for Mono Bluetooth applications. It is intended to improve speech intelligibility of a phone conversation etc. by reducing background ambient noise. The fully analog implementation allows the lowest power consumption, lowest system BOM cost and most natural received voice enhancement otherwise difficult to achieve with DSP implementations. The device is designed to be easily applied to existing architectures. An internal OTP-ROM can be optionally used to store the microphones gain calibration settings if a standard I2C interface on the bluetooth chipset is not available.

The AS3420 can be used in different configurations for best trade-off of noise cancellation, required filtering functions and mechanical designs. The simpler feed-forward topology is used to effectively reduce low frequency background noise. The feed-back topology with either 1 or 2 filtering stages can be used to reduce noise for a larger frequency range.

# 2 Key Features

#### Microphone Input

- 128 gain steps @ 0.375dB and MUTE with AGC
- Fully differential, low noise microphone amplifier
- MIC gain OTP programmable

#### Figure 1. AS3420 Block Diagram

#### **Efficiency Headphone Amplifier**

- 80mW, 0.03% THD @ 32Ω, 1.8V supply
- Click and pop less start-up and mode switching

#### Line Input

- Volume control via serial interface or volume pin
- 64 steps @ 0.75dB and MUTE, pop-free gain setting
- Fully differential input mode

#### ANC processing

- Feed-forward cancellation
- Feed-back cancellation
- Simple in production SW calibration
- 12-30dB noise reduction (headset dependent)

#### **Performance Parameter**

- 3.8mA @ 1.5V mono ANC; <1µA quiescent
- Extended PSRR for 217Hz

#### Interfaces

- 2-wire serial control mode & volume inputs
- Single cell or fixed 1.0-1.8V supply with internal CP

#### Package

AS3420, QFN20 [4x4mm] 0.5mm pitch

# 3 Applications

The devices are ideal for Mono Bluetooth applications.





# Contents

|   | General Description                           |    |
|---|-----------------------------------------------|----|
| 2 | Key Features                                  | 1  |
| 3 | Applications                                  | 1  |
| 4 | Pin Assignments                               | 3  |
|   | 4.1 Pin Descriptions                          | 4  |
| 5 | Absolute Maximum Ratings                      | 5  |
| 6 | Electrical Characteristics                    | б  |
| 7 | Typical Operating Characteristics             | 7  |
|   | Detailed Description                          |    |
|   | 8.1 Audio Line Input                          |    |
|   | 8.1.1 Gain Stage                              |    |
|   | 8.1.2 Parameter                               |    |
|   | 8.2 Microphone Input                          |    |
|   | 8.2.1 Gain Stage & Limiter                    |    |
|   | 8.2.2 Parameter                               | 1  |
|   | 8.3 Headphone Output                          |    |
|   | 8.3.1 Input Multiplexer                       |    |
|   | 8.3.2 No-Pop Function                         |    |
|   | 8.3.3 No-Clip Function                        |    |
|   | 8.3.4 Over-Current Protection                 |    |
|   | 8.3.5 Parameter                               |    |
|   | 8.4 Operational Amplifier                     |    |
|   | 8.4.1 Parameter                               |    |
|   | 8.5 SYSTEM                                    | 15 |
|   | 8.5.1 Power Up/Down Conditions                |    |
|   | 8.5.2 Start-up Sequence  8.5.3 Mode Switching |    |
|   | 8.6 VNEG Charge Pump                          |    |
|   | 8.6.1 Parameter                               |    |
|   | 8.7 OTP Memory & Internal Registers           |    |
|   | 8.7.1 Register & OTP Memory Configuration     |    |
|   | 8.7.2 OTP Fuse Burning                        |    |
|   | 8.8 2-Wire-Serial Control Interface           |    |
|   | 8.8.1 Protocol                                |    |
|   | 8.8.2 Parameter                               |    |
| 9 | Register Description                          |    |
|   | Application Information                       |    |
|   | Package Drawings and Marking                  |    |
|   | Ordering Information                          |    |



# 4 Pin Assignments

**Note:** Pin assignment may change in preliminary data sheets.

Figure 2. Pin Assignments (Top View)





# 4.1 Pin Descriptions

**Note:** Pin description may change in preliminary data sheets.

Table 1. Pin Description for AS3420

| Pin Name  | Pin<br>Number | Туре     | Description                                                                                                                                                                                                                                                                                |
|-----------|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND      | 1             | ANA IN   | Analog Reference for all audio related blocks of AS3420.                                                                                                                                                                                                                                   |
| LIN_P     | 2             | ANA IN   | Positive input terminal for differential line input. This input is supposed to be connected to the differential output of a audio codec or audio output of a bluetooth chipset.                                                                                                            |
| LIN_N     | 3             | ANA IN   | Negative input terminal for differential line input. This input is supposed to be connected to the differential output of a audio codec or audio output of a bluetooth chipset.                                                                                                            |
| VOL_CSDA  | 4             | MIXED IO | If the device is connected to a CPU the pin is used as a serial interface data input for I2C communication with AS3420. If the AS3420 operates in stand alone mode without a CPU connection the pin can be used to control the line input volume with a potentiometer or two push buttons. |
| MODE_CSCL | 5             | DIG IN   | If the device is connected to a CPU the pin is used as a serial interface clock input for I2C communication with AS3420. If the AS3420 operates in stand alone mode without a CPU connection the pin can be used to switch the device ON / OFF or change into monitor mode.                |
| MIC_P     | 6             | ANA IN   | Positive input terminal pin for the differential microphone input.                                                                                                                                                                                                                         |
| n.c.      | 7             |          | Leave this pin unconnected.                                                                                                                                                                                                                                                                |
| MIC_N     | 8             | ANA IN   | Negative input terminal pin for the differential microphone input.                                                                                                                                                                                                                         |
| QMIC      | 9             | ANA OUT  | This is the microphone preamplifier output pin. This pin can be connected to a filter network for gain and phase compensation of the microphone path in order to get a good ANC performance.                                                                                               |
| QLIN      | 10            | ANA OUT  | This pin is the line input gain stage amplifier output pin. It is supposed to be used for ANC systems with feedback topology where it is necessary to subtract the audio line input signal from the microphone feedback path.                                                              |
| IOP1      | 11            | ANA IN   | Negative input terminal for filter OpAmp1 in inverting mode.                                                                                                                                                                                                                               |
| QOP1      | 12            | ANA OUT  | Output terminal for filter OpAmp1.                                                                                                                                                                                                                                                         |
| HP_N      | 13            | ANA OUT  | Negative differential headphone amplifier output. In single ended output mode this pin can be left unconnected.                                                                                                                                                                            |
| HP_P      | 14            | ANA OUT  | Positive differential headphone amplifier output. In single ended output mode this must be connected to the speaker.                                                                                                                                                                       |
| VBAT      | 15            | SUP IN   | This is the positive supply terminal for AS3420. This pin supplies internally the charge pump for creating the negative supply voltage of the chip in order to operate the device as true ground headphone amplifier. This pin requires a 10µF bypass capacitor.                           |
| CPP       | 16            | ANA OUT  | VNEG ChargePump flying capacitor positive terminal. This pin needs a 1µF flying capacitor connected to pin CPN.                                                                                                                                                                            |
| GND       | 17            | ANA OUT  | VNEG ChargePump 0V ground supply terminal.                                                                                                                                                                                                                                                 |
| CPN       | 18            | ANA OUT  | VNEG ChargePump flying capacitor negative terminal.                                                                                                                                                                                                                                        |
| QOP2      | 19            | ANA OUT  | Output terminal for filter OpAmp2.                                                                                                                                                                                                                                                         |
| IOP2      | 20            | ANA IN   | Negative input terminal for filter OpAmp2 in inverting mode.                                                                                                                                                                                                                               |
| VNEG      | 21            | SUP IO   | VNEG ChargePump output. This pin is the exposed pad of the QFN package and needs an external 10µF bypass capacitor.                                                                                                                                                                        |



5 - 42

# 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Electrical Characteristics on page 6 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The device should be operated under recommended operating conditions.

Table 2. Absolute Maximum Ratings

| Parameter                                             | Min          | Max              | Units | Comments                                                                                                                                                                                                   |  |  |
|-------------------------------------------------------|--------------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reference Ground                                      |              |                  |       | Defined as in GND                                                                                                                                                                                          |  |  |
| Supply terminals                                      | -0.5         | 2.0              | V     | Applicable for pin VBAT, HPVDD                                                                                                                                                                             |  |  |
| Ground terminals                                      | -0.5         | 0.5              | V     | Applicable for pins AGND                                                                                                                                                                                   |  |  |
| Negative terminals                                    | -2.0         | 0.5              | V     | Applicable for pins VNEG, VSS, HPVSS                                                                                                                                                                       |  |  |
| Voltage difference at VSS terminals                   | -0.5         | 0.5              | V     | Applicable for pins VSS, HPVSS                                                                                                                                                                             |  |  |
| Pins with protection to VBAT                          | VNEG<br>-0.5 | 5.0<br>VBAT+0.5  | V     | Applicable for pins CPP, CPN                                                                                                                                                                               |  |  |
| Pins with protection to HPVDD                         | VSS<br>-0.5  | 5.0<br>HPVDD+0.5 | V     | Applicable for pins LINL/R, MICL/R, ILED, HPR, HPL, QMICL/R, QLINL/R, IOPx, QOPx                                                                                                                           |  |  |
| other pins                                            | VSS<br>-0.5  | 5                |       | Applicable for pins MICS, VOL_CSDA, MODE_CSCL                                                                                                                                                              |  |  |
| Input Current (latch-up immunity)                     | -100         | 100              | mA    | Norm: JEDEC 17                                                                                                                                                                                             |  |  |
| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |              |                  |       |                                                                                                                                                                                                            |  |  |
| Continuous Power Dissipation                          | - (          | 200              | mW    | PT <sup>1</sup> for QFN16/24/32 package                                                                                                                                                                    |  |  |
| Electrostatic Discharge                               |              | <u> </u>         |       |                                                                                                                                                                                                            |  |  |
| Electrostatic Discharge HBM                           |              | +/-2             | kV    | Norm: JEDEC JESD22-A114C                                                                                                                                                                                   |  |  |
| Temperature Ranges and Storage Condition              | s            |                  |       |                                                                                                                                                                                                            |  |  |
| Junction Temperature                                  |              | +110             | °C    |                                                                                                                                                                                                            |  |  |
| Storage Temperature Range                             | -55          | +125             | °C    |                                                                                                                                                                                                            |  |  |
| Humidity non-condensing                               | 5            | 85               | %     |                                                                                                                                                                                                            |  |  |
| Moisture Sensitive Level                              |              | 3                |       | Represents a max. floor life time of 168h                                                                                                                                                                  |  |  |
| Package Body Temperature                              | 9            | 260              | °C    | The reflow peak soldering temperature (body temperature) specified is in accordance with IP JEDEC J-STD-020"Moisture/Reflow Sensitivit Classification for Non-Hermetic Solid State Surface Mount Devices". |  |  |

<sup>1.</sup> Depending on actual PCB layout and PCB used



# **6 Electrical Characteristics**

 $VBAT = 1.0V \ to \ 1.8V, \ T_A = -20^{\circ}C \ to \ +85^{\circ}C. \ Typical \ values \ are \ at \ VBAT = 1.5V, \ T_A = +25^{\circ}C, \ unless \ otherwise \ specified.$ 

Table 3. Electrical Characteristics

| Symbol               | Parameter                                           | Condition                                                                                                     | Min                  | Max                  | Unit |
|----------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| ТА                   | Ambient Temperature Range                           |                                                                                                               | -20                  | +85                  | °C   |
| Supply Voltag        | jes                                                 |                                                                                                               |                      |                      |      |
| GND                  | Reference Ground                                    |                                                                                                               | 0                    | 0                    | ٧    |
| VBAT,                | Pottony Cupply Voltage                              | normal operation with MODE pin high                                                                           | 1.0                  | 1.8                  | V    |
| HPVDD                | Battery Supply Voltage                              | Two wire interface operation                                                                                  | 1.4                  | 1.8                  | V    |
| VNEG                 | ChargePump Voltage                                  |                                                                                                               | -1.8                 | -0.7                 | V    |
| VSS                  | Analog neg. Supply Voltages<br>HPVSS, VSS, VNEG     |                                                                                                               | -1.8                 | -0.7                 | V    |
| V <sub>DELTA</sub> - | Difference of Ground Supplies<br>GND, AGND          | To achieve good performance, the negative supply terminals should be connected to low impedance ground plane. | -0.1                 | 0.1                  | V    |
| V <sub>DELTA</sub>   | Difference of Negative Supplies<br>VSS, VNEG, HPVSS | Charge pump output or external supply                                                                         | -0.1                 | 0.1                  | V    |
| V <sub>DELTA</sub> + | Difference of Positive Supplies                     | VBAT-HPVDD                                                                                                    | -0.25                | 0.25                 | V    |
| Other pins           |                                                     |                                                                                                               |                      |                      |      |
| V <sub>MICS</sub>    | Microphone Supply Voltage                           | MICS                                                                                                          | 0                    | 3.6                  | V    |
| V <sub>HPVDD</sub>   | Pins with diode to HPVDD                            | MICL/R, ILED, HPR, HPL, QMICL/R, QLINL/<br>R, IOPx, QOPx                                                      | VSS                  | 3.6                  | V    |
| $V_{VBAT}$           | Pins with diode to VBAT                             | CPP, CPN                                                                                                      | VNEG                 | VBAT                 | V    |
| V <sub>CONTROL</sub> | Control Pins                                        | MODE_CSCL, VOL_CSDA                                                                                           | VSS                  | 3.7                  | V    |
| V <sub>TRIM</sub>    | Line Input & Application Trim Pins                  | LINL, LINR                                                                                                    | VNEG -0.5<br>or -1.8 | HPVDD +0.5<br>or 1.8 | V    |

| Symbol            | Parameter                 | Condition                                            | Min | Тур  | Max | Unit |
|-------------------|---------------------------|------------------------------------------------------|-----|------|-----|------|
| li i              | Lookaga aurrant           | VBAT<0.8V                                            |     |      | 20  | μΑ   |
| l <sub>leak</sub> | Leakage current           | VBAT<0.6V                                            |     |      | 10  | μA   |
| Block Power       | Requirements @ 1.5V VBAT  |                                                      |     |      | •   |      |
| I <sub>SYS</sub>  | Reference supply current  | Bias generation, oscillator, ILED current sink, ADC6 |     | 0.25 |     | mA   |
| I <sub>LIN</sub>  | Lineln gain stage current | no signal, stereo                                    |     | 0.64 |     | mA   |
| I <sub>MIC</sub>  | Mic gain stage current    | no signal, stereo                                    |     | 2.10 |     | mA   |
| I <sub>HP</sub>   | Headphone stage current   | no signal                                            |     | 1.70 |     | mA   |
| I <sub>VNEG</sub> | VNEG charge pump current  | no load                                              |     | 0.25 |     | mA   |
| I <sub>MICS</sub> | MICS charge pump current  | no load                                              |     | 0.06 |     | mA   |
| I <sub>MIN</sub>  | Minimal supply current    | Sum of all above blocks                              |     | 5.00 |     | mA   |
| I <sub>OP1</sub>  | OP1 supply current        | no load                                              |     | 0.64 |     | mA   |
| I <sub>OP2</sub>  | OP2 supply current        | no load                                              |     | 0.64 |     | mA   |



# 7 Typical Operating Characteristics

VBAT = +1.5V, T<sub>A</sub> = +25°C, unless otherwise specified.

Figure 3. THD+N vs. Pout; Line to HPH;  $16\Omega$  bridged tied load



Figure 4. THD+N vs. Pout; Line to HPH;  $32\Omega$  bridged tied load



Figure 5. THD+N vs. Pout; Line to HPH;  $64\Omega$  bridged tied load



Figure 6. THD+N vs. f; Line to HPH; 20mW bridged tied load



Figure 7. THD+N vs. f; Line to HPH; bridged tied load conditions



Figure 8. V<sub>NEG</sub> Efficiency vs. I<sub>VNEG</sub>





Figure 9. Frequency Response line input to headphone with 64 $\Omega$  bridged tied load and 40mW output power



Figure 10. Frequency Response line input to headphone with  $32\Omega$  bridged tied load and 60mW output power



Figure 11. Frequency Response line input to headphone with 16 $\Omega$  bridged tied load and 80mW output power



Figure 12. VNEG CP Voltage vs. load current with different supply voltages



Figure 13. Performance Data, FF Configuration





# 8 Detailed Description

This section provides a detailed description of the device related components.

#### 8.1 Audio Line Input

The chip features one differential line input.

In addition to the internal 12.5-25k $\Omega$  gain change resistors, the Line Input has a termination resistor of  $10k\Omega$  against AGND which is also effective during MUTE to charge eventually given input capacitors.

#### 8.1.1 Gain Stage

The Line Input gain stage is designed to have 63 gain steps of 0.75dB with a max gain of 0dB plus MUTE.

In default, the gain will be ramped up from MUTE to 0dB during startup. There is a possibility to make the playback volume user controlled with an external potentiometer connected to VOL\_CSDA pin or with simple UP/DOWN push-buttons.

In monitor mode, the gain stage can be set to an fixed default attenuation level for reducing the loudness of the music.

Figure 14. Line Inputs



#### 8.1.2 Parameter

VBAT=1.5V, T<sub>A</sub>= 25°C, unless otherwise specified.

Table 4. Line Input Parameter

| Symbol           | Parameter                 | Condition                       | Min   | Тур          | Max  | Unit              |
|------------------|---------------------------|---------------------------------|-------|--------------|------|-------------------|
| V <sub>LIN</sub> | Input Signal Level        |                                 |       | 0.6*<br>VBAT | VBAT | V <sub>PEAK</sub> |
|                  |                           | 0dB gain (25k // 20k)           |       | 11.1         |      | kΩ                |
| R <sub>LIN</sub> | Input Impedance           | -46.5dB gain (50k // 20k)       |       | 14.3         |      | kΩ                |
|                  |                           | MUTE                            |       | 20           |      | kΩ                |
| $\Delta_{RLIN}$  | Input Impedance Tolerance |                                 |       | ±30          |      | %                 |
| C <sub>LIN</sub> | Input Capacitance         |                                 |       | 2.5          |      | pF                |
| A <sub>LIN</sub> | Programmable Gain         |                                 | -46.5 |              | +0   | dB                |
|                  | Gain Steps                | Discrete logarithmic gain steps |       | 0.75         |      | dB                |
|                  | Gain Step Accuracy        |                                 |       | 0.5          |      | dB                |
| ALINMUTE         | Mute Attenuation          |                                 |       | 100          |      | dB                |
|                  |                           | Potentiometer Mode, Tinit=100ms |       | 20           |      |                   |
| $\Delta_{ALIN}$  | Gain Ramp Rate            | Button Mode, Tinit=400ms        |       | 80           |      | ms/step           |
|                  |                           | Monitor Mode                    |       | 8            |      |                   |

Table 4. Line Input Parameter (Continued)

| Symbol              | Parameter                | Condition                    | Min | Тур          | Max | Unit       |
|---------------------|--------------------------|------------------------------|-----|--------------|-----|------------|
| V <sub>ATTACK</sub> | Limiter Activation Level | HPL/R start of neg. clipping |     |              |     | $V_{PEAK}$ |
| V <sub>DECAY</sub>  | Limiter Release Level    | HPL/R                        |     | VNEG<br>+0.3 |     | VPEAK      |
| tattack             | Limiter Attack Time      |                              |     | 4            |     | μs         |
| tDECAY              | Limiter Decay Time       |                              |     | 8            |     | ms         |

### 8.2 Microphone Input

The AS3420 offers one fully differential microphone input.

Figure 15. Microphone Input



### 8.2.1 Gain Stage & Limiter

The Mic GainStage has programmable Gain within -6dB...+41.625dB in 128 steps of 0.375dB.

As soft-start function is implemented for an automatic gain ramping implemented with steps of 4ms to fade in the audio at the end of the start-up sequence.

A limiter automatically attenuates high input signals. The AGC has 127 steps with 0.375dB with a dynamic range of the full gain stage.

In monitor mode, the gain stage can be set to an fixed (normally higher) gain level or be controlled by the VOL pin.

#### 8.2.2 Parameter

VBAT=1.5V, T<sub>A</sub>= 25°C unless otherwise specified.

Table 5. Microphone Input Parameter

| Symbol               | Parameter                 | Condition                       | Min | Тур       | Max   | Unit    |
|----------------------|---------------------------|---------------------------------|-----|-----------|-------|---------|
| V <sub>MICIN</sub> 0 | Input Signal Level        | A <sub>MIC</sub> = 30dB         |     | 20        |       | $mV_P$  |
| V <sub>MICIN</sub> 1 |                           | A <sub>MIC</sub> = 36dB         |     | 10        |       | $mV_P$  |
| V <sub>MICIN</sub> 2 |                           | A <sub>MIC</sub> = 42dB         |     | 5         |       | $mV_P$  |
| R <sub>MICIN</sub>   | Input Impedance           | MICP to AGND                    |     | 7.5       |       | kΩ      |
| Δ <sub>MICIN</sub>   | Input Impedance Tolerance |                                 |     | -7<br>+33 |       | %       |
| C <sub>MICIN</sub>   | Input Capacitance         |                                 |     | 2.5       |       | pF      |
| A <sub>MIC</sub>     | Programmable Gain         |                                 | -6  |           | +41.6 | dB      |
|                      | Gain Steps                | Discrete logarithmic gain steps |     | 0.375     |       | dB      |
|                      | Gain Step Precision       |                                 |     | 0.15      |       | dB      |
| $\Delta_{AMIC}$      | Gain Ramp Rate            | Tinit=64ms                      |     | 4         |       | ms/step |



Table 5. Microphone Input Parameter (Continued)

| Symbol                                               | Parameter                | Condition                                 | Min | Тур    | Max | Unit    |
|------------------------------------------------------|--------------------------|-------------------------------------------|-----|--------|-----|---------|
| V <sub>ATTACK</sub>                                  | Limiter Activation Level | V related to VPAT or VNEC                 |     | 0.67   |     | 1       |
| V <sub>DECAY</sub>                                   | Limiter Release Level    | V <sub>PEAK</sub> related to VBAT or VNEG |     | 0.4    |     | 1       |
| A <sub>MICLIMIT</sub>                                | Limiter Gain Overdrive   | 127 @ 0.375dB                             |     | 41.625 |     | dB      |
| tattack                                              | Limiter Attack Time      |                                           |     | 5      |     | µs/step |
| t <sub>DECAY-DEB</sub> Limiter Decay Debouncing Time |                          |                                           |     | 64     |     | ms      |
| t <sub>DECAY</sub>                                   | Limiter Decay Time       |                                           |     | 4      |     | ms/step |



### 8.3 Headphone Output

The headphone output is a true ground output using VNEG as negative supply, designed to provide the audio signal with  $2x12mW @ 16\Omega-64\Omega$ , which are typical values for headphones. It is also capable to operate in bridged mode for higher impedance (e.g.  $300\Omega$ ) headphone. In this mode the left output is carrying the inverted signal of the right output shown in Figure 16. If an application doesn't need the full output power it is recommended to operate the headphone amplifier in single ended mode due to power savings.

Figure 16. Headphone Output Mono Differential Mode



Figure 17. Headphone Output Single Ended Mode



#### 8.3.1 Input Multiplexer

The signal from the line-input gain stage gets summed at the input of the headphone stage with the microphone gain stage output or the first filter opamp output. The microphone gain stage output is used per default. It is also possible to playback without ANC by only using the line-input gain stage with no other signal on the multiplexer.

For the monitor mode, the setting of this input multiplexer can be changed to another source, normally to the microphone.

### 8.3.2 No-Pop Function

The No-Pop startup of the headphone stage takes 60ms to 120ms dependent on the supply voltage.

#### 8.3.3 No-Clip Function

The headphone output stage gets monitored by comparator stages which detect if the output signal starts to clip.

This signal is used to reduce the Lineln gain to avoid distortion of the output signal. A hystereses avoids jumping between 2 gain steps for a signal with constant amplitude.



#### 8.3.4 Over-Current Protection

The over-current protection has a threshold of 150-200mA and a debouncing time of 8µs. The stage is forced to OFF mode in an over-current situation. After this, the headphone stage tries to power up again every 8ms as long as the over-current situation still exists or the stage is turned off manually.

#### 8.3.5 Parameter

VBAT=1.5V, T<sub>A</sub>= 25°C, unless otherwise specified.

Table 6. Headphone Output Parameter

| Symbol            | Parameter                    | Condition                    | Min | Тур | Max | Unit |
|-------------------|------------------------------|------------------------------|-----|-----|-----|------|
| R <sub>L_HP</sub> | Load Impedance               | Stereo mode                  | 16  |     |     | Ω    |
| C <sub>L_HP</sub> | Load Capacitance             | Stereo mode                  |     |     | 100 | pF   |
|                   |                              | RL=64 $\Omega$ single ended  | 12  |     |     | mW   |
| P <sub>HP</sub>   | Nominal Output Power         | RL=32 $\Omega$ single ended  | 24  |     |     | mW   |
|                   |                              | RL=16 $\Omega$ single ended  | 34  |     |     | mW   |
| PSRRHP            | Power Supply Rejection Ratio | 200Hz-20kHz, 720mVpp, RL=16Ω |     | 90  |     | dB   |

### 8.4 Operational Amplifier

The AS3420 features two general purpose amplifiers which can be used for filter development. With these two filter stages it is possible to go either for complex mono feedback filters or with the more simple feed forward approach for Active Noise Cancelling.

If only one operational amplifier is used it is mandatory to use OP1, because only OP1 can be connected with the headphone multiplexer to the headphone amplifier. If both operational amplifiers are used it is important to use first OP2 and as secondly OP1 because of the headphone multiplexer input. If you use OP1 first and afterwards OP2 in the signal chain you can not link the headphone amplifier to the output of OP2. Therefore it is always important to use the right OpAmp alignment.

Both amplifiers work as inverting amplifiers with the positive pin connected internally to AGND.

Figure 18. Operational Amplifiers



#### 8.4.1 Parameter

VBAT=1.5V, T<sub>A</sub>= 25°C, unless otherwise specified.

Table 7. Headphone Output Parameter

| Symbol              | Parameter              | Condition    | Min | Тур | Max | Unit |
|---------------------|------------------------|--------------|-----|-----|-----|------|
| R <sub>L_OP</sub>   | Load Impedance         | Single ended | 1   |     |     | kΩ   |
| C <sub>L_OP</sub>   | Load Capacitance       | Single ended |     |     | 100 | pF   |
| GBW <sub>OP</sub>   | Gain Band Width        |              |     | 4.3 |     | MHz  |
| V <sub>OS_OP</sub>  | Offset Voltage         |              |     |     | 6   | mV   |
| V <sub>EIN_HP</sub> | Equivalent Input Noise | 200Hz-20kHz  |     | 2.6 |     | μV   |



### 8.5 SYSTEM

The system block handles the power up and power down sequencing, as well as, the mode switching.

#### 8.5.1 Power Up/Down Conditions

The chip powers up when one of the following conditions is true:

Table 8. Power UP Conditions

| # | Source    | Description                                                               |
|---|-----------|---------------------------------------------------------------------------|
| 1 | MODE pin  | In stand-alone mode, MODE pin has to be driven high to turn on the device |
| 2 | I2C start | In I2C mode, a I2C start condition turns on the device                    |

The chip automatically shuts off if one of the following conditions arises:

Table 9. Power DOWN Conditions

| # | Source      | Description                                                   |  |
|---|-------------|---------------------------------------------------------------|--|
| 1 | MODE pin    | Power down by driving MODE pin to low                         |  |
| 2 | SERIF       | Power down by SERIF writing 0h to register 20h bit <0>        |  |
| 3 | Low Battery | Power down if VBAT is lower than the supervisor off-threshold |  |
| 4 | VNEG CP OVC | Power down if VNEG is higher than the VNEG off-threshold      |  |

#### 8.5.2 Start-up Sequence

The start-up sequence depends on the used mode.

In stand-alone mode the sequence runs automatically, in I2C mode the sequence runs till a defined state and waits then for an I2C command. Either the automatic sequence is started by setting the CONT\_PWRUP bit in addition to the PWR\_HOLD bit. If only the PWR\_HOLD is set all enable bits for headphone, microphone, etc have to be set manually.

Figure 19. Stand-Alone Mode Start-Up Sequence





Figure 20. I2C Mode Start-Up Sequence



The total start-up time (inlcuding fade-in of the gain stages) can be reduced from 800ms to 600ms by OTP setting.

#### 8.5.3 Mode Switching

When the chip is in stand-alone mode (no I2C control), the mode can be switched with different levels on the MODE pin.

Table 10. Operation Modes

| MODE    | MODE pin    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF     | LOW (VSS)   | Chip is turned off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ANC     | HIGH (VBAT) | Chip is turned on and active noise cancellation is active                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| MONITOR | VBAT/2      | Chip is turned on and monitor mode is active In Monitor mode, a different (normally higher) microphone preamplifier gain can be chosen to get an amplification of the surrounding noise. This volume can be either fixed or be controlled by the VOL input. To get rid of the low pass filtering needed for the noise cancellation, the headphone input multiplexer can be set to a different (normally to MIC) source. In addition, the LineIn gain can be lowered to reduce the loudness of the music currently played back. |

In I2C mode, the monitor mode can be activated be setting the corresponding bit in the system register.



### 8.6 VNEG Charge Pump

The VNEG charge pump uses one external 1uF capacitor to generate a negative supply voltage out of the battery input voltage to supply all audio related blocks. This allows a true-ground headphone output with no more need of external DC-decoupling capacitors.

#### 8.6.1 Parameter

VBAT=1.5V, T<sub>A</sub>= 25°C, unless otherwise specified.

Table 11. Headphone Output Parameter

| Symbol           | Parameter                 | Condition | Min  | Тур  | Max  | Unit |
|------------------|---------------------------|-----------|------|------|------|------|
| V <sub>IN</sub>  | Input voltage             | VBAT      | 1.0  | 1.5  | 1.8  | V    |
| V <sub>OUT</sub> | Output voltage            | VNEG      | -0.7 | -1.5 | -1.8 | V    |
| C <sub>EXT</sub> | External flying capacitor |           |      | 1    |      | μF   |

#### 8.7 OTP Memory & Internal Registers

The OTP memory consists of OTP register and the OTP fuses. The OTP register can be written as often as wanted but will lose the content on power off. The OTP fuses are intended to store basic chip configurations as well as the microphone gain settings to optimize the ANC performance and get rid of sensitivity variations of different microphones. Burning the fuses can only be done once and is a permanent change, which means the fuses keep the content even if the chip is powered down. This AS3420 offers 4 register set for storing the microphone gain making it possible to change the gain 3 times for re-calibration or other purposes.

When the chip is controlled by a microcontroller via I2C, the OTP memory don't has to be used

#### 8.7.1 Register & OTP Memory Configuration

Figure 21 is showing the principal register interaction.

Figure 21. Register Access



Registers 0x8, 0x9, 0xA, 0xB, 0xC and 0x21 have only effect when the corresponding "REG\_ON" bit is set, otherwise the chip operates with the OTP Register settings which are loaded from the OTP fuses at every start-up.

All registers settings can be changed several times, but will loose the content on power off. When using the I2C mode, the chip configuration has to be loaded from the microcontroller after every start-up. In stand alone mode the OTP fuses have to be programmed for a permanent change of the chip configuration.

A single OTP cell can be programmed only once. Per default, the cell is "0"; a programmed cell will contain a "1". While it is not possible to reset a programmed bit from "1" to "0", multiple OTP writes are possible, but only additional unprogrammed "0"-bits can be programmed to "1".

Independent of the OTP programming, it is possible to overwrite the OTP register temporarily with an OTP write command at any time. This setting will be cleared and overwritten with the hard programmed OTP settings at each power-up sequence or by a LOAD operation.

The OTP memory can be accessed in the following ways:



**LOAD Operation.** The LOAD operation reads the OTP fuses and loads the contents into the OTP register. A LOAD operation is automatically executed after each power-on-reset.

**WRITE Operation.** The WRITE operation allows a temporary modification of the OTP register. It does not program the OTP. This operation can be invoked multiple times and will remain set while the chip is supplied with power and while the OTP register is not modified with another WRITE or LOAD operation.

**READ Operation.** The READ operation reads the contents of the OTP register, for example to verify a WRITE command or to read the OTP memory after a LOAD command.

**BURN Operation.** The BURN operation programs the contents of the OTP register permanently into the OTP fuses. Don't use old or nearly empty batteries for burning the fuses.

**Attention:** If you once burn the OTP\_LOCK bit, no further programming, e.g. setting additional "0" to "1", of the OTP can be done. For production, the OTP\_LOCK bit must be set to avoid an unwanted change of the OTP content during the livetime of the product.

#### 8.7.2 OTP Fuse Burning

In most stand alone applications, the I2C pins are not accessible. Burning the fuses can be done by switching the line inputs into a special mode to access the chip by I2C over the line input connections. This allows trimming of the microphone gain with no openings in the final housing and so no influence to the acoustic of the headset.

This mode is called "Application Trim" mode, or short "APT". (Patent Pending)

During the application trim mode LINR has to provide the clock, while LINL has to provide the data for the I2C communication.

Please note that the OTP register cannot be accessed directly but have to be enabled before a read or write access. This is independent whether you access the OTP register via the normal I2C pins or in application trimm mode via LINL and LINR. Please refer to the detailed register description to get more information on how the registers can be accessed.

To achieve a proper burning of the fuses, the negative supply has to be buffered by applying an external negative supply during burning. This voltage can also be applied to the LINL terminal. An internal switch is connecting LINL and VNEG during the fuse burning. LINR has to provide the clock for burning the fuses.

The below flow chart shows the principle steps of the OTP burning process. The application trim mode can only be entered at a specific timing during the start-up sequence.

The device offers the possibility to change microphone gain settings 3 times by using alternative registers. The selection which register set is being used to set the microphone gain is done by the "lock" bits of the corresponding registers.

A more detailed description of the individual steps is available in an application note.



Figure 22. OTP Burning Process



### 8.8 2-Wire-Serial Control Interface

There is an I2C slave block implemented to have access to 64 byte of setting information.

The I2C address is: Adr\_Group8 - audio processors

- 8Eh\_write
- 8Fh\_read

#### 8.8.1 Protocol

Table 12. 2-Wire Serial Symbol Definition

| Symbol   | Definition                 | RW | Note             |
|----------|----------------------------|----|------------------|
| S        | Start condition after stop | R  | 1 bit            |
| Sr       | Repeated start             | R  | 1 bit            |
| DW       | Device address for write   | R  | 1000 1110b (8Eh) |
| DR       | Device address for read    | R  | 1000 1111b (8Fh) |
| WA       | Word address               | R  | 8 bit            |
| A        | Acknowledge                | W  | 1 bit            |
| N        | No Acknowledge             | R  | 1 bit            |
| reg_data | Register data/write        | R  | 8 bit            |
| data (n) | Register data/read         | W  | 8 bit            |



Table 12. 2-Wire Serial Symbol Definition

| Symbol | nbol Definition                   |   | Note               |  |  |  |  |
|--------|-----------------------------------|---|--------------------|--|--|--|--|
| Р      | Stop condition                    | R | 1 bit              |  |  |  |  |
| WA++   | Increment word address internally | R | during acknowledge |  |  |  |  |
|        | AS3420 (=slave) receives data     |   |                    |  |  |  |  |
|        | AS3420 (=slave) transmits data    |   |                    |  |  |  |  |

Figure 23. Byte Write



Figure 24. Page Write



Byte Write and Page Write formats are used to write data to the slave.

The transmission begins with the START condition, which is generated by the master when the bus is in IDLE state (the bus is free). The device-write address is followed by the word address. After the word address any number of data bytes can be sent to the slave. The word address is incremented internally, in order to write subsequent data bytes on subsequent address locations.

For reading data from the slave device, the master has to change the transfer direction. This can be done either with a repeated START condition followed by the device-read address, or simply with a new transmission START followed by the device-read address, when the bus is in IDLE state. The device-read address is always followed by the 1st register byte transmitted from the slave. In Read Mode any number of subsequent register bytes can be read from the slave. The word address is incremented internally.



Figure 25. Random Read



Random Read and Sequential Read are combined formats. The repeated START condition is used to change the direction after the data transfer from the master.

The word address transfer is initiated with a START condition issued by the master while the bus is idle. The START condition is followed by the device-write address and the word address.

In order to change the data direction a repeated START condition is issued on the 1st SCL pulse after the acknowledge bit of the word address transfer. After the reception of the device-read address, the slave becomes the transmitter. In this state the slave transmits register data located by the previous received word address vector. The master responds to the data byte with a not-acknowledge, and issues a STOP condition on the bus.

Figure 26. Sequential Read



Sequential Read is the extended form of Random Read, as more than one register-data bytes are transferred subsequently. In difference to the Random Read, for a sequential read the transferred register-data bytes are responded by an acknowledge from the master. The number of data bytes transferred in one sequence is unlimited (consider the behavior of the word-address counter). To terminate the transmission the master has to send a not-acknowledge following the last data byte and generate the STOP condition subsequently.

Figure 27. Current Address Read



To keep the access time as small as possible, this format allows a read access without the word address transfer in advance to the data transfer. The bus is idle and the master issues a START condition followed by the Device-Read address. Analogous to Random Read, a single byte transfer is terminated with a not-acknowledge after the 1st register byte. Analogous to Sequential Read an unlimited number of data bytes can be transferred, where the data bytes has to be responded with an acknowledge from the master. For termination of the transmission the master sends a not-acknowledge following the last data byte and a subsequent STOP condition.



### 8.8.2 Parameter



VBAT >=1.4 $V^{1}$ , T<sub>A</sub>=25°C, unless otherwise specified.

Table 13. 2-Wire Serial Parameter

| Symbol           | Parameter                   | Condition                                                       | Min  | Тур | Max  | Unit |
|------------------|-----------------------------|-----------------------------------------------------------------|------|-----|------|------|
| V <sub>CSL</sub> | CSCL, CSDA Low Input Level  | (max 30%DVDD)                                                   | 0    | -   | 0.87 | V    |
| V <sub>CSH</sub> | CSCL, CSDA High Input Level | CSCL, CSDA (min 70%DVDD)                                        | 2.03 | -   | 5.5  | V    |
| HYST             | CSCL, CSDA Input Hysteresis |                                                                 | 200  | 450 | 800  | mV   |
| $V_{OL}$         | CSDA Low Output Level       | at 3mA                                                          | -    | -   | 0.4  | V    |
| Tsp              | Spike insensitivity         |                                                                 | 50   | 100 | -    | ns   |
| T <sub>H</sub>   | Clock high time             | max. 400kHz clock speed                                         | 500  |     |      | ns   |
| TL               | Clock low time              | max. 400kHz clock speed                                         | 500  |     |      | ns   |
| T <sub>SU</sub>  | 9                           | CSDA has to change Tsetup before rising edge of CSCL            | 250  | -   | -    | ns   |
| T <sub>HD</sub>  | *.6                         | No hold time needed for CSDA relative to rising edge of CSCL    | 0    | -   | -    | ns   |
| TS               |                             | CSDA H hold time relative to CSDA edge for start/stop/rep_start | 200  | -   | -    | ns   |
| T <sub>PD</sub>  |                             | CSDA prop delay relative to lowgoing edge of CSCL               |      | 50  |      | ns   |

<sup>1.</sup> Serial interface operates down to VBAT = 1.0V but with 100kHz clock speed and degraded parameters.

# 9 Register Description

Table 14. I2C Register Overview

| Addr      | Name     | b7                                                   | b6                                             | b5                                                                                                  | b4                                             | b3           | b2         | b1                     | b0                     |
|-----------|----------|------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------|--------------|------------|------------------------|------------------------|
| Audio Reg | gisters  |                                                      |                                                |                                                                                                     |                                                |              |            |                        |                        |
| 00-07h    | reserved |                                                      |                                                |                                                                                                     |                                                |              |            | 740                    | P                      |
| 08h       | MIC_CNTR | MIC_ON_N                                             |                                                |                                                                                                     |                                                |              |            |                        |                        |
| 09h       | MIC      | MIC_REG_ON 0: use reg 30h & 31h 1: use reg 08h & 09h | MICP_VOL<6:0><br>Gain from MICP to             | QMIC or Mixer = -6d                                                                                 | B+41.6dB; 127 step                             | s of 0.375dB |            |                        |                        |
| 0Ah       | LINE_IN  | LIN_REG_ON 0: use reg 33h and VOL pin 1: use reg 0Ah | LIN_ON_N                                       | LIN_VOL<5:0> 0: MUTE; 0x010x3F: Gain from LINP/N to QLIN or Mixer = -46.5dB+0dB; 63 steps of 0.75dB |                                                |              |            |                        |                        |
| 0Bh       | GP_OP_2  | HP_MUX<1:0> 0: MIC; 1: OP1; 2: -; 3: open            |                                                |                                                                                                     |                                                | <u> </u>     | 9          |                        | OP2_ON                 |
| 0Ch       | GP_OP_1  | OP_REG_ON 0: use reg 34h 1: use reg 0Bh & 0Ch        | HP_ON_N 0: HPH switched off 1: HPH switched on |                                                                                                     |                                                |              |            |                        | OP1_ON                 |
| 0Dh-0Fh   | reserved |                                                      |                                                |                                                                                                     |                                                |              |            |                        |                        |
| 18h-1Fh   | reserved |                                                      |                                                |                                                                                                     |                                                |              |            |                        |                        |
| System Ro | egister  |                                                      |                                                |                                                                                                     |                                                |              |            |                        |                        |
| 20h       | SYSTEM   | Design_Version<3:0                                   | )> 0100                                        |                                                                                                     |                                                | REG3F_ON     | MONITOR_ON | CONT_PWRUP             | PWR_HOLD               |
| 21h       | PWR_SET  | PWR_REG_ON<br>0: -<br>1: use reg 21h                 | LOW_BAT                                        | PWRUP_<br>COMPLETE                                                                                  | HP_ON_P 0: HPH switched off 1: HPH switched on | MIC_ON_P     | LIN_ON_P   | DISABLE_PWR_S<br>AVE_1 | DISABLE_PWR_S<br>AVE_2 |
| 22h-2Fh   | reserved |                                                      |                                                |                                                                                                     |                                                |              | •          |                        | •                      |



Table 14. I2C Register Overview

| Addr      | Name         | b7                                                  | b6                                                                                               | b5                                                                                               | b4                 | b3                     | b2                                                           | b1                                                | b0          |  |  |  |  |
|-----------|--------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------|------------------------|--------------------------------------------------------------|---------------------------------------------------|-------------|--|--|--|--|
| OTP Regis | OTP Register |                                                     |                                                                                                  |                                                                                                  |                    |                        |                                                              |                                                   |             |  |  |  |  |
| 10h       | ANC_N2       | TEST_BIT_5                                          | MICN_VOL_OTP2<6:0> Gain from MICN to QMIC or Mixer = MUTE, -5.625dB+41.6dB; 127 steps of 0.375dB |                                                                                                  |                    |                        |                                                              |                                                   |             |  |  |  |  |
| 11h       | ANC_P2       | ALT1_LOCK                                           |                                                                                                  | MICP_VOL_OTP2<6:0> Gain from MICP to QMIC or Mixer = MUTE, -5.625dB+41.6dB; 127 steps of 0.375dB |                    |                        |                                                              |                                                   |             |  |  |  |  |
| 12h       | ANC_N3       | TEST_BIT_6                                          |                                                                                                  | MICN_VOL_OTP3<6:0> Gain from MICN to QMIC or Mixer = MUTE, -5.625dB+41.6dB; 127 steps of 0.375dB |                    |                        |                                                              |                                                   |             |  |  |  |  |
| 13h       | ANC_P3       | ALT2_LOCK                                           | MICP_VOL_OTP3< Gain from MICP to                                                                 | :6:0><br>QMIC or Mixer = MUT                                                                     | E, -5.625dB+41.6d  | IB; 127 steps of 0.37  | 5dB                                                          |                                                   |             |  |  |  |  |
| 14h       | ANC_N4       | TEST_BIT_7                                          | MICN_VOL_OTP4< Gain from MICN to                                                                 | :6:0><br>QMIC or Mixer = MUT                                                                     | TE, -5.625dB+41.6c | dB; 127 steps of 0.37  | 5dB                                                          |                                                   |             |  |  |  |  |
| 15h       | ANC_P4       | ALT3_LOCK                                           | MICP_VOL_OTP4< Gain from MICP to                                                                 | :6:0><br>QMIC or Mixer = MUT                                                                     | E, -5.625dB+41.6d  | IB; 127 steps of 0.37  | 5dB                                                          |                                                   |             |  |  |  |  |
| 17h       | PWRUP        | SEQ_LOCK                                            | FAST_START<4:0><br>0: ~900ms; 0Eh: ~600ms                                                        |                                                                                                  |                    |                        | <u> </u>                                                     | LIN_AGC_OFF                                       | MIC_AGC_OFF |  |  |  |  |
| 31h       | ANC_MIC      | TEST_BIT_2                                          | MIC_VOL_OTP<6:0                                                                                  | )><br>QMIC or Mixer =MUT                                                                         | E, -5.625dB+41.6dl | B; 127 steps of 0.375  | dB                                                           |                                                   |             |  |  |  |  |
| 32h       | MIC_MON      | MON_MODE 0: fixed volume 1: adj. volume             |                                                                                                  | 0><br>MIC or Mixer = MUTE<br>MIC or Mixer = MUTE                                                 |                    |                        | _                                                            |                                                   | o 1         |  |  |  |  |
| 33h       | AUDIO_SET    | VOL_PIN_OFF                                         | VOL_PIN_<br>MODE<br>0: potentiometer<br>1: up/down button                                        | LIN_EN_OTP                                                                                       | MIC_EN_OTP         | HP_ON_OTP 0: off 1: on | LIN_MON_ATTEN 0: no attenuation; 16: LIN_VOL<6:0> sh 7: MUTE |                                                   |             |  |  |  |  |
| 34h       | GP_OP        | HP_MUX_OTP<1:0:<br>0: MIC; 1: OP1;<br>2: -; 3: open | •                                                                                                |                                                                                                  | 9                  |                        |                                                              |                                                   | OP_ON_OTP   |  |  |  |  |
| 35h       | OTP_SYS      | MAIN_LOCK 0: write reg 30h 35h 1: lock reg 30h35h   | TEST_BIT_3                                                                                       | MON_HP_MUX<1:0<br>0: MIC; 1: OP1;<br>2: -; 3: -                                                  | )>                 |                        |                                                              | DISABLE_PWR_S<br>AVE_OTP                          | I2C_MODE    |  |  |  |  |
| 3Eh       | CONFIG_1     |                                                     | •                                                                                                |                                                                                                  |                    | EXTBURNCLK             |                                                              | 1                                                 | 1           |  |  |  |  |
| 3Fh       | CONFIG_2     |                                                     |                                                                                                  | TM34                                                                                             | BURNSW             | TM_REG34-35            | TM_REG30-33                                                  | OTP_MODE<1:0> 0: READ; 1: LOAD; 2: WRITE; 3: BURN |             |  |  |  |  |



Table 15. MIC\_L Register

| Name     |                                                        |         |        | Base                                                                                                                                             | Default                                     |  |
|----------|--------------------------------------------------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|
| MIC_CNTR |                                                        |         |        | 2-wire serial                                                                                                                                    | 00h                                         |  |
|          |                                                        |         |        | Negative Microphone In                                                                                                                           | nput Register                               |  |
|          | Offset: 08h Configures the gain register is reset at F |         |        | negative microphone input and                                                                                                                    | defines the microphone operation mode. This |  |
| Bit      | Bit Name                                               | Default | Access |                                                                                                                                                  | Bit Description                             |  |
| 7        | MIC_ON_N                                               | 0       | R/W    | Second power up bit for the microphone preamplifier. This bit must be together with MIC_ON_P bit for proper microphone operation.  0: Off  1: On |                                             |  |

Table 16. MIC\_R Register

|     | Name          |                              |                | Base                                                                                                                                                                                               | Default                                      |  |
|-----|---------------|------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|
| MIC |               |                              |                | 2-wire serial                                                                                                                                                                                      | 00h                                          |  |
|     |               |                              |                | Positive Microphone I                                                                                                                                                                              | nput Register                                |  |
|     | Offset: 09h   | Configures the reset at POR. | gain for the p | positive microphone input and                                                                                                                                                                      | enables register 08h & 09h. This register is |  |
| Bit | Bit Name      | Default                      | Access         |                                                                                                                                                                                                    | Bit Description                              |  |
| 7   | MIC_REG_ON    | 0                            | R/W            | Defines which registers are used for the microphone settings.  0: settings of register 30h and 31h are used  1: settings of register 08h and 09h are used                                          |                                              |  |
| 6:0 | MICP_VOL<6:0> | 000 0000                     | R/W            | Volume settings for positive microphone input, adjustable in 127 steps of 0.375dB.  00 0000: MUTE  00 0001: -5.625dB gain  00 0010: -5.25 dB gain   11 1110: 41.250dB gain 11 1111: 41.625 dB gain |                                              |  |

Table 17. LINE\_IN Register

| Name    |             |                                                                                                   |                     | Base                                                                                                                                 | Default                                      |  |  |  |
|---------|-------------|---------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|
| LINE_IN |             |                                                                                                   |                     | 2-wire serial 00h                                                                                                                    |                                              |  |  |  |
|         |             |                                                                                                   | Line Input Register |                                                                                                                                      |                                              |  |  |  |
|         | Offset: 0Ah | Configures the attenuation for the line input, defines the li 0Ah. This register is reset at POR. |                     |                                                                                                                                      | ne input operation mode and enables register |  |  |  |
| Bit     | Bit Name    | Default                                                                                           | Access              |                                                                                                                                      | Bit Description                              |  |  |  |
| 7       | LIN_REG_ON  | 0                                                                                                 | R/W                 | Defines which source is used for the line input settings.  0: settings of register 33h and VOL pin are used  1: register 0Ah is used |                                              |  |  |  |



Table 17. LINE\_IN Register

| Name        |              |                                |        | Base                                                                                                                                                                     | Default                                                                         |  |
|-------------|--------------|--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|
| LINE_IN     |              |                                |        | 2-wire serial                                                                                                                                                            | 00h                                                                             |  |
|             |              |                                |        | Line Input Reg                                                                                                                                                           | ister                                                                           |  |
| Offset: 0Ah |              | Configures the 0Ah. This regis |        | •                                                                                                                                                                        | ne input operation mode and enables register                                    |  |
| Bit         | Bit Name     | Default                        | Access |                                                                                                                                                                          | Bit Description                                                                 |  |
| 6           | LIN_ON_N     | 0                              | R/W    | This bit is used to switch on t with LIN_ON_P bit for proper 0: off 1: on                                                                                                | he line input amplifier. It has to be set together operation of the line input. |  |
| 5:0         | LIN_VOL<5:0> | 00 0000                        | R/W    | Volume settings for line input, adjustable in 63 steps of 0.75dB <b>00 0000: MUTE</b> 00 0001:-46.5dB gain 00 0010:-45.75dB gain 11 1110:-0.75dB gain 11 1111:.0 dB gain |                                                                                 |  |

### Table 18. GP\_OP\_L Register

|     | Name         |                 |          | Base                                                                                                                                | Default                   |
|-----|--------------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
|     | GP_OP_2      |                 |          | 2-wire serial                                                                                                                       | 00h                       |
|     | Offset: 0Bh  |                 |          | General Purpose Operational                                                                                                         | Amplifier Register        |
|     | Oliset. Obli | Enables opamp 2 | and sets | the HP input multiplexer. This r                                                                                                    | register is reset at POR. |
| Bit | Bit Name     | Default         | Access   |                                                                                                                                     | Bit Description           |
| 7:6 | HP_MUX<1:0>  | 00              | R/W      | Multiplexes the analog audio 00: MIC: selects QMIC outp 01: OP1: selects QOP1 outpr 10: -: do not use 11: open: no signal mixed tog | out                       |
| 0   | OP2_ON       | 0               | R/W      | Enables OP 2 0: OP2 is switched off 1: OP2 is enabled                                                                               |                           |

Table 19. GP\_OP\_R Register

|     | Name         |              |               | Base                                                                                                               | Default              |
|-----|--------------|--------------|---------------|--------------------------------------------------------------------------------------------------------------------|----------------------|
|     | GP_OP_1      |              |               | 2-wire serial                                                                                                      | 00h                  |
|     | Offset: 0Ch  |              | (             | General Purpose Operational                                                                                        | Amplifier Register   |
|     | Oliset. UCII | Enables opam | p 1 stage and | d sets the HP mode. This regist                                                                                    | ter is reset at POR. |
| Bit | Bit Name     | Default      | Access        |                                                                                                                    | Bit Description      |
| 7   | OP_REG_ON    | 0            | R/W           | Defines which register is use  0: settings of register 33h a  1: register 0B and 0Ch are us                        |                      |
| 6   | HP_ON_N      | 0            | R/W           | Controls the inverting amplifier of the headphone amplifier  0: switches HP_N stage off  1: switches HP_N stage on |                      |
| 0   | OP1_ON       | 0            | R/W           | Enables OP 1  0: OP1 is switched off  1: OP1 is enabled                                                            |                      |



Table 20. SYSTEM Register

| Name |                     |                  |               | Base                                                                 | Default                                                                                                                                 |
|------|---------------------|------------------|---------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
|      | SYSTEM              |                  |               | 2-wire serial                                                        | 31h                                                                                                                                     |
|      | Offset: 20h         |                  |               | SYSTEM Regi                                                          | ster                                                                                                                                    |
|      | Oliset. Zuli        | This register is | reset at a Po | OR.                                                                  |                                                                                                                                         |
| Bit  | Bit Name            | Default          | Access        |                                                                      | Bit Description                                                                                                                         |
| 7:4  | Design_Version<3:0> | 0100             | R             | AFE number to identify the design version 0100: for chip version 1v0 |                                                                                                                                         |
| 3    | TESTREG_ON          | 0                | R/W           | 0: normal operation 1: enables writing to test regithe access mode.  | ster 3Eh & 3Fh to configure the OTP and set                                                                                             |
| 2    | MONITOR_ON          | 0                | R/W           | Enables the monitor mode 0: normal operation 1: monitor mode enabled |                                                                                                                                         |
| 1    | CONT_PWRUP          | 0                | R/W           | 0: chip stops the power-up                                           | ver-up sequence when using the I2C mode sequence after the supplies are stable, tocks has to be done via I2C commands ence is continued |
| 0    | PWR_HOLD            | 1                | R/W           | 0: power up hold is cleared a  1: is automatically set to or         |                                                                                                                                         |

Table 21. PWR\_SET Register

|     | Name           |         |        | Base                                                                                                                             | Default                                                    |  |  |  |
|-----|----------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|--|
|     | PWR_SET        |         |        | 2-wire serial                                                                                                                    | 0x11 1111b (stand alone mode)<br>0x00 0000b (I2C mode)     |  |  |  |
|     |                |         |        | Power Setting Re                                                                                                                 | egister                                                    |  |  |  |
|     | Offset: 21h    |         |        | that writing to this register will enable/disable the corresponding blocks, is the actual status. This register is reset at POR. |                                                            |  |  |  |
| Bit | Bit Name       | Default | Access |                                                                                                                                  | Bit Description                                            |  |  |  |
| 7   | PWR_REG_ON     | 0       | R/W    | Defines which register is used  0: all blocks stay on as defit  1: register 21h is used                                          | d for the power settings.<br>ined in the start-up sequence |  |  |  |
| 6   | LOW_BAT        | x       | R      | VBAT supervisor status  0: VBAT is above brown ou  1: BVDD has reached brown                                                     |                                                            |  |  |  |
| 5   | PWRUP_COMPLETE | x       | R      | Power-Up sequencer status  0: power-up sequence incomplete  1: power-up sequence completed                                       |                                                            |  |  |  |
| 4   | HP_ON_P        | 0       | W      | 0: switches HP_P stage off<br>1: switches HP_P stage on                                                                          |                                                            |  |  |  |
|     |                | Х       | R      | 0: HP stage not powered 1: normal operation                                                                                      |                                                            |  |  |  |
| 3   | MIC_ON_P       | 0       | W      | 0: switches microphone stage 1: switches microphone stage                                                                        |                                                            |  |  |  |
|     |                | Х       | R      | 0: microphone stage not po<br>1: normal operation                                                                                | owered                                                     |  |  |  |
| 2   | LIN_ON_P       | 0       | W      | 0: switches line input stage of 1: switches line input stage of 1:                                                               |                                                            |  |  |  |
|     |                | Х       | R      | 0: line input stage not power 1: normal operation                                                                                | ered                                                       |  |  |  |



Table 21. PWR\_SET Register

|     | Name               |         |        | Base                                                                                                                                                         | Default                                               |
|-----|--------------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
|     | PWR_SET            |         |        | 2-wire serial 0x11 1111b (stand alone months) 0x00 0000b (I2C mode)                                                                                          |                                                       |
|     |                    |         |        | Power Setting R                                                                                                                                              | egister                                               |
|     | Offset: 21h        |         |        | riting to this register will er<br>ctual status.This register is r                                                                                           | nable/disable the corresponding blocks, reset at POR. |
| Bit | Bit Name           | Default | Access |                                                                                                                                                              | Bit Description                                       |
| 1   | DISABLE_PWR_SAVE_1 | 0       | W      | It is recommended to enable device.  0: power save mode enable 1: power save mode disabled                                                                   | •                                                     |
|     |                    |         | R      | 0: power save mode enable<br>1: power save mode disable                                                                                                      |                                                       |
| 0   | DISABLE_PWR_SAVE_2 | 0       | W      | It is recommended to enable to power save mode 2 for operation of the device.  0: power save mode enabled (recommended setting)  1: power save mode disabled |                                                       |
|     |                    | Х       | R      | 0: power save mode enable<br>1: power save mode disable                                                                                                      | ,                                                     |



Table 22. ANC\_L2 Register

|     | Name                   |                                                                                                                                                                                                                      |        | Base                                                                                                                                                        | Default                                      |
|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
|     | ANC_N2                 |                                                                                                                                                                                                                      |        | 2-wire serial                                                                                                                                               | 80h (OTP)                                    |
|     |                        |                                                                                                                                                                                                                      | Negat  | ive OTP Microphone Input Ro                                                                                                                                 | egister (2nd OTP option)                     |
|     | Offset: 10h            | Configures the gain for the negative microphone input. This is a special register, writing needs to be enabled by writing 10b to Reg 3Fh first. This register is reset at POR and gets loaded with the OTP contents. |        |                                                                                                                                                             |                                              |
| Bit | Bit Name               | Default                                                                                                                                                                                                              | Access |                                                                                                                                                             | Bit Description                              |
| 7   | TEST_BIT_5             | 1                                                                                                                                                                                                                    | R      | for testing purpose only                                                                                                                                    |                                              |
| 6:0 | MICL_VOL_OTP2<br><6:0> | 000 0000                                                                                                                                                                                                             | R/W    | Volume settings for negative 0.375dB   00 0000: MUTE   00 0001: -5.625dB gain   00 0010: -5.25 dB gain     11 1110: 41.250dB gain   11 1111: 41.625 dB gain | microphone input, adjustable in 127 steps of |

Table 23. ANC\_R2 Register

|     | Name                   |                                                                                                                                                                                                                       |        | Base                                                                                                                                                                           | Default                                                                    |
|-----|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
|     | ANC_P2                 |                                                                                                                                                                                                                       |        | 2-wire serial                                                                                                                                                                  | 00h (OTP)                                                                  |
|     |                        |                                                                                                                                                                                                                       | Posit  | ive OTP Microphone Input Re                                                                                                                                                    | egister (2nd OTP option)                                                   |
|     | Offset: 11h            | Configures the gain for the positive microphone input. This is a special register, writing needs to be enabled by writing 10b to Reg 3Fh first. This register is reset at POR and gets loaded with the OTP toontents. |        |                                                                                                                                                                                |                                                                            |
| Bit | Bit Name               | Default                                                                                                                                                                                                               | Access |                                                                                                                                                                                | Bit Description                                                            |
| 7   | ALT1_LOCK              | 0                                                                                                                                                                                                                     | R/W    |                                                                                                                                                                                | sed inside register 10h & 11h  a & 11h gets locked, no more changes can be |
| 6:0 | MICR_VOL_OTP2<br><6:0> | 000 0000                                                                                                                                                                                                              | R/W    | Volume settings for positive n<br>0.375dB<br><b>00 0000: MUTE</b><br>00 0001: -5.625dB gain<br>00 0010: -5.25 dB gain<br><br>11 1110: 41.250dB gain<br>11 1111: 41.625 dB gain | nicrophone input, adjustable in 127 steps of                               |



Table 24. ANC\_L3 Register

| Name |                        |                                                                                                                                                                                                            |        | Base                                                                                                                                                        | Default                                      |
|------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
|      | ANC_N3                 |                                                                                                                                                                                                            |        | 2-wire serial                                                                                                                                               | 80h (OTP)                                    |
|      |                        |                                                                                                                                                                                                            | Negat  | ive OTP Microphone Input Re                                                                                                                                 | egister (3rd OTP option)                     |
|      | Offset: 12h            | Configures the gain for the negative microphone input. This is a special register, writing needs enabled by writing 10b to Reg 3Fh first. This register is reset at POR and gets loaded with the contents. |        |                                                                                                                                                             |                                              |
| Bit  | Bit Name               | Default                                                                                                                                                                                                    | Access |                                                                                                                                                             | Bit Description                              |
| 7    | TEST_BIT_6             | 1                                                                                                                                                                                                          | R      | for testing purpose only                                                                                                                                    | . 9/                                         |
| 6:0  | MICN_VOL_OTP3<br><6:0> | 000 0000                                                                                                                                                                                                   | R/W    | Volume settings for negative 0.375dB   00 0000: MUTE   00 0001: -5.625dB gain   00 0010: -5.25 dB gain     11 1110: 41.250dB gain   11 1111: 41.625 dB gain | microphone input, adjustable in 127 steps of |

Table 25. ANC\_R3 Register

|                      | Name                   |          |                                                                                                                                                                                         | Base                                                                                                                                                                           | Default                                                                   |  |
|----------------------|------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|
| ANC_P3 2-wire serial |                        |          |                                                                                                                                                                                         |                                                                                                                                                                                | 00h (OTP)                                                                 |  |
|                      |                        |          | Posit                                                                                                                                                                                   | ive OTP Microphone Input Re                                                                                                                                                    | egister (3rd OTP option)                                                  |  |
|                      | Offset: 13h            |          | he gain for the positive microphone input. This is a special register, writing needs to be writing 10b to Reg 3Fh first. This register is reset at POR and gets loaded with the OTP fus |                                                                                                                                                                                |                                                                           |  |
| Bit                  | Bit Name               | Default  | Access                                                                                                                                                                                  |                                                                                                                                                                                | Bit Description                                                           |  |
| 7                    | ALT2_LOCK              | 0        | R/W                                                                                                                                                                                     |                                                                                                                                                                                | sed inside register 12h & 13h n & 13h gets locked, no more changes can be |  |
| 6:0                  | MICP_VOL_OTP3<br><6:0> | 000 0000 | R/W                                                                                                                                                                                     | Volume settings for positive n<br>0.375dB<br><b>00 0000: MUTE</b><br>00 0001: -5.625dB gain<br>00 0010: -5.25 dB gain<br><br>11 1110: 41.250dB gain<br>11 1111: 41.625 dB gain | nicrophone input, adjustable in 127 steps of                              |  |



Table 26. ANC\_L4 Register

|     | Name                   |          |        | Base                                                                                                                                                        | Default                                                                                   |
|-----|------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
|     | ANC_N4                 |          |        | 2-wire serial                                                                                                                                               | 80h (OTP)                                                                                 |
|     |                        |          | Negat  | tive OTP Microphone Input R                                                                                                                                 | egister (4th OTP option)                                                                  |
|     | Offset: 14h            |          |        |                                                                                                                                                             | s is a special register, writing needs to be set at POR and gets loaded with the OTP fuse |
| Bit | Bit Name               | Default  | Access |                                                                                                                                                             | Bit Description                                                                           |
| 7   | TEST_BIT_7             | 1        | R      | for testing purpose only                                                                                                                                    | . 9/                                                                                      |
| 6:0 | MICL_VOL_OTP4<br><6:0> | 000 0000 | R/W    | Volume settings for negative 0.375dB   00 0000: MUTE   00 0001: -5.625dB gain   00 0010: -5.25 dB gain     11 1110: 41.250dB gain   11 1111: 41.625 dB gain | microphone input, adjustable in 127 steps of                                              |

Table 27. ANC\_R4 Register

|     | Name                   |          |        | Base                                                                                                                                                                           | Default                                                                                      |
|-----|------------------------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
|     | ANC_P4                 |          |        | 2-wire serial                                                                                                                                                                  | 00h (OTP)                                                                                    |
|     |                        |          | Positi | ve OTP Microphone Input Re                                                                                                                                                     | egister (4th OTP option)                                                                     |
|     | Offset: 15h            |          |        |                                                                                                                                                                                | s is a special register, writing needs to be<br>set at POR and gets loaded with the OTP fuse |
| Bit | Bit Name               | Default  | Access |                                                                                                                                                                                | Bit Description                                                                              |
| 7   | ALT3_LOCK              | 0        | R/W    |                                                                                                                                                                                | sed inside register 14h & 15h n & 15h gets locked, no more changes can be                    |
| 6:0 | MICP_VOL_OTP4<br><6:0> | 000 0000 | R/W    | Volume settings for positive n<br>0.375dB<br><b>00 0000: MUTE</b><br>00 0001: -5.625dB gain<br>00 0010: -5.25 dB gain<br><br>11 1110: 41.250dB gain<br>11 1111: 41.625 dB gain | nicrophone input, adjustable in 127 steps of                                                 |



Table 28. PWRUP\_CNTR Register

|     | Name                |         |                                                                                                                                                                                                  | Base                                                      | Default                                                                   |
|-----|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------|
|     | PWRUP_CNTF          | र       |                                                                                                                                                                                                  | 2-wire serial                                             | 00h (OTP)                                                                 |
|     |                     |         | •                                                                                                                                                                                                | PowerUp Control I                                         | Register                                                                  |
|     | Offset: 17h         |         | Configures chip start-up speed. This is a special register, writing needs to be enabled by writing 10th Reg 3Fh first. This register is reset at POR and gets loaded with the OTP fuse contents. |                                                           |                                                                           |
| Bit | Bit Name            | Default | Access                                                                                                                                                                                           |                                                           | Bit Description                                                           |
| 7   | SEQ_LOCK            | 0       | R/W                                                                                                                                                                                              |                                                           | sed inside register 16h & 17h n & 17h gets locked, no more changes can be |
| 6:2 | FAST_START<br><4:0> | 0 0000  | R/W                                                                                                                                                                                              | <b>0h: ~900ms start-up time</b> 0Eh: ~600ms start-up time | 7/2                                                                       |
| 1   | LIN_AGC_OFF         | 0       | R/W                                                                                                                                                                                              | 0: Line Input AGC enabled 1: Line Input AGC switched off  |                                                                           |
| 0   | MIC_AGC_OFF         | 0       | R/W                                                                                                                                                                                              | 0:Microphone Input AGC et<br>1: Microphone Input AGC sw   |                                                                           |



Table 29. ANC\_MIC Register

| Name |                      |                                                                                                                                                                                                          |                            | Base                                                                                                                                           | Default                                       |  |
|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--|
|      | ANC_MIC              |                                                                                                                                                                                                          |                            | 2-wire serial                                                                                                                                  | 80h (OTP)                                     |  |
|      |                      |                                                                                                                                                                                                          |                            | Positive OTP Microphone Input Register                                                                                                         |                                               |  |
|      | Offset: 31h          | Configures the gain for the microphone input. This is a special register, writing needs to be enable writing 10b to Reg 3Fh first. This register is reset at POR and gets loaded with the OTP fuse conte |                            |                                                                                                                                                |                                               |  |
| Bit  | Bit Name             | Default                                                                                                                                                                                                  | ult Access Bit Description |                                                                                                                                                | Bit Description                               |  |
| 7    | TEST_BIT_2           | 1                                                                                                                                                                                                        | R                          | for testing purpose only                                                                                                                       |                                               |  |
| 6:0  | MIC_VOL_OTP<br><6:0> | 000 0000                                                                                                                                                                                                 | R/W                        | Volume settings for micropho <b>00 0000: MUTE</b> 00 0001: -5.625dB gain 00 0010: -5.25 dB gain 11 1110: 41.250dB gain 11 1111: 41.625 dB gain | ne input, adjustable in 127 steps of 0.375dB. |  |

Table 30. MIC\_MON Register

|                                                                                                                                    | Name                 |          |        | Base                                                                                                                                                                                                                                                                                                                                          | Default       |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|                                                                                                                                    | MIC_MON              |          |        | 2-wire serial                                                                                                                                                                                                                                                                                                                                 | 00h (OTP)     |
|                                                                                                                                    |                      |          |        | OPT Microphone Monitor                                                                                                                                                                                                                                                                                                                        | Mode Register |
| Offset: 32h  Configures the gain for the microphone input in mobe enabled by writing 10b to Reg 3Fh first. This regulate contents. |                      |          |        |                                                                                                                                                                                                                                                                                                                                               |               |
| Bit                                                                                                                                | Bit Name             | Default  | Access | ess Bit Description                                                                                                                                                                                                                                                                                                                           |               |
| 7                                                                                                                                  | MON_MODE             | 0        | R/W    | 0: monitor mode is working with fixed microphone gain 1: monitor mode uses adjustable gain via the VOL pin                                                                                                                                                                                                                                    |               |
| 6:0                                                                                                                                | MIC_MON_OTP<br><6:0> | 000 0000 | R/W    | 1: monitor mode uses adjustable gain via the VOL pin  Volume settings for microphone input during monitor mode, adjustable in 127 steps of 0.375dB. If MON_MODE bit is set to 1 the gain can be furth adjusted via the VOL pin.  00 0000: MUTE  00 0001: -5.625dB gain 00 0010: -5.25 dB gain  11 1110: 41.250dB gain 11 1111: 41.625 dB gain |               |



Table 31. AUDIO\_SET Register

| Name      |                        |                                                                                                                                                                                                    | Base   |                                                                                                                                              | Default                                       |
|-----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| AUDIO_SET |                        |                                                                                                                                                                                                    |        | 2-wire serial 00h (OTP)                                                                                                                      |                                               |
|           |                        |                                                                                                                                                                                                    | •      | OPT Audio Setting                                                                                                                            | Register                                      |
|           | Offset: 33h            | Offset: 33h Configures the audio settings. This is a special register, writing needs to be enabled by writing 3Fh first. This register is reset at POR and gets loaded with the OTP fuse contents. |        |                                                                                                                                              |                                               |
| Bit       | Bit Name               | Default                                                                                                                                                                                            | Access |                                                                                                                                              | Bit Description                               |
| 7         | VOL_PIN_OFF            | 0                                                                                                                                                                                                  | R/W    | 0: VOL pin is enabled 1: line in volume settings can only be done via I2C. VOL_PIN_MODE has to be set to 1 in this mode.                     |                                               |
| 6         | VOL_PIN_MODE           | 0                                                                                                                                                                                                  | R/W    | 0: VOL pin is in potentiometer mode 1: VOL pin is in up/down button mode                                                                     |                                               |
| 5         | LIN_EN_OTP             | 0                                                                                                                                                                                                  | R/W    | 0: line input disabled 1: line input enabled                                                                                                 |                                               |
| 4         | MIC_EN_OTP             | 0                                                                                                                                                                                                  | R/W    | 0: microphone input stage disabled 1: normal operating in mono balanced                                                                      |                                               |
| 3         | HP_ON_OTP              | 0                                                                                                                                                                                                  | R/W    | This bit must always be enabled for proper operation of the headphone amplifier.  0: headphone stage not powered  1: headphone stage powered |                                               |
| 2:0       | LIN_MON_ATTEN<br><6:0> | 000                                                                                                                                                                                                | R/W    | Volume settings for line input<br>6dB and mute.<br>000: 0dB gain<br>001: -6dB gain<br><br>110: -36dB gain<br>111: MUTE                       | during monitor mode, adjustable in 7 steps of |



Table 32. GP\_OP Register

| Name  |                 |         |                 | Base                                                                                                                                                                                        | Default                                                                                        |  |
|-------|-----------------|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| GP_OP |                 |         |                 | 2-wire serial                                                                                                                                                                               | 00h (OTP)                                                                                      |  |
|       |                 |         | ОТІ             | OTP General Purpose Operational Amplifier Register                                                                                                                                          |                                                                                                |  |
|       |                 |         | ter, writing ne | eeds to be enabled by writing 1                                                                                                                                                             | ain and sets the HP input multiplexer. This is 10b to Reg 3Fh first. This register is reset at |  |
| Bit   | Bit Name        | Default | Access          |                                                                                                                                                                                             | Bit Description                                                                                |  |
| 7:6   | HP_MUX_OTP<1:0> | 00      | R/W             | Multiplexes the analog audio signal to HP amp  00: MIC: selects QMIC output  01:OP1: selects QOP1 output  10: - : do not use  11: open: no signal mixed together with the line input signal |                                                                                                |  |
| 0     | OP_ON           | 0       | R/W             | 0: OP1 and OP2 are switched 1: OP1 and OP2 are enabled                                                                                                                                      |                                                                                                |  |

Table 33. OTP\_SYS Register

|     | Name                     |         |        | Base                                                                                                                                                                                                               | Default         |
|-----|--------------------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|     | OTP_SYS                  |         |        | 2-wire serial                                                                                                                                                                                                      | 40h (OTP)       |
|     |                          |         |        | OTP System Setting                                                                                                                                                                                                 | s Register      |
|     | Offset: 35h              |         |        | em settings for OTP operation. This is a special register, writing needs to be enable g 3Fh first. This register is reset at POR and gets loaded with the OTP fuse content                                         |                 |
| Bit | Bit Name                 | Default | Access |                                                                                                                                                                                                                    | Bit Description |
| 7   | MAIN_LOCK                | 0       | R/W    | 0: additional bits can be fused inside the OTP 1: OTP fusing gets locked, no more changes can be done                                                                                                              |                 |
| 6   | TEST_BIT_3               | 10      | R      | for testing purpose only                                                                                                                                                                                           |                 |
| 5:4 | MON_HP_MUX<br><1:0>      | 00      | R/W    | Multiplexes the analog audio signal to HP amp in monitor mode  00: MIC: selects QMICL/R output  01: OP1: selects QOP1L/R outputs  10: -: do not use  11: open: no signal mixed together with the line input signal |                 |
| 1   | DISABLE_PWR_SAVE_O<br>TP | 0       | R/W    | This bit must be set to '1' for power savings.  0: Power savings enabled (This setting must be used)  1: Power savings disabled                                                                                    |                 |
| 0   | I2C                      | 0       | R/W    | C: I2C and stand alone mode start-up possible     C: chip starts-up in I2C mode only                                                                                                                               |                 |



Table 34. CONFIG\_1 Register

| Name     |            |         |        | Base                                                                         | Default                                                                    |  |  |
|----------|------------|---------|--------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|
| CONFIG_1 |            |         |        | 2-wire serial                                                                | 00h                                                                        |  |  |
|          |            |         |        | OTP Configuration Register                                                   |                                                                            |  |  |
|          |            |         |        | tion. This is a special register<br>s reset at POR and gets loade            | writing needs to be enabled by writing 9h to d with the OTP fuse contents. |  |  |
| Bit      | Bit Name   | Default | Access | Bit Description                                                              |                                                                            |  |  |
| 7:4      | -          | 0000    | n/a    |                                                                              |                                                                            |  |  |
| 3        | EXTBURNCLK | 0       | n/a    | 0: ext. clock for OTP burning disabled 1: ext. clock for OTP burning enabled |                                                                            |  |  |
| 2:0      | -          | 000     | n/a    |                                                                              |                                                                            |  |  |

Table 35. CONFIG\_2 Register

| Name     |                                   |                |             | Base                                                                                                                                                                | Default                                        |
|----------|-----------------------------------|----------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| CONFIG 2 |                                   |                |             | 2-wire serial 00h                                                                                                                                                   |                                                |
|          | OTP Access Configuration Register |                |             |                                                                                                                                                                     |                                                |
|          | Offset: 3Fh                       | Controls the O | TD accord T |                                                                                                                                                                     | g needs to be enabled by writing 9h to Reg 20h |
|          | <b>CC</b> C                       |                |             | t POR and gets loaded with the                                                                                                                                      |                                                |
| Bit      | Bit Name                          | Default        | Access      |                                                                                                                                                                     | Bit Description                                |
| 7:6      | -                                 | 000            | n/a         |                                                                                                                                                                     |                                                |
| 5        | TM34                              | 0              | n/a         | TM_REG34-35 and TMREG<br>either between Register band<br>34h-37h enabled.<br>0: test mode Registers 14h                                                             |                                                |
| 4        | BURNSW                            | 0              | n/a         | 0: BURN switch from LINL to VNEG is disabled 1: BURN switch from LINL to VNEG is enabled                                                                            |                                                |
| 3        | TM_REG34-35                       | 0              | n/a         | 0: test mode for Register 34h-35h disabled test mode for Register 14h-17h disabled 1: test mode for Register 34h-35h enabled test mode for Register 14h-17h enabled |                                                |
| 2        | TM_REG30-33                       | 0              | n/a         | 0: test mode for Register 30h-33h disabled test mode for Register 10h-13h disabled 1: test mode for Register 30h-33h enabled test mode for Register 10h-13h enabled |                                                |
| 1:0      | OTP_MODE<1:0>                     | 00             | R/W         | Controls the OTP access  00: READ  01: LOAD  10: WRITE  11: BURN                                                                                                    |                                                |



# **10 Application Information**

Figure 29. AS3420 Mono Bluetooth Feed Forward Application Example





# 11 Package Drawings and Marking

Figure 30. QFN Marking



Table 36. Package Code YYWWIZZ

| YY                          | WW                 | Х                | ZZ                              |
|-----------------------------|--------------------|------------------|---------------------------------|
| last two digits of the year | manufacturing week | plant identifier | free choice / traceability code |



Figure 31. AS3420 20-pin QFN (4x4mm) 0.5mm Pitch





# **Revision History**

| Revision | Date       | Owner | Description                     |
|----------|------------|-------|---------------------------------|
| 1.0      | 17.10.2011 | hgt   | initial release                 |
| 1.1      | 22.05.2012 | hgt   | changed bug in power save modes |

**Note:** Typos may not be explicitly mentioned under revision history.



# **12 Ordering Information**

The devices are available as the standard products shown in Table 37.

Table 37. Ordering Information

| Ordering Code   | Description                                    | Delivery Form           | Package                            |
|-----------------|------------------------------------------------|-------------------------|------------------------------------|
| AS3420-EQFP     | Mono Bluetooth Noise-Cancelling Speaker Driver | Tape & Reel<br>dry pack | QFN 20 [4.0x4.0x0.9mm] 0.5mm pitch |
| AS3420-EQFP-500 | Mono Bluetooth Noise-Cancelling Speaker Driver | Tape & Reel<br>dry pack | QFN 20 [4.0x4.0x0.9mm] 0.5mm pitch |

**Note:** All products are RoHS compliant and austriamicrosystems green.

Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect

For further information and requests, please contact us mailto:sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor



### Copyrights

Copyright © 1997-2011, austriamicrosystems AG, Tobelbaderstrasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### **Disclaimer**

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



### **Contact Information**

#### Headquarters

austriamicrosystems AG Tobelbaderstrasse 30 A-8141 Unterpremstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact