

# **AS3820**

# **16 Channel White LED Controller for LCD Backlight**

### **General Description**

The AS3820 is a 16 channels precision LED controller for use in LCD-backlight panels.

Dynamic power feedback controls the external power supply to guarantee best efficiency. Built-in safety features include thermal shutdown as well as open and short LED detection. The device is programmable via serial interface.

Ordering Information and Content Guide appear at end of datasheet.

### **Key Benefits & Features**

The benefits and features of AS3820, 16 Channel White LED Controller, are listed below:

Figure 1: **Added Value of Using AS3820** 

| Benefits                                    | Features                                                                                                             |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| All LED backlight topologies                | No limit of VLED or ILED, device is not exposed to<br>high voltage/high current                                      |
| Optimum power savings through local dimming | 16 fully flexible 12 bit PWM generators (period, high time, delay, revers)                                           |
| Highest brightness uniformity               | One global high accurate 10 bit DAC which sets the<br>LED current (±0.5% accuracy)                                   |
| Full platform approach                      | Dedicated device family (AS382x) <sup>(1)</sup> is available with<br>different number of channels, all SW compatible |
| Global dimming mode available               | AS3820E is pre-programed to external PWM mode. VSYNC pin is used as PWM input                                        |
| Synchronization with TV frame               | VSYNC and HSYNC inputs available as well as a digital PLL integrated (2)                                             |
| • Lowest BOM                                | Due to 2 pin concept of the output channel: no HV protection, no cascade FETs                                        |
| Digital enhanced DC-DC feedback             | Feedback function is compatible to every DC-DC architecture and configurable via SPI (2)                             |
| On chip safety features                     | Short/open LED detection, temperature shutdown,<br>register lock/unlock, SPI transfer checksum                       |

#### Note(s):

- 1. The device family AS382x includes AS3820, AS3821, AS3822, AS3823.
- 2. ams system patent



### **Applications**

The AS3820 is suitable for LED backlighting for LCD such as TV sets and monitors.

# **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: AS3820 Block Diagram



Page 2 ams Datasheet
Document Feedback [v2-00] 2015-Dec-23



# **Pin Assignments**

### 48-Pin QFN

Figure 3: QFN-48 Pin Assignments (Top View)



### 44-Pin LQFP

Figure 4: LQFP-44 Pin Assignments (Top View)



ams Datasheet [v2-00] 2015-Dec-23



# **Pin Descriptions**

Figure 5: Pin Descriptions

| Pin N | umber  | D: N            |          | 5                                                     |
|-------|--------|-----------------|----------|-------------------------------------------------------|
| QFN48 | LQFP44 | Pin Name        | Pin Type | Description                                           |
| 1     | 1      | G1              | A_I/O    | Connect to gate of external transistor                |
| 2     | 2      | S1              | A_I/O    | Connect to source of external transistor              |
| 3     | 3      | V3_2            | Р        | Digital supply output. Connect 2.2µF capacitor to GND |
| 4     | 4      | VSYNC           | DI_PD    | Vertical sync frequency                               |
| 5     | 5      | HSYNC           | DI_PD    | Clock input for PWM generators                        |
| 6     | 6      | V <sub>DD</sub> | Р        | Power supply. Connect 4.7µF bypass capacitor to GND   |
| 7     | 7      | FB2             | A_I/O    | Power supply feedback output2                         |
| 8     | 8      | FB1             | A_I/O    | Power supply feedback output1                         |
| 9     | 9      | VSSA            | Р        | GND                                                   |
| 10    |        | VSS_SENSE       | Р        | GND                                                   |
| 11    | 10     | S16             | A_I/O    | Connect to source of external transistor              |
| 12    | 11     | G16             | A_I/O    | Connect to gate of external transistor                |
| 13    | 12     | S15             | A_I/O    | Connect to source of external transistor              |
| 14    | 13     | G15             | A_I/O    | Connect to gate of external transistor                |
| 15    | 14     | S14             | A_I/O    | Connect to source of external transistor              |
| 16    | 15     | G14             | A I/O    | Connect to gate of external transistor                |
| 17    | 16     | S13             | A I/O    | Connect to source of external transistor              |
| 18    | 17     | G13             | A I/O    | Connect to gate of external transistor                |
| 19    | 18     | G12             | A I/O    | Connect to gate of external transistor                |
| 20    | 19     | S12             | A I/O    | Connect to source of external transistor              |
| 21    | 20     | G11             | A I/O    | Connect to gate of external transistor                |
| 22    | 21     | S11             | A I/O    | Connect to source of external transistor              |
| 23    | 22     | G10             | A I/O    | Connect to gate of external transistor                |
| 24    | 23     | S10             | A I/O    | Connect to source of external transistor              |
| 25    | 24     | G9              | A I/O    | Connect to gate of external transistor                |

Page 4ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



| Pin Number |        | Dia Nama | D: T     | December 1                                       |  |
|------------|--------|----------|----------|--------------------------------------------------|--|
| QFN48      | LQFP44 | Pin Name | Pin Type | Description                                      |  |
| 26         | 25     | S9       | A I/O    | Connect to source of external transistor         |  |
| 27         | 26     | xFAULT   | DO_OD    | Fault output. Open drain. Connect pullup to V3_2 |  |
| 28         |        | DCDCEN   | DO       | GPIO output to enable DC-DC converter            |  |
| 29         |        | MODE3D   | DO       | GPIO output to enable 3D mode                    |  |
| 30         | 27     | xCS      | DI_PU    | SPI interface chip select                        |  |
| 31         | 28     | SDO      | DO       | SPI interface data output. Tristate output       |  |
| 32         |        | V3_2     | Р        | Digital supply output.                           |  |
| 33         | 29     | SCL      | DI_PD    | SPI interface clock                              |  |
| 34         | 30     | SDI      | DI_PD    | SPI interface data input                         |  |
| 35         | 31     | S8       | A I/O    | Connect to source of external transistor         |  |
| 36         | 32     | G8       | A I/O    | Connect to gate of external transistor           |  |
| 37         | 33     | S7       | A I/O    | Connect to source of external transistor         |  |
| 38         | 34     | G7       | A I/O    | Connect to gate of external transistor           |  |
| 39         | 35     | S6       | A I/O    | Connect to source of external transistor         |  |
| 40         | 36     | G6       | A I/O    | Connect to gate of external transistor           |  |
| 41         | 37     | S5       | A I/O    | Connect to source of external transistor         |  |
| 42         | 38     | G5       | A I/O    | Connect to gate of external transistor           |  |
| 43         | 39     | G4       | A I/O    | Connect to gate of external transistor           |  |
| 44         | 40     | S4       | A I/O    | Connect to source of external transistor         |  |
| 45         | 41     | G3       | A I/O    | Connect to gate of external transistor           |  |
| 46         | 42     | S3       | A I/O    | Connect to source of external transistor         |  |



| Pin N | umber  | Pin Name      | Pin Type   | Description                              |
|-------|--------|---------------|------------|------------------------------------------|
| QFN48 | LQFP44 | i ili itallic | i iii iype | Description                              |
| 47    | 43     | G2            | A I/O      | Connect to gate of external transistor   |
| 48    | 44     | S2            | A I/O      | Connect to source of external transistor |
| EP    |        | VSSA          | Р          | Exposed PAD. Connect to VSSP             |

#### Note(s):

1. If an output channel X is not used, short Gx and Sx

The abbreviations used in Figure 5 are explained below:

A\_I/O: Analog Input/Output

P: Power

DO: Digital Output

DO\_OD: Digital Output Open Drain

DI: Digital Input

DI\_PU: Digital Input with Pull-Up Resistor
DI\_PD: Digital input with Pull-Down Resistor

Page 6ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



# **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 6: Absolute Maximum Ratings

| Symbol                | Parameter                        | Min         | Max         | Unit     |                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|-----------------------|----------------------------------|-------------|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Electrical Parameters |                                  |             |             |          |                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| V <sub>DDMAX</sub>    | Supply voltage                   | -0.3        | 7           | V        | Applicable for pin V <sub>DD</sub>                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Vanamax               | Maximum voltage analog pins      | -0.3        | 7           | V        | see note (1)                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Vdigmax               | Maximum voltage digital pins     | -0.3        | 5           | V        | see note (2)                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| l <sub>latch</sub>    | Latch-up immunity                | -100        | +100        | mA       | Norm: JEDEC 78                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                       | E                                | lectrostati | c Discharge |          |                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| ESD <sub>HBM</sub>    | Electrostatic discharge          | ±2          | 000         | V        | Norm: MIL 883 E Method 3015<br>Human body model                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                       | Temperatur                       | e Ranges a  | nd Storage  | Conditio | ns                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| T <sub>Jmax</sub>     | Junction temperature             |             | 150         | °C       |                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| Tstrg                 | Storage temperature range        | -55         | 150         | °C       |                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| T <sub>BODY</sub>     | Package body temperature         |             | 260         |          | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices".  The lead finish for Pb-free leaded packages is matte tin (100% Sn). |  |  |  |  |  |  |
| RH <sub>NC</sub>      | Relative humidity non-condensing | 5           | 85          | %        |                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| MSL                   | Moisture sensitivity level       | 3           |             |          | Represents a maximum floor<br>life time of 168h                                                                                                                                                                                                                                    |  |  |  |  |  |  |

#### Note(s):

- 1. Pins: FB1,FB2,G1-G16, S1-S16,VSYNC, HSYNC
- 2. Pins: V3\_2, SDI, SDO, SCL, xCS, MODE3D, DCDCEN, xFAULT

ams Datasheet Page 7
[v2-00] 2015-Dec-23
Document Feedback



# **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

# **Operating Conditions**

Figure 7: General Parameters

| Symbol | Parameter                         | Conditions                           | Min | Тур | Max | Unit |
|--------|-----------------------------------|--------------------------------------|-----|-----|-----|------|
| Rthca  | Thermal resistance case – ambient | See Thermal<br>Characteristics QFN48 |     |     |     | °C/W |
| Тј     | Junction<br>temperature           |                                      | -20 |     | 115 | °C   |

Figure 8: Power Supply

| Symbol               | Parameter                      | Conditions                                                                                                         | Min          | Тур | Max | Unit |
|----------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|-----|-----|------|
| $V_{DD}$             | Supply voltage                 |                                                                                                                    | 4.5          |     | 5.5 | V    |
| V3_2                 | Voltage regulator output       | I <sub>LOAD</sub> = 20mA                                                                                           | 3.0          | 3.2 | 3.4 | V    |
| V <sub>3_2_POR</sub> | Power-on reset level           | Circuit stays in power down until V3_2 reaches V <sub>3_2_POR</sub> 1.6                                            |              |     | 2.2 | V    |
| V <sub>DD_UVL</sub>  | Under voltage<br>lockout level | Current outputs are turned OFF if $V_{DD}$ is lower than $V_{DD\_UVL}$ . This is done by resetting the CURRx bits. | wer than 2.4 |     | 2.9 | V    |
| IDD_q                | Quiescent current              | V <sub>DD</sub> = 5V, Default setting,<br>PWM = 0                                                                  |              | 12  |     | mA   |
| IDD_r                | Supply current                 | V <sub>DD</sub> = 5V, HSYNC = 1MHz,<br>VSYNC = 480Hz,<br>Duty = 50%, VDAC=250mV                                    |              | 13  |     | mA   |

Page 8ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 9: Current Outputs

| Symbol       | Parameter                              | Conditions                                                                                                                               | Min  | Тур | Max             | Unit |
|--------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------|------|
| lled_500_250 | Trimmed current accuracy at 25°C       | Trimmed during production.<br>ILED = 100mA<br>DACref = 500mV, VDAC = 250mV<br>$T_J = 25^{\circ}$ C<br>(excluding error of external Rset) | -0.5 |     | +0.5            | %    |
| lch_250      | Channel to channel accuracy at 25°C    | ILED=100mA,<br>DACref = 500mV,<br>VDAC = 250mV, $T_J = 25^{\circ}C$<br>(excluding error of external Rset)                                | -0.2 |     | +0.2            | %    |
| lled_500_ALL | Current accuracy over VDAC             | DACref = $500$ mV,<br>VDAC = $200$ mV - $500$ mV<br>$T_J = 25$ °C<br>(excluding error of external Rset)                                  | -1.5 |     | +1.5            | %    |
| Iled_500_TMP | Current accuracy over<br>VDAC and Temp | DACref = $500$ mV,<br>VDAC = $200$ mV - $500$ mV<br>$T_J = -20$ °C to $115$ °C<br>(excluding error of external Rset)                     | -2   |     | +2              | %    |
| lled_800_250 | Trimmed current accuracy at 25°C       | Trimmed during production. ILED = 100mA, DACref = 800mV, VDAC = 250mV, $T_J = 25^{\circ}C$ (excluding error of external Rset)            | -0.5 |     | +0.5            | %    |
| lled_800_ALL | Current accuracy over VDAC             | DACref = $800$ mV,<br>VDAC = $200$ mV - $800$ mV<br>$T_J = 25$ °C<br>(excluding error of external Rset)                                  | -1.5 |     | +1.5            | %    |
| Iled_800_TMP | Current accuracy over<br>VDAC and Temp | DACref = $800$ mV,<br>VDAC = $200$ mV - $800$ mV<br>$T_J = -20$ °C to $115$ °C<br>(excluding error of external Rset)                     | -2   |     | +2              | %    |
| IGX          | Output current pin Gx                  |                                                                                                                                          | 3    |     | 4               | mA   |
| RGX          | Output resistor pin Gx                 |                                                                                                                                          |      | 1.0 | 1.3             | kΩ   |
| Vgx          | Output voltage pin Gx                  | Igx = 0mA                                                                                                                                |      |     | V <sub>DD</sub> | V    |

ams Datasheet Page 9
[v2-00] 2015-Dec-23
Document Feedback



Figure 10: Feedback Circuit, Fault Detectors

| Symbol                | Parameter                    | Conditions                | Min | Тур | Max | Unit |
|-----------------------|------------------------------|---------------------------|-----|-----|-----|------|
| IFBmax                | Feedback current<br>maximum  | V <sub>FB_X</sub> > 0.25V |     | 255 |     | μΑ   |
| FB_IDAC_<br>LSB       | FB_IDAC LSB                  |                           |     | 1   |     | μΑ   |
| Tovtemp               | Overtemperature limit        |                           | 130 | 140 | 150 | °    |
| Thyst                 | Overtemperature hysteresis   |                           |     | 10  |     | °C   |
| T <sub>shortmin</sub> | Minimum time to detect short |                           | 300 |     |     | μs   |

Figure 11: PWM Generators

| Symbol             | Parameter              | Conditions | Min | Тур | Max  | Unit |
|--------------------|------------------------|------------|-----|-----|------|------|
| f <sub>OSC</sub>   | Internal Clock for PWM |            | 400 | 500 | 600  | kHz  |
| f <sub>HSYNC</sub> | HSYNC frequency        |            | 100 |     | 2000 | kHz  |
| f <sub>VSYNC</sub> | VSYNC frequency        |            | 60  |     | 480  | Hz   |

Page 10ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 12: Digital Pins

| Symbol             | Parameter                                         | Min        | Тур | Max        | Units | Note    |
|--------------------|---------------------------------------------------|------------|-----|------------|-------|---------|
| V <sub>IH</sub>    | High level input voltage                          | 1.3        |     | V3_2 + 0.3 | V     |         |
| V <sub>IL</sub>    | Low level input voltage                           | -0.3       |     | 0.8        | ٧     |         |
| V <sub>OH</sub>    | High level output voltage                         | V3_2 - 0.3 |     |            | ٧     | I = 2mA |
| V <sub>OL</sub>    | Low level output voltage                          |            |     | 0.3        | ٧     | I = 2mA |
| V <sub>OL_PD</sub> | Low level output<br>voltage open drain<br>outputs |            |     | 0.3        | V     | I = 2mA |
| R_pu               | Input resistance pullup inputs                    |            | 300 |            | kΩ    |         |
| R_pd               | Input resistance pulldown inputs                  |            | 300 |            | kΩ    |         |

# **Timing Characteristics**

Figure 13: SPI Timings

| Symbol            | Parameter                       | Min | Тур | Max | Unit | Note |
|-------------------|---------------------------------|-----|-----|-----|------|------|
| f <sub>SCLK</sub> | SCLK frequency                  | 0   |     | 10  | MHz  |      |
| t1                | xCS setup time                  | 50  |     |     | ns   |      |
| t2                | xCS hold time                   | 100 |     |     | ns   |      |
| t3                | xCS disable time                | 100 |     |     | ns   |      |
| t4                | SDI setup time                  | 5   |     |     | ns   |      |
| t5                | SDI hold time                   | 5   |     |     | ns   |      |
| t6                | SCLK rise time                  | 5   |     |     | ns   |      |
| t7                | SCLK fall time                  | 5   |     |     | ns   |      |
| t8                | SCLK low time                   | 40  |     |     | ns   |      |
| t9                | SCLK high time                  | 40  |     |     | ns   |      |
| t10               | Output valid from SCLK low      | 10  |     |     | ns   |      |
| t11               | SCLK falling to xCS rising edge | 50  |     |     | ns   |      |

ams Datasheet Page 11
[v2-00] 2015-Dec-23
Document Feedback



# **Timing Diagrams**

Figure 14: SPI Input Timing



Figure 15: SPI Output Timing



Page 12ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



# **Pin Equivalent Circuits**

Figure 16: Pin Equivalent Circuits





# **Detailed Description**

Figure 17: Typical Application Circuit



Page 14ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



### **Current Outputs**

Figure 18: **Precision Current Sink** 



### **Precision Current Sink**

All current sinks are built with an internal error amplifier A1 and an external power transistor. The external transistor can either be a NMOS or a NPN bipolar transistor. For low EMI radiation the slew rate of the amplifier output voltage can be adjusted.

ams Datasheet Page 15 **Document Feedback** 



#### **Power Supply Feedback**

The gate driving voltage for the external transistor is monitored to adjust the power supply output. If this voltage gets to high a comparator enables counting up of the "idac\_fbX\_counter" with 256µs clock speed. This increases the output current of the FB-IDAC and so the output voltage of the external power supply can be increased via pin FB1 or pin FB2. The feedback function of each output can be assigned to either FB1 or FB2. The power supply feedback can be turned OFF for every current channel separately.

### **Manual Control of External Power Supply**

The counter value " $idac\_fbX\_counter$ " can also be preset by software if " $fbcounter\_man\_fx$ " =1. This enables software control of the external power supply output voltage.

### **Open LED Detection**

If open led detection is enabled a broken LED-string is detected during PWM=1. If a LED-string is broken and the feedback function is enabled, the " $idac\_fbx\_counter$ " will count up in order to increase the power supply output voltage. After the " $idac\_fbx\_counter$ " has reached its maximum value, a debounce counter is started. In order to run the debounce counter, the corresponding PWM-signal has to be high for more than 150 $\mu$ s. After the debounce couter has counted up for 32ms, the corresponding " $OPENLED\_x$ " bit is set and the output xFAULT = "0".

Figure 19: Open LED Detection



Page 16

Document Feedback

[v2-00] 2015-Dec-23



#### **Short LED Detection**

Short LED detection is implemented in two different ways:

- 1. With a built-in self-test (Short-BIST) circuit.
- 2. With two comparator inputs for monitoring external voltages (Short-COMP).

Figure 20: Short-COMP Block Diagram



The external voltage is divided by an external resistor and an internal current source. The output of the comparators only takes effect if all selected PWM-signals are "1" for a minimum time of "Tshortmin" at the same time. The selection of Short1 or Short2 Group is done by "fb\_ON\_x" and "fb\_sel\_X".

ams Datasheet Page 17
[v2-00] 2015-Dec-23 Document Feedback



#### DAC

The reference voltage for the output stage is generated by an internal 10-bit DAC. The DAC reference can be selected between 500mV and 800mV depending on register settings. The DAC is trimmed during production with

DACref = 800mV/VDAC = 250mV and

DAQref = 500mV/ VDAC = 250mV to guarantee an output current accuracy of  $\pm 0.5\%$  on every current output.

Figure 21: DAC and DAC Reference Generation



The DAC output voltage can be calculated with:

(EQ1) 
$$VDAC = \frac{DACref}{1024} \times DAC$$

DAC...10-bit data value

DACref...DAC reference voltage 500mV or 800mV

Page 18
Document Feedback
[v2-00] 2015-Dec-23



# Registers in Current Output Stage

ACCESS: R...read, W...write, AS...async set, AC...async clear, WC...write clear

Figure 22: CUR\_ON\_1

| RegAddr: 0x01 |               | CUR_ON_1 |        |                                                                 |
|---------------|---------------|----------|--------|-----------------------------------------------------------------|
| Bit           | Bit Name      | Default  | Access | Bit Description                                                 |
| 7:0           | CURR1 - CURR8 | 00000000 | RW_AC  | Enables or disables current outputs. 0: Output OFF 1: Output ON |

Figure 23: CUR\_ON\_2

| RegAddr: 0x02 |                | CUR_ON_2 |        |                                                                 |
|---------------|----------------|----------|--------|-----------------------------------------------------------------|
| Bit           | Bit Name       | Default  | Access | Bit Description                                                 |
| 7:0           | CURR9 – CURR16 | 00000000 | RW_AC  | Enables or disables current outputs. 0: Output OFF 1: Output ON |

ams Datasheet Page 19 [v2-00] 2015-Dec-23 Document Feedback



Figure 24: Fault\_1

| RegAddr: 0x03 |               | Fault_1 |        |                                                                                                                                                   |  |
|---------------|---------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name      | Default | Access | Bit Description                                                                                                                                   |  |
| 7             | Autotoff_uv   | 1       | RW     | 1Undervoltage lockout:  If V <sub>DD</sub> < V <sub>DD_UVL</sub> channels are turned OFF by resetting CURRx-bits.                                 |  |
| 6             | Short_bist_en | 0       | RW_AC  | 1Starts built-in self-test (BIST) for short detection. Bit is cleared after BIST has finished.                                                    |  |
| 5:4           | Short_cmp_en  | 00      | RW     | Short detection with comparators: Not available in LQFP44 00OFF 01Enables short comp 1 10Enables short comp 2 11Enables short comp 1 and comp 2   |  |
| 3             | Retrial_open  | 0       | RW     | 1 Retrial open detection after autotoff_open was triggered                                                                                        |  |
| 2             | Autotoff_ot   | 1       | RW     | Automatic output turn OFF at overtemperature  0 Do not turn OFF current outputs on overtemperature  1 Turn OFF current outputs on overtemperature |  |
| 1             | Open_en       | 0       | RW     | 1 Enable open LED detection for all channels                                                                                                      |  |
| 0             | Autotoff_open | 0       | RW     | Automatic feedback turn OFF on open LED detection 0 Do not turn OFF feedback on open LED detection 1 Turn OFF feedback on open LED detection      |  |

Page 20ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 25: GPIO\_CTRL

| RegAddr: 0x04 |               | GPIO_CTRL |        |                                                                                                                                                                |
|---------------|---------------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit           | Bit Name      | Default   | Access | Bit Description                                                                                                                                                |
| 7:6           | xFAULT_config | 0         | RW     | Output configuration pin xFAULT: 00Open Drain 01Push/Pull 10Hi-Z, input only 11No effect                                                                       |
| 5:4           | Mode3D_config | 0         | RW     | Output configuration pin Mode3D: Not<br>available in LQFP44<br>00Open Drain<br>01Push/Pull<br>10Hi-Z, input only, SHORT COMP 2 INPUT<br>enabled<br>11No effect |
| 3             | Mode3D        | 0         | RW     | 0Pin Mode3D = 0 Not Available in<br>LQFP44<br>1Pin Mode3D = 1                                                                                                  |
| 2:1           | DCDCEN_config | 0         | RW     | Output configuration pin DCDCEN: Not<br>available in LQFP44<br>00Open Drain<br>01Push/Pull<br>10Hi-Z, input only, SHORT COMP 1 INPUT<br>enabled<br>11No effect |
| 0             | DCDCEN        | 0         | RW     | 0Pin DCDCEN = 0 not available in LQFP44<br>1Pin DCDCEN = 1                                                                                                     |

Figure 26: FB\_SEL1

| RegAddr: 0x05 |                     | FB_SEL1  |        |                                                                                                                                                                      |
|---------------|---------------------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit           | Bit Name            | Default  | Access | Bit Description                                                                                                                                                      |
| 7:0           | Fb_sel_1 – Fb_sel_8 | 00000000 | RW     | Select FB-channel for current outputs 1 to 8<br>0Select FB channel FB1 and short-compar-<br>ator group 1<br>1Select FB channel FB2 and short-compar-<br>ator group 2 |

Page 21 ams Datasheet Document Feedback



Figure 27: FB\_SEL2

| RegAddr: 0x06 |                      | FB_SEL2  |        |                                                                                                                                                                       |
|---------------|----------------------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit           | Bit Name             | Default  | Access | Bit Description                                                                                                                                                       |
| 7:0           | Fb_sel_9 – Fb_sel_16 | 00000000 | RW     | Select FB-channel for current outputs 9 to 16<br>0Select FB channel FB1 and short-compar-<br>ator group 1<br>1Select FB channel FB2 and short-compar-<br>ator group 2 |

Figure 28: CURR\_CTRL

| RegAddr: 0x07 |               | CURR_CTRL |        |                                                                                                                     |  |
|---------------|---------------|-----------|--------|---------------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name      | Default   | Access | Bit Description                                                                                                     |  |
| 7:6           | Sel_ac        | 00        | RW     | Do not change                                                                                                       |  |
| 5             | Fb_ac_off     | 0         | RW     | 0AC feedback enabled 1AC feedback disabled (external BJT) If Ib_comp=1, FB_ac_off = 1 must be set                   |  |
| 4             | lb_comp       | 0         | RW     | 0Bias current compensation OFF 1Bias current compensation ON (external BJT) If Ib_comp=1, FB_ac_off = 1 must be set |  |
| 3             | DACref_buffer | 0         | RW     | 0DAC output is buffered 1DAC output is unbuffered                                                                   |  |
| 2             | DACref        | 0         | RW     | 0DACref = 500mV<br>1DACref = 800mV                                                                                  |  |
| 1:0           | Slew_rate     | 00        | RW     | Select slew rate of output drivers. (Slew rate of VREF) 00250mV/16μs 01250mV/8μs 10250mV/4μs 11250mV/2μs            |  |

Page 22ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



### Figure 29: $SHORTLED\_1$

| RegAddr: 0x08 |                            | SHORTLED_1 |        |                                                                                                   |
|---------------|----------------------------|------------|--------|---------------------------------------------------------------------------------------------------|
| Bit           | Bit Name                   | Default    | Access | Bit Description                                                                                   |
| 7:0           | SHORTLED_1 –<br>SHORTLED_8 | 00000000   | R/WC   | Indicates short LED found with BIST on outputs 1 to 8 0No short LED detected 1 Short LED detected |

Figure 30:  $SHORTLED\_2$ 

| RegAddr: 0x09 |                             | SHORTLED_2 |        |                                                                                                    |
|---------------|-----------------------------|------------|--------|----------------------------------------------------------------------------------------------------|
| Bit           | Bit Name                    | Default    | Access | Bit Description                                                                                    |
| 7:0           | SHORTLED_9 –<br>SHORTLED_16 | 00000000   | R/WC   | Indicates short LED found with BIST on outputs 9 to 16 0No short LED detected 1 Short LED detected |

Figure 31: OPENLED\_1

| RegAddr: 0x0A |                          | OPENLED_1 |        |                                                                                          |
|---------------|--------------------------|-----------|--------|------------------------------------------------------------------------------------------|
| Bit           | Bit Name                 | Default   | Access | Bit Description                                                                          |
| 7:0           | OPENLED_1 –<br>OPENLED_8 | 00000000  | AS/WC  | Indicates open LED condition on outputs 1 to 8 0No open LED detected 1 Open LED detected |

Page 23 ams Datasheet Document Feedback



Figure 32: OPENLED\_2

| RegAddr: 0x0B |                           | OPENLED_2 |        |                                                                                           |
|---------------|---------------------------|-----------|--------|-------------------------------------------------------------------------------------------|
| Bit           | Bit Name                  | Default   | Access | Bit Description                                                                           |
| 7:0           | OPENLED_9 –<br>OPENLED_16 | 00000000  | AS/WC  | Indicates open LED condition on outputs 9 to 16 0No open LED detected 1 Open LED detected |

Figure 33: FB\_ON\_1

| RegAddr: 0x0E |                           | FB_ON_1  |        |                                                                                                               |
|---------------|---------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------|
| Bit           | Bit Name                  | Default  | Access | Bit Description                                                                                               |
| 7:0           | FB_CURR_1 –<br>FB_CURR _8 | 00000000 | RW     | Enables or disables feedback function of output channels  0No feedback function on CURRx  1 Function on CURRx |

Figure 34: FB\_ON\_2

| RegAddr: 0x0F |                            | FB_ON_2  |        |                                                                                                               |  |
|---------------|----------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name                   | Default  | Access | Bit Description                                                                                               |  |
| 7:0           | FB_CURR_9 –<br>FB_CURR _16 | 00000000 | RW     | Enables or disables feedback function of output channels  0No feedback function on CURRx  1 Function on CURRx |  |

Figure 35: VDAC\_H / VDAC\_L

| RegAddr: 0x0C | RegAddr: 0x0D | VDAC_H / VDAC_L |        |                 |
|---------------|---------------|-----------------|--------|-----------------|
| Bit           | Bit           | Default         | Access | Bit Description |
| 7:0           | 1:0           | 0x80, 0x00      | RW     | DAC input [9:0] |

Page 24ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 36: IDAC\_FB1\_COUNTER

| RegAddr: 0x10 |                  | IDAC_FB1_COUNTER |        |                                                                                                              |  |
|---------------|------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name         | Default          | Access | Bit Description                                                                                              |  |
| 7:0           | IDAC_FB1_COUNTER | 00000000         | RW     | Feedback 1 counter value. Can be overwritten if Fb_cnt_man_fb1 = 1 0x00 FB-current 0µA 0xFF FB-current 255µA |  |

Figure 37: IDAC\_FB2\_COUNTER

| RegAddr: 0x11 |                  | IDAC_FB2_COUNTER |        |                                                                                                              |  |
|---------------|------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name         | Default          | Access | Bit Description                                                                                              |  |
| 7:0           | IDAC_FB2_COUNTER | 00000000         | RW     | Feedback 2 counter value. Can be overwritten if Fb_cnt_man_fb2 = 1 0x00 FB-current 0µA 0xFF FB-current 255µA |  |

Page 25 ams Datasheet [v2-00] 2015-Dec-23 Document Feedback



# Figure 38: FBLOOP\_CTRL

| RegAddr: 0x12 |                 | FBLOOP_CTRL |        |                                                                                                  |  |
|---------------|-----------------|-------------|--------|--------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name        | Default     | Access | Bit Description                                                                                  |  |
| 7:6           | Vtrip           | 00          | RW     | Select gate trip voltage for feedback 005*(VDD/6) 01 4*(VDD/6) 10 3*(VDD/6) 11 2*(VDD/6)         |  |
| 5             | Fb_cnt_man_fb2  | 0           | RW     | 0FB2 counter runs automatically in feedback loop 1FB2 counter is set manual                      |  |
| 4             | Fb_cnt_man_fb1  | 0           | RW     | 0FB1 counter runs automatically in feedback loop 1FB1 counter is set manual                      |  |
| 3:2           | Fbcount_dn_time | 01          | RW     | FB1 and FB2 counter down counting clock cycle. <sup>(1)</sup> 00512μs 012048μs 104096μs 118192μs |  |
| 1:0           | Fbcount_up_time | 01          | RW     | FB1 and FB2 counter up counting clock<br>cycle<br>001024µs<br>01 256µs<br>10 64µs<br>11 16µs     |  |

#### Note(s):

1. Down counting starts after 200ms delay time

Page 26ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 39: STATUS

| RegAddr: 0x60 |                | STATUS  |        |                                                            |  |
|---------------|----------------|---------|--------|------------------------------------------------------------|--|
| Bit           | Bit Name       | Default | Access | Bit Description                                            |  |
| 7             | STAT novsync   | 0       | R      | 1Indicates missing Vsync signal for lon-<br>ger than 100ms |  |
| 6             | STAT OT        | 0       | R      | 1Indicates Overtemperature fault happened                  |  |
| 5             | STAT Open      | 0       | R      | 1Indicates open detection fault happened                   |  |
| 4             | Short_bist     | 0       | R      | 1Indicates a short bist interrupt                          |  |
| 3             | Vcnt underflow | 0       | AS_WC  | 1VSYNC signal to fast                                      |  |
| 2             | Short2         | 0       | AS_WC  | 1Indicates short on channel group 2                        |  |
| 1             | Short1         | 0       | AS_WC  | 1Indicates short on channel group 1                        |  |
| 0             | Power_good     | 0       | R      | 1Power good. Indicates that VDD is greater than VDD_UVL    |  |

Figure 40: SHORT\_BIST\_CTRL1

| RegAddr: 0x63 |               | SHORT_BIST_CTRL1 |        |                                                                                                                                               |  |
|---------------|---------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name      | Default          | Access | Bit Description                                                                                                                               |  |
| 7:5           |               | 000              | R      | Do not change                                                                                                                                 |  |
| 4             | BIST_retrial  | 0                | RW     | 0No BIST retrial<br>1Short BIST retrial after 1 second                                                                                        |  |
| 3             | BIST_steptime | 0                | RW     | BIST counter step down time<br>064µs/step<br>1128µs/step                                                                                      |  |
| 2             | Autotoff_BIST | 0                | RW     | 1Shorted channels found by BIST are turned OFF                                                                                                |  |
| 1:0           | BIST_wait     | 0                | RW     | Wait after max step down value of counter is reached. 00No wait 01Wait 1 VSYNC pulse 10Wait 2 VSYNC pulses 11Wait 3 VSYNC pulses see note (1) |  |

### Note(s):

ams Datasheet Page 27
[v2-00] 2015-Dec-23 Document Feedback

<sup>1.</sup> This option is necessary for phase shifted PWM. To ensure each channel is tested.



Figure 41: SHORT\_BIST\_MAXSTEP

| RegAddr: 0x64 |             | SHORT_BIST_MAXSTEP |        |                                                 |  |
|---------------|-------------|--------------------|--------|-------------------------------------------------|--|
| Bit           | Bit Name    | Default            | Access | Bit Description                                 |  |
| 7:0           | BISTmaxstep | 11111111           | RW     | Maximum down-counts of IDAC counter during BIST |  |

Figure 42: SHORT\_BIST\_CTRL2

| RegAddr: 0x65 |               | SHORT_BIST_CTRL2 |        |                                                                                                                                                                                     |  |
|---------------|---------------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name      | Default          | Access | Bit Description                                                                                                                                                                     |  |
| 7:6           |               | 00               | R      | Do not change                                                                                                                                                                       |  |
| 5             | COMP_retrial  | 0                | RW     | 0No COMP retrial 1Short COMP retrial after 1 second                                                                                                                                 |  |
| 4             | Autotoff_COMP | 0                | RW     | 1Shorted channels found by COMP are turned OFF                                                                                                                                      |  |
| 3:0           | COMP_LEVEL    | 1010             | RW     | Short detection voltage based on external 100k resistor 00002V 00013V 00104V 00115V 01006V 01017V 01108V 01119V 100010V 100111V 101012V 101113V 1110113V 1110113V 1110113V 1111113V |  |

Page 28ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



### Figure 43: COMPREG\_1

| RegAddr: 0x6C |                        | COMPREG_1 |        |                           |  |
|---------------|------------------------|-----------|--------|---------------------------|--|
| Bit           | Bit Name               | Default   | Access | Bit Description           |  |
| 7:0           | CompReg1 –<br>CompReg8 | 00000000  | AS/AR  | Status of trip comparator |  |

# Figure 44: COMPREG\_2

| RegAddr: 0x6D |                         | COMPREG_2 |        |                           |  |
|---------------|-------------------------|-----------|--------|---------------------------|--|
| Bit           | Bit Name                | Default   | Access | Bit Description           |  |
| 7:0           | CompReg9 –<br>CompReg16 | 00000000  | AS/AR  | Status of trip comparator |  |

ams Datasheet Page 29
[v2-00] 2015-Dec-23 Document Feedback



#### **PWM Generators**

Figure 45: PWM Generators



#### **Clock and Reset**

The clock for the built-in PWM generators can be one of three different sources listed below:

- 1. Internal RC oscillator with 500KHz
- 2. External clock signal. This is usually the HSYNC signal of the TV.
- 3. Digital PLL (DPLL) clock derived from Vsync

Page 30

Document Feedback

[v2-00] 2015-Dec-23



### **Digital PLL**

A DPLL can be used to generate a PWM input clock with a frequency that is a multiple of the VSYNC frequency. The frequency multiplication factor can be controlled to be either "PWMperiod" or "PLLmulti" by control bit "PLL\_per\_sel".

By default "PLL\_per\_sel"=0 to control the frequency by "PWMperiod" which also defines the period for the PWM generators.

If necessary, control bit "PLL\_per\_sel" can be set to control the frequency multiplication by register "PLLmulti" with 16-bit resolution and independently of PWMperiod.

PLL\_per\_sel = 0 (Default):

(EQ2)  $f_{DPLLout} = f_{VSYNC} \cdot PWMperiod$ 

PLL per sel = 1:

(EQ3)  $f_{DPLLout} = f_{VSYNC} \cdot PLLmulti$ 

The VSYNC frequency is determined by measuring the VSYNC period with an internal clock. Since the internal clock and the external VSYNC signal are asynchronous, the result of the measurement will jitter by one internal clock cycle. Therefore the generated DPLL-frequency jitters by one clock cycle.

In order to prevent starting of a new PWM-period at the end of the current PWM-period due to this jitter it is recommended to use the following setting:

- Set PLL\_per\_sel = 1
- Set PLLmulti = PWMperiod 1

By either changing the input frequency at VSYNC or by changing the divider setting the DPLL will need up to 4 VSYNC cycles to settle to the new value.

If  $f_{VSYNC} > 8MHz/PLLmulti$ , the bit  $V_{CNT}$  is set and a fault is indicated.

ams Datasheet Page 31
[v2-00] 2015-Dec-23 Document Feedback



#### **PWM Counter**

Figure 46: PWM Counter



Each PWM-generator is build with a 13bit counter and digital comparators. The counter is counting up with t<sub>clk</sub> until the value stored in "PWMper" is reached. This resets the counter and starts the next period. While the counter value is below "PWMxHT" the PWM-signal is "1", the rest of the period the PWM-signal is "0". The output of each PWM-generator can also be inverted by means of the "PWMrev".

Figure 47: PWMx, VSYNC and CLK Timing Diagram



Page 32

Document Feedback

[v2-00] 2015-Dec-23



### SPI Data Update, UPDATEmode Bit

The PWM-settings that are programmed via the SPI-Interface take effect depending on the status of the "UPDATEmode"-bit.

If UPDATEmode = 1 new data from the serial interface are stored at the next rising edge of VSYNC

If UPDATEmode = 0 new data from the serial interface are stored immediately after xCS goes high and will take effect after current PWM cycle is finished. In this mode the values in the PWMxdel registers are ignored. There will be no Delay on the PWM signals.

Figure 48: UPDATEmode



The PWMxHT-values are double buffered. HighTime values for the next VSYNC can be written even when the current HighTime is not finished.

Within the first two HSYNC pulses after rising VSYNC no SPI data transfer is allowed.

ams Datasheet Page 33
[v2-00] 2015-Dec-23
Document Feedback



#### **Direct PWM Mode**

The internal signals PWMx can also be direct applied at the VSYNC input if the bit Direct PWM =1.

In this mode the default driver has the following configuration:

- All current outputs are ON
- All feedback controls are enabled and connected to FB1
- Open LED detection is enabled
- Open LED detection auto turn OFF function is enabled
- Open LED detection retrial function is enabled
- Short LED detection (Short-COMP) is enabled
- Short LED detection auto turn OFF function is enabled
- Undervoltage lockout and overtemperature detection are enabled

In this mode the device starts with default settings and can still be programmed via SPI.

#### **VSYNC** Detect

If the bit "VSYNCdet" is set (Register "PWM\_CTRL") the VSYNC detector monitors the presence of a VSYNC signal.

If the VSYNC signal is missing for more than 100ms the following changes are done:

- In Register "STATUS" the bit "STAT novsync" ist set.
- Output xFAULT is acitivated (LOW)
- Current outputs are turned OFF. All register settings remain while the outputs are turned OFF.

If the VSYNC signal is applied again the following changes are done:

- In Register "STATUS" the bit "STAT novsync" ist reset.
- Output xFAULT is deactivated
- Current outputs are turned ON.

#### **VSYNC Duration**

Since the VSYNC input is connected to an edge detector, there is no restriction on the duration of the VSYNC pulse.

Page 34

Document Feedback [v2-00] 2015-Dec-23



# **Registers in PWM Generators**

Figure 49: PWM\_CTRL

| RegAddr: 0x13 |             | PWM_CTRL |        |                                                                                                                                                                                                |  |
|---------------|-------------|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit           | Bit Name    | Default  | Access | Bit Description                                                                                                                                                                                |  |
| 7             | PLL_per_sel | 0        | RW     | DPLL frequency generation 0DPLL-period = Vsync*PWMperiod 1DPLL-period = Vsync*PLLmulti                                                                                                         |  |
| 6             | ClockSrc1   | 0        | RW     | Clock source for internal PWM-generators 0Internal RC oscillator or HSYNC (depending on ClockSrc0) 1PLL output                                                                                 |  |
| 5             | Pwm_rev     | 0        | RW     | 0Normal PWM operation<br>1PWM signals are inverted                                                                                                                                             |  |
| 4             | VSYNCdet    | 0        | RW_AS  | Enable VSYNC detection 0VSYNC-detection OFF 1 VSYNC-detection ON. All current outputs are turned OFF if VSYNC signal is missing for 100ms                                                      |  |
| 3             | VSYNCedge   | 0        | RW     | Defines VSYNC trigger edge 0VSYNC trigger on rising edge 1VSYNC trigger on falling edge                                                                                                        |  |
| 2             | Direct_PWM  | 0        | RW_AS  | Select external or internal PWM signal 0PWM signal is generated internally 1PWM signal is applied externally at pin VSYNC Factory trim bit is read during startup. See section Direct PWM Mode |  |
| 1             | Update_Mode | 0        | RW     | Defines when internal registers are updated 0Registers updated with rising edge of xCS 1Registers updated with next VSYNC-edge                                                                 |  |
| 0             | ClockSrc0   | 0        | RW     | Clock source for internal PWM-generators 0Internal RC oscillator 1External Pin HSYNC see note (1)                                                                                              |  |

### Note(s):

1. This bit only takes effect when ClockSrc1 = 0

ams Datasheet Page 35 Document Feedback



Figure 50: **PWMperiod** 

| RegAddr: 0x15 | RegAddr: 0x14 | PWMperiod  |        |                              |
|---------------|---------------|------------|--------|------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description              |
| 4:0           | 7:0           | 0x00, 0x00 | RW     | PWMper[12:0] sets PWM period |

Figure 51: PWM1delay

| RegAddr: 0x17 | RegAddr: 0x16 | PWM1delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM1del[11:0] sets PWM1 delay |

Figure 52: PWM2delay

| RegAddr: 0x19 | RegAddr: 0x18 | PWM2delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM2del[11:0] sets PWM2 delay |

Figure 53: PWM3delay

| RegAddr: 0x1B | RegAddr: 0x1A | PWM3delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM3del[11:0] sets PWM3 delay |

Page 36 ams Datasheet **Document Feedback** [v2-00] 2015-Dec-23



# Figure 54: PWM4delay

| RegAddr: 0x1D | RegAddr: 0x1C | PWM4delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM4del[11:0] sets PWM4 delay |

# Figure 55: PWM5delay

| RegAddr: 0x1F | RegAddr: 0x1E | PWM5delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM5del[11:0] sets PWM5 delay |

# Figure 56: PWM6delay

| RegAddr: 0x21 | RegAddr: 0x20 | PWM6delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM6del[11:0] sets PWM6 delay |

# Figure 57: PWM7delay

| RegAddr: 0x23 | RegAddr: 0x22 | PWM7delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM7del[11:0] sets PWM7 delay |

ams Datasheet Page 37
[v2-00] 2015-Dec-23 Document Feedback



Figure 58: PWM8delay

| RegAddr: 0x25 | RegAddr: 0x24 | PWM8delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM8del[11:0] sets PWM8 delay |

Figure 59: PWM9delay

| RegAddr: 0x27 | RegAddr: 0x26 | PWM9delay  |        |                               |
|---------------|---------------|------------|--------|-------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description               |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM9del[11:0] sets PWM9 delay |

Figure 60: PWM10delay

| RegAddr: 0x29 | RegAddr: 0x28 | PWM10delay |        |                                 |
|---------------|---------------|------------|--------|---------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description                 |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM10del[11:0] sets PWM10 delay |

Figure 61: PWM11delay

| RegAddr: 0x2B | RegAddr: 0x2A | PWM11delay |        |                                 |
|---------------|---------------|------------|--------|---------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description                 |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM11del[11:0] sets PWM11 delay |

Page 38 ams Datasheet **Document Feedback** [v2-00] 2015-Dec-23



# Figure 62: PWM12delay

| RegAddr: 0x2D | RegAddr: 0x2C | PWM12delay |        |                                 |
|---------------|---------------|------------|--------|---------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description                 |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM12del[11:0] sets PWM12 delay |

Figure 63: PWM13delay

| RegAddr: 0x2F | RegAddr: 0x2E | PWM13delay |        |                                 |
|---------------|---------------|------------|--------|---------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description                 |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM13del[11:0] sets PWM13 delay |

Figure 64: PWM14delay

| RegAddr: 0x31 | RegAddr: 0x30 | PWM14delay |        |                                 |
|---------------|---------------|------------|--------|---------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description                 |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM14del[11:0] sets PWM14 delay |

Figure 65: PWM15delay

| RegAddr: 0x33 | RegAddr: 0x32 | PWM15delay |        |                                 |
|---------------|---------------|------------|--------|---------------------------------|
| Bit           | Bit           | Default    | Access | Bit Description                 |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM15del[11:0] sets PWM15 delay |

ams Datasheet Page 39
[v2-00] 2015-Dec-23 Document Feedback



# Figure 66: PWM16delay

| RegAddr: 0x35 | RegAddr: 0x34 | PWM16delay |        |                                 |  |
|---------------|---------------|------------|--------|---------------------------------|--|
| Bit           | Bit           | Default    | Access | Bit Description                 |  |
| 3:0           | 7:0           | 0x00, 0x00 | RW     | PWM16del[11:0] sets PWM16 delay |  |

# Figure 67: LOCKUNLOCK

| RegAddr: 0x36 |            | LOCKUNLOCK |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|---------------|------------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit           | Bit Name   | Default    | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 7:0           | LOCKUNLOCK | 0x00       | RW     | MagicByte to lock and unlock writing and reading of registers  Writing into register: 0xCXUnlock register Group1. Writing enabled 0xXAUnlock register Group2. Writing enabled 0xCAUnlock register Group1 and Group2. Writing enabled  0xAXLock register Group1. Writing disabled 0xXCLock register Group2. Writing disabled 0xACLock register Group1 and Group2. Writing disabled  XDon't care. All other values do not change the status of LOCKUNLOCK.  Reading from register: 0x00Group1 and Group2 are locked 0x01Group1 is unlocked 0x02Group2 is unlocked 0x03Group1 and Group2 are unlocked |  |  |

Page 40ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



# Figure 68: PWM1hightime

| RegAddr: 0x38 | RegAddr: 0x37 | PWM1hightime |        |                                  |
|---------------|---------------|--------------|--------|----------------------------------|
| Bit           | Bit           | Default      | Access | Bit Description                  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM1HT[11:0] sets PWM1 high time |

Figure 69: PWM2hightime

| RegAddr:<br>0x3A | RegAddr: 0x39 | PWM2hightime |        |                                  |
|------------------|---------------|--------------|--------|----------------------------------|
| Bit              | Bit           | Default      | Access | Bit Description                  |
| 3:0              | 7:0           | 0x00, 0x00   | RW     | PWM2HT[11:0] sets PWM2 high time |

Figure 70: PWM3hightime

| RegAddr: 0x3C | RegAddr: 0x3B | PWM3hightime |        |                                  |
|---------------|---------------|--------------|--------|----------------------------------|
| Bit           | Bit           | Default      | Access | Bit Description                  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM3HT[11:0] sets PWM3 high time |

Figure 71: PWM4hightime

| RegAddr: 0x3E | RegAddr: 0x3D | PWM4hightime |        |                                  |
|---------------|---------------|--------------|--------|----------------------------------|
| Bit           | Bit           | Default      | Access | Bit Description                  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM4HT[11:0] sets PWM4 high time |

ams Datasheet Page 41
[v2-00] 2015-Dec-23
Document Feedback



Figure 72: PWM5hightime

| RegAddr: 0x40 | RegAddr: 0x3F | PWM5hightime |        |                                  |  |
|---------------|---------------|--------------|--------|----------------------------------|--|
| Bit           | Bit           | Default      | Access | Bit Description                  |  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM5HT[11:0] sets PWM5 high time |  |

Figure 73: PWM6hightime

| RegAddr: 0x42 | RegAddr: 0x41 | PWM6hightime |        |                                  |
|---------------|---------------|--------------|--------|----------------------------------|
| Bit           | Bit           | Default      | Access | Bit Description                  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM6HT[11:0] sets PWM6 high time |

Figure 74: PWM7hightime

| RegAddr: 0x44 | RegAddr: 0x43 | PWM7hightime |        |                                  |
|---------------|---------------|--------------|--------|----------------------------------|
| Bit           | Bit           | Default      | Access | Bit Description                  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM7HT[11:0] sets PWM7 high time |

Figure 75: PWM8hightime

| RegAddr: 0x46 | RegAddr: 0x45 | PWM8hightime |        |                                  |  |
|---------------|---------------|--------------|--------|----------------------------------|--|
| Bit           | Bit           | Default      | Access | Bit Description                  |  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM8HT[11:0] sets PWM8 high time |  |

Page 42ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



# Figure 76: PWM9hightime

| RegAddr: 0x48 | RegAddr: 0x47 | PWM9hightime |        |                                  |  |
|---------------|---------------|--------------|--------|----------------------------------|--|
| Bit           | Bit           | Default      | Access | Bit Description                  |  |
| 3:0           | 7:0           | 0x00, 0x00   | RW     | PWM9HT[11:0] sets PWM9 high time |  |

Figure 77: PWM10hightime

| RegAddr: 0x4A | RegAddr: 0x49 | PWM10hightime |        |                                    |  |
|---------------|---------------|---------------|--------|------------------------------------|--|
| Bit           | Bit           | Default       | Access | Bit Description                    |  |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM10HT[11:0] sets PWM10 high time |  |

Figure 78: PWM11hightime

| RegAddr: 0x4C | RegAddr: 0x4B | PWM11hightime |        |                                    |
|---------------|---------------|---------------|--------|------------------------------------|
| Bit           | Bit           | Default       | Access | Bit Description                    |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM11HT[11:0] sets PWM11 high time |

Figure 79: PWM12hightime

| RegAddr: 0x4E | RegAddr: 0x4D | PWM12hightime |        |                                    |
|---------------|---------------|---------------|--------|------------------------------------|
| Bit           | Bit           | Default       | Access | Bit Description                    |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM12HT[11:0] sets PWM12 high time |

ams Datasheet Page 43
[v2-00] 2015-Dec-23 Document Feedback



Figure 80: PWM13hightime

| RegAddr: 0x50 | RegAddr: 0x4F | PWM13hightime |        |                                    |
|---------------|---------------|---------------|--------|------------------------------------|
| Bit           | Bit           | Default       | Access | Bit Description                    |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM13HT[11:0] sets PWM13 high time |

Figure 81: PWM14hightime

| RegAddr: 0x52 | RegAddr: 0x51 | PWM14hightime |        |                                    |
|---------------|---------------|---------------|--------|------------------------------------|
| Bit           | Bit           | Default       | Access | Bit Description                    |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM14HT[11:0] sets PWM14 high time |

Figure 82: PWM15hightime

| RegAddr: 0x54 | RegAddr: 0x53 | PWM15hightime |        |                                    |
|---------------|---------------|---------------|--------|------------------------------------|
| Bit           | Bit           | Default       | Access | Bit Description                    |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM15HT[11:0] sets PWM15 high time |

Figure 83: PWM16hightime

| RegAddr: 0x56 | RegAddr: 0x55 | PWM16hightime |        |                                    |
|---------------|---------------|---------------|--------|------------------------------------|
| Bit           | Bit           | Default       | Access | Bit Description                    |
| 3:0           | 7:0           | 0x00, 0x00    | RW     | PWM16HT[11:0] sets PWM16 high time |

Page 44ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 84: PWM Example 1



Figure 85: PWM Example 2



ams Datasheet Page 45
[v2-00] 2015-Dec-23 Document Feedback



Figure 86: PWM Example 3



Figure 87: PWM Example 4



Page 46ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



### **Power Supply**

### Voltage Regulator V3\_2

A build in linear voltage regulator provides 3.2V supply voltage for external devices at pin V3\_2. A 2.2 $\mu$ F decoupling capacitor should be connected to pin V3\_2.

## Interface Power Supply V3\_2

Pin V3\_2 supplies all digital inputs/outputs.

### **Safety Features**

### Temperature Shutdown

If "autotoff\_ot" = 1 the outputs of the device are turned OFF when the die temperature reaches 140°C. If the die temperature goes below 130°C the outputs are turned ON again.

### Register Lock/Unlock

To prevent wrong writing to registers due to noise on the serial interface a lock/unlock mechanism is implemented.

Register 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07, 0x0E, 0x0F, 0x10, 0x11, 0x12, 0x13, 0x63, 0x64, 0x65 belong to Group1 and can only be written if Group1 is unlocked by the "LOCKUNLOCK"-byte (Reg: 0x36)

Register 0x0C, 0x0D, 0x14, 0x15, 0x61, 0x62 belong to Group2 and can only be written if Group2 is unlocked by the "LOCKUNLOCK"-byte (Reg: 0x36)

The default value of the Groups is locked.

### **Dynamic Feedback Control**

The output of pins "FB1" and "FB2" can be used to control any external power supply for best power efficiency.

Every power supply senses its output voltage with a resistive voltage divider. This voltage divider can be modified to set the output voltage between a minimum output voltage VMIN and a maximum output voltage VMAX. The design of the dynamic feedback control is done in 2 steps.

Step 1: Calculate resistors R1 in order to achieve the desired voltage range (VMAX – VMIN) with 255 $\mu$ A maximum current DAC output.

ams Datasheet Page 47
[v2-00] 2015-Dec-23 Document Feedback



Figure 88: Step 1



(EQ4) 
$$R1 = \frac{Vout_{MAX} - Vout_{MIN}}{255\mu A}$$

Step 2: Calculate resistor R2 for minimum output voltage with  $0\mu A$  minimum current DAC output.

Figure 89: Step 2



Page 48ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



(EQ5) 
$$R2 = \frac{R1}{\left(\frac{Vout_{MIN}}{V_{sense}} - 1\right)}$$

The output voltage VOUT can also be adjusted manually by writing the "idac\_FBx\_counter" value ("FB\_cnt\_man\_fbx"=1). In this case the output voltage can be calculated as follows:

Figure 90: Step 3



(EQ6) 
$$VOUT = \left(1 + \frac{R1}{R2}\right) \times V_{sense} + R1 \times \text{"idac_fbx_counter"} \times 1\mu A$$

Example: Voutmin = 60V, Voutmax = 80V, Vsense = 1.25V

$$\text{(EQ7)} \quad R1 \, = \, \frac{(Vout_{MAX} - Vout_{MIN})}{255 \mu A} \, = \, \frac{(80 V - 60 V)}{255 \mu A} \, = \, 78 k \Omega$$

(EQ8) 
$$R2 = \frac{R1}{\left(\frac{Vout_{MIN}}{V_{sense}} - 1\right)} = \frac{78k\Omega}{\left(\frac{60V}{1.25V} - 1\right)} = 1.66k\Omega$$

ams Datasheet Page 49
[v2-00] 2015-Dec-23 Document Feedback



## **GPIO**

## (NOT AVAILABLE IN LQFP44)

The two pins DCDCEN and Mode3D can be used to change the configuration of a DC-DC controller. These pins can also be used as general purpose input/output pins which can be configured as high impedance input, Push-Pull output or Open drain output. Also the output pin xFAULT can be configured.

Figure 91: GPIO



Page 50

Document Feedback [v2-00] 2015-Dec-23



# **Application Information**

### **SPI Interface**

For the data transfer a serial peripheral interface (SPI) is used. The SPI is configured to work only as SPI slave. If more than one driver is connected to a SPI master, they can be connected in a "Daisy Chain"-structure or a parallel structure.

# **SPI Daisy Chain Structure**

All SPI slaves share the same clock (SCLK) and chip select (xCS) signal. In that configuration all devices can be treated as one big shift register. The devices are automatically enumerated as described in the next section.

Figure 92: SPI Daisy Chain Structure



ams Datasheet Page 51
[v2-00] 2015-Dec-23
Document Feedback



### **SPI Parallel Structure**

All SPI slaves share the same input (SDI) output (SDO) and clock (SCLK) signal. Every single device can be addressed via the chip select (xCS) signal. In this configuration every device has DevAddr = 0x01.

Figure 93: SPI Parallel Structure



### **SPI Device Address Enumeration**

The device address of each driver is automatically set by the position of the device in the chain.

The first device has DevAddr = 0x01, the second device has DevAddr = 0x02 and so on. Device Addresses 0x00 and 0x3F are used for special broadcast writing commands described below.

Page 52ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



### **SPI Protocol**

## **Data Types**

When xCS=0 all slaves will be activated. The addressing and data section is organized in byte packages. Each message can be built with the following Bytes:

Figure 94: Device Address



Addresses a specific driver and defines protocol information

Figure 95:
Device Address

| Bit          | Meaning        | Value                                                                                                                                                                        |
|--------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В            | Broadcast      | B=1Broadcast message to all devices<br>B=0Normal message to one single device                                                                                                |
| S            | Singlebyte     | S=0Block data read or write<br>S=1Single data transmission (only one byte)                                                                                                   |
| DevAddr[5:0] | Device Address | 0x00 Write same data to same register of all devices (B=1) 0x01 to 0x3E. Device addresses for device 1 to 62 0x3F Write different data to same register of all devices (B=1) |

Figure 96: Nr\_of\_data



Defines the number of data bytes in the data frame if S=0

Figure 97: Nr\_of\_data

| Bit           | Meaning                       | Value        |
|---------------|-------------------------------|--------------|
| NrOfdata[7:0] | Number of data bytes in frame | 0x00 to 0xFF |

ams Datasheet Page 53
[v2-00] 2015-Dec-23
Document Feedback



Figure 98: Register\_address

| RW | RegAddr[6:0] | ] |
|----|--------------|---|
|    |              |   |

# Register address to be read or written

Figure 99:

**Register Address to Be Read or Written** 

| Bit          | Meaning                    | Value                                                       |
|--------------|----------------------------|-------------------------------------------------------------|
| RW           | Read/xWrite                | RW = 0 write to reg address<br>RW = 1 read from reg address |
| RegAddr[6:0] | Select register<br>address | 0x00 to 0x60                                                |

# Figure 100:

Data

|   | data[7:0] |  |
|---|-----------|--|
| • |           |  |
|   |           |  |

# Figure 101:

Data

| Bit       | Meaning | Value        |
|-----------|---------|--------------|
| data[7:0] | Data    | 0x00 to 0xFF |

Page 54ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



### **Timings**

Figure 102: Write Single Data into Single Device



Figure 103: Read Single Data from Single Device



DA...DevAddr

RA...RegAddr

D.....Data

ams Datasheet Page 55
[v2-00] 2015-Dec-23
Document Feedback



# **SPI Protocol Examples**

## Write Single Data

Figure 104: Write to Reg0x02 of Dev0x01



Figure 105: Write to Reg0x02 of Dev0x03



Page 56ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



#### Write N Data

Figure 106: Write to Reg0x02 - Reg0x04 of Dev0x01



# Write Different Data in Same Register of All Devices (single byte)

Figure 107: Write to Reg0x02 of Dev0x01 – Dev0x03



ams Datasheet Page 57
[v2-00] 2015-Dec-23 Document Feedback



# Write Different Data in Same Register of All Devices (multiple bytes)

Figure 108: Write to Reg0x02- Reg0x03 of Dev0x01 - Dev0x03



# Write Same Data in Same Register of All Devices (single byte)

Figure 109: Write to Reg0x02 of Dev0x01 - Dev0x03



Page 58ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



# Write Same Data in Same Register of All Devices (multiple bytes)

Figure 110: Write to Reg0x02 - Reg0x04 of Dev0x01 - Dev0x03



## **Read Single Data**

Figure 111: Read from Reg0x02 of Dev0x01



ams Datasheet Page 59
[v2-00] 2015-Dec-23 Document Feedback



Figure 112: Read from Reg0x02 of Dev0x03



### **Read N Data**

Figure 113:
Read from Reg0x02-Reg0x04 of Dev0x03



Page 60ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



# **Register Map**

Figure 114: Color Coding in Register Map

Registers can only be written if Group1 is UNLOCKED. Default = LOCKED

Registers can only be written if Group2 is UNLOCKED. Default = LOCKED

Figure 115: Register Map

| Addr | Name       | D7              | D6                     | D5        | D4       | D3                | D2              | D1          | D0                | Default |
|------|------------|-----------------|------------------------|-----------|----------|-------------------|-----------------|-------------|-------------------|---------|
| 0x00 |            |                 | Used for block writing |           |          |                   |                 |             |                   |         |
| 0x01 | CUR_ON_1   | Curr_8          | Curr_7                 | Curr_6    | Curr_5   | Curr_4            | Curr_3          | Curr_2      | Curr_1            | 0x00    |
| 0x02 | CUR_ON_2   | Curr_16         | Curr_15                | Curr_14   | Curr_13  | Curr_12           | Curr_11         | Curr_10     | Curr_9            | 0x00    |
| 0x03 | FAULT_1    | Autotoff<br>_uv | Short<br>Bist_en       | Shortc    | mp_en    | Retrial<br>_Open  | Autotoff<br>_ot | Open<br>_en | Autotoff<br>_open | 0x84    |
| 0x04 | GPIO_CTRL  | xFAULT          | _config                | Mode3E    | _config  | Mode3D            | DCDCEN          | N_config    | DCDCEN            | 0x00    |
| 0x05 | FB_SEL1    | FBsel_8         | FBsel_7                | FBsel_6   | FBsel_5  | FBsel_4           | FBsel_3         | FBsel_2     | FBsel_1           | 0x00    |
| 0x06 | FB_SEL2    | FBsel_16        | FBsel_15               | FBsel_14  | FBsel_13 | FBsel_12          | FBsel_11        | FBsel_10    | FBsel_9           | 0x00    |
| 0x07 | CURR_CTRL  | Sel             | _ac                    | Fb_ac_off | lb_comp  | DACref<br>_buffer | DACref          | Slew        | _rate             | 0x00    |
| 0x08 | SHORTLED_1 | Short_8         | Short_7                | Short_6   | Short_5  | Short_4           | Short_3         | Short_2     | Short_1           | 0x00    |
| 0x09 | SHORTLED_2 | Short_16        | Short_15               | Short_14  | Short_13 | Short_12          | Shor_11         | Shor_10     | Short_9           | 0x00    |
| 0x0A | OPENLED_1  | Open_8          | Open_7                 | Open_6    | Open_5   | Open_4            | Open_3          | Open_2      | Open_1            | 0x00    |



| Addr | Name             | D7               | D6             | D5                 | D4                 | D3             | D2             | D1              | D0            | Default |
|------|------------------|------------------|----------------|--------------------|--------------------|----------------|----------------|-----------------|---------------|---------|
| 0x0B | OPENLED_2        | Open_16          | Open_15        | Open_14            | Open_13            | Open_12        | Open_11        | Open_10         | Open_9        | 0x00    |
| 0x0C | VDAC_H           | DAC9             | DAC8           | DAC7               | DAC6               | DAC5           | DAC4           | DAC3            | DAC2          | 0x80    |
| 0x0D | VDAC_L           |                  |                |                    |                    |                |                | DAC1            | DAC0          | 0x00    |
| 0x0E | FB_ON_1          | FB_<br>Curr_8    | FB_<br>Curr_7  | FB_<br>Curr_6      | FB_<br>Curr_5      | FB_<br>Curr_4  | FB_<br>Curr_3  | FB_<br>Curr_2   | FB_<br>Curr_1 | 0x00    |
| 0x0F | FB_ON_2          | FB_<br>Curr_16   | FB_<br>Curr_15 | FB_<br>Curr_14     | FB_<br>Curr_13     | FB_<br>Curr_12 | FB_<br>Curr_11 | FB_<br>Curr_10  | FB_<br>Curr_9 | 0x00    |
| 0x10 | IDAC_FB1_COUNTER |                  |                |                    | IDAC_FB1           | _COUNTER       |                |                 |               | 0x00    |
| 0x11 | IDAC_FB2_COUNTER |                  |                |                    | IDAC_FB2           | _COUNTER       |                |                 |               | 0x00    |
| 0x12 | FBLOOP_CTRL      | Vti              | rip            | FB_cnt<br>_man_fb2 | FB_cnt<br>_man_fb1 | FB_count       | _dn_time       | FB_count        | _up_time      | 0x05    |
| 0x13 | PWM_CTRL         | DPLL_per_s<br>el | Clock<br>Src1  | PWM_rev            | VSYNC<br>det       | VSYNC<br>edge  | Direct_<br>PWM | Update_<br>Mode | Clock<br>Src0 | 0x00    |
| 0x14 | PWMperiodLSB     | PWM<br>Per7      | PWM<br>Per6    | PWM<br>Per5        | PWM<br>Per4        | PWM<br>Per3    | PWM<br>Per2    | PWM<br>Per1     | PWM<br>Per0   | 0x00    |
| 0x15 | PWMperiodMSB     | 0                | 0              | 0                  | PWM<br>Per12       | PWM<br>Per11   | PWM<br>Per10   | PWM<br>Per9     | PWM<br>Per8   | 0x00    |
| 0x16 | PWM1delLSB       | PWM1<br>Del7     | PWM1<br>Del6   | PWM1<br>Del5       | PWM1<br>Del4       | PWM1<br>Del3   | PWM1<br>Del2   | PWM1<br>Del1    | PWM1<br>Del0  | 0x00    |
| 0x17 | PWM1delMSB       | 0                | 0              | 0                  | 0                  | PWM1<br>Del11  | PWM1<br>Del10  | PWM1<br>Del9    | PWM1<br>Del8  | 0x00    |
| 0x18 | PWM2delLSB       | PWM2<br>Del7     | PWM2<br>Del6   | PWM2<br>Del5       | PWM2<br>Del4       | PWM2<br>Del3   | PWM2<br>Del2   | PWM2<br>Del1    | PWM2<br>Del0  | 0x00    |



| Addr | Name       | D7           | D6           | D5           | D4           | D3            | D2            | D1           | D0           | Default |
|------|------------|--------------|--------------|--------------|--------------|---------------|---------------|--------------|--------------|---------|
| 0x19 | PWM2deIMSB | 0            | 0            | 0            | 0            | PWM2<br>Del11 | PWM2<br>Del10 | PWM2<br>Del9 | PWM2<br>Del8 | 0x00    |
| 0x1A | PWM3delLSB | PWM3<br>Del7 | PWM3<br>Del6 | PWM3<br>Del5 | PWM3<br>Del4 | PWM3<br>Del3  | PWM3<br>Del2  | PWM3<br>Del1 | PWM3<br>Del0 | 0x00    |
| 0x1B | PWM3delMSB | 0            | 0            | 0            | 0            | PWM3<br>Del11 | PWM3<br>Del10 | PWM3<br>Del9 | PWM3<br>Del8 | 0x00    |
| 0x1C | PWM4delLSB | PWM4<br>Del7 | PWM4<br>Del6 | PWM4<br>Del5 | PWM4<br>Del4 | PWM4<br>Del3  | PWM4<br>Del2  | PWM4<br>Del1 | PWM4<br>Del0 | 0x00    |
| 0x1D | PWM4delMSB | 0            | 0            | 0            | 0            | PWM4<br>Del11 | PWM4<br>Del10 | PWM4<br>Del9 | PWM4<br>Del8 | 0x00    |
| 0x1E | PWM5delLSB | PWM5<br>Del7 | PWM5<br>Del6 | PWM5<br>Del5 | PWM5<br>Del4 | PWM5<br>Del3  | PWM5<br>Del2  | PWM5<br>Del1 | PWM5<br>Del0 | 0x00    |
| 0x1F | PWM5delMSB | 0            | 0            | 0            | 0            | PWM5<br>Del11 | PWM5<br>Del10 | PWM5<br>Del9 | PWM5<br>Del8 | 0x00    |
| 0x20 | PWM6delLSB | PWM6<br>Del7 | PWM6<br>Del6 | PWM6<br>Del5 | PWM6<br>Del4 | PWM6<br>Del3  | PWM6<br>Del2  | PWM6<br>Del1 | PWM6<br>Del0 | 0x00    |
| 0x21 | PWM6delMSB | 0            | 0            | 0            | 0            | PWM6<br>Del11 | PWM6<br>Del10 | PWM6<br>Del9 | PWM6<br>Del8 | 0x00    |
| 0x22 | PWM7delLSB | PWM7<br>Del7 | PWM7<br>Del6 | PWM7<br>Del5 | PWM7<br>Del4 | PWM7<br>Del3  | PWM7<br>Del2  | PWM7<br>Del1 | PWM7<br>Del0 | 0x00    |
| 0x23 | PWM7deIMSB | 0            | 0            | 0            | 0            | PWM7<br>Del11 | PWM7<br>Del10 | PWM7<br>Del9 | PWM7<br>Del8 | 0x00    |
| 0x24 | PWM8delLSB | PWM8<br>Del7 | PWM8<br>Del6 | PWM8<br>Del5 | PWM8<br>Del4 | PWM8<br>Del3  | PWM8<br>Del2  | PWM8<br>Del1 | PWM8<br>Del0 | 0x00    |



| Addr | Name        | D7            | D6            | D5            | D4            | D3             | D2             | D1            | D0            | Default |
|------|-------------|---------------|---------------|---------------|---------------|----------------|----------------|---------------|---------------|---------|
| 0x25 | PWM8deIMSB  | 0             | 0             | 0             | 0             | PWM8<br>Del11  | PWM8<br>Del10  | PWM8<br>Del9  | PWM8<br>Del8  | 0x00    |
| 0x26 | PWM9delLSB  | PWM9<br>Del7  | PWM9<br>Del6  | PWM9<br>Del5  | PWM9<br>Del4  | PWM9<br>Del3   | PWM9<br>Del2   | PWM9<br>Del1  | PWM9<br>Del0  | 0x00    |
| 0x27 | PWM9delMSB  | 0             | 0             | 0             | 0             | PWM9<br>Del11  | PWM9<br>Del10  | PWM9<br>Del9  | PWM9<br>Del8  | 0x00    |
| 0x28 | PWM10delLSB | PWM10<br>Del7 | PWM10<br>Del6 | PWM10<br>Del5 | PWM10<br>Del4 | PWM10<br>Del3  | PWM10<br>Del2  | PWM10<br>Del1 | PWM10<br>Del0 | 0x00    |
| 0x29 | PWM10delMSB | 0             | 0             | 0             | 0             | PWM10<br>Del11 | PWM10<br>Del10 | PWM10<br>Del9 | PWM10<br>Del8 | 0x00    |
| 0x2A | PWM11delLSB | PWM11<br>Del7 | PWM11<br>Del6 | PWM11<br>Del5 | PWM11<br>Del4 | PWM11<br>Del3  | PWM11<br>Del2  | PWM11<br>Del1 | PWM1<br>Del0  | 0x00    |
| 0x2B | PWM11delMSB | 0             | 0             | 0             | 0             | PWM11<br>Del11 | PWM11<br>Del10 | PWM11<br>Del9 | PWM<br>Del8   | 0x00    |
| 0x2C | PWM12delLSB | PWM12<br>Del7 | PWM12<br>Del6 | PWM12<br>Del5 | PWM12<br>Del4 | PWM12<br>Del3  | PWM12<br>Del2  | PWM12<br>Del1 | PWM12<br>Del0 | 0x00    |
| 0x2D | PWM12delMSB | 0             | 0             | 0             | 0             | PWM12<br>Del11 | PWM12<br>Del10 | PWM12<br>Del9 | PWM12<br>Del8 | 0x00    |
| 0x2E | PWM13delLSB | PWM13<br>Del7 | PWM13<br>Del6 | PWM13<br>Del5 | PWM13<br>Del4 | PWM13<br>Del3  | PWM13<br>Del2  | PWM13<br>Del1 | PWM13<br>Del0 | 0x00    |
| 0x2F | PWM13delMSB | 0             | 0             | 0             | 0             | PWM13<br>Del11 | PWM13<br>Del10 | PWM13<br>Del9 | PWM13<br>Del8 | 0x00    |
| 0x30 | PWM14delLSB | PWM14<br>Del7 | PWM14<br>Del6 | PWM14<br>Del5 | PWM14<br>Del4 | PWM14<br>Del3  | PWM14<br>Del2  | PWM14<br>Del1 | PWM14<br>Del0 | 0x00    |



| Addr | Name        | D7            | D6            | D5            | D4            | D3             | D2             | D1            | D0            | Default |
|------|-------------|---------------|---------------|---------------|---------------|----------------|----------------|---------------|---------------|---------|
| 0x31 | PWM14delMSB | 0             | 0             | 0             | 0             | PWM14<br>Del11 | PWM14<br>Del10 | PWM14<br>Del9 | PWM14<br>Del8 | 0x00    |
| 0x32 | PWM15delLSB | PWM15<br>Del7 | PWM15<br>Del6 | PWM15<br>Del5 | PWM15<br>Del4 | PWM15<br>Del3  | PWM15<br>Del2  | PWM15<br>Del1 | PWM15<br>Del0 | 0x00    |
| 0x33 | PWM15delMSB | 0             | 0             | 0             | 0             | PWM15<br>Del11 | PWM15<br>Del10 | PWM15<br>Del9 | PWM15<br>Del8 | 0x00    |
| 0x34 | PWM16delLSB | PWM16<br>Del7 | PWM16<br>Del6 | PWM16<br>Del5 | PWM16<br>Del4 | PWM16<br>Del3  | PWM16<br>Del2  | PWM16<br>Del1 | PWM16<br>Del0 | 0x00    |
| 0x35 | PWM16delMSB | 0             | 0             | 0             | 0             | PWM16<br>Del11 | PWM16<br>Del10 | PWM16<br>Del9 | PWM16<br>Del8 | 0x00    |
| 0x36 | LOCKUNLOCK  |               |               |               | Magi          | cByte          |                |               |               | 0x00    |
| 0x37 | PWM1htLSB   | PWM1<br>HT7   | PWM1<br>HT6   | PWM1<br>HT5   | PWM1<br>HT4   | PWM1<br>HT3    | PWM1<br>HT2    | PWM1<br>HT1   | PWM1<br>HT0   | 0x00    |
| 0x38 | PWM1htMSB   | 0             | 0             | 0             | 0             | PWM1<br>HT11   | PWM1<br>HT10   | PWM1<br>HT9   | PWM1<br>HT8   | 0x00    |
| 0x39 | PWM2htLSB   | PWM2<br>HT7   | PWM2<br>HT6   | PWM2<br>HT5   | PWM2<br>HT4   | PWM2<br>HT3    | PWM2<br>HT2    | PWM2<br>HT1   | PWM2<br>HT0   | 0x00    |
| 0x3A | PWM2htMSB   | 0             | 0             | 0             | 0             | PWM2<br>HT11   | PWM2<br>HT10   | PWM2<br>HT9   | PWM2<br>HT8   | 0x00    |
| 0x3B | PWM3htLSB   | PWM3<br>HT7   | PWM3<br>HT6   | PWM3<br>HT5   | PWM3<br>HT4   | PWM3<br>HT3    | PWM3<br>HT2    | PWM3<br>HT1   | PWM3<br>HT0   | 0x00    |
| 0x3C | PWM3htMSB   | 0             | 0             | 0             | 0             | PWM3<br>HT11   | PWM3<br>HT10   | PWM3<br>HT9   | PWM3<br>HT8   | 0x00    |
| 0x3D | PWM4htLSB   | PWM4<br>HT7   | PWM4<br>HT6   | PWM4<br>HT5   | PWM4<br>HT4   | PWM4<br>HT3    | PWM4<br>HT2    | PWM4<br>HT1   | PWM4<br>HT0   | 0x00    |



| Addr | Name       | D7           | D6           | D5           | D4           | D3           | D2           | D1           | D0           | Default |
|------|------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------|
| 0x3E | PWM4htMSB  | 0            | 0            | 0            | 0            | PWM4<br>HT11 | PWM4<br>HT10 | PWM4<br>HT9  | PWM4<br>HT8  | 0x00    |
| 0x3F | PWM5htLSB  | PWM5<br>HT7  | PWM5<br>HT6  | PWM5<br>HT5  | PWM5<br>HT4  | PWM5<br>HT3  | PWM5<br>HT2  | PWM5<br>HT1  | PWM5<br>HT0  | 0x00    |
| 0x40 | PWM5htMSB  | 0            | 0            | 0            | 0            | PWM5<br>HT11 | PWM5<br>HT10 | PWM5<br>HT9  | PWM5<br>HT8  | 0x00    |
| 0x41 | PWM6htLSB  | PWM6<br>HT7  | PWM6<br>HT6  | PWM6<br>HT5  | PWM6<br>HT4  | PWM6<br>HT3  | PWM6<br>HT2  | PWM6<br>HT1  | PWM6<br>HT0  | 0x00    |
| 0x42 | PWM6htMSB  | 0            | 0            | 0            | 0            | PWM6<br>HT11 | PWM6<br>HT10 | PWM6<br>HT9  | PWM6<br>HT8  | 0x00    |
| 0x43 | PWM7htLSB  | PWM7<br>HT7  | PWM7<br>HT6  | PWM7<br>HT5  | PWM7<br>HT4  | PWM7<br>HT3  | PWM7<br>HT2  | PWM7<br>HT1  | PWM7<br>HT0  | 0x00    |
| 0x44 | PWM7htMSB  | 0            | 0            | 0            | 0            | PWM7<br>HT11 | PWM7<br>HT10 | PWM7<br>HT9  | PWM7<br>HT8  | 0x00    |
| 0x45 | PWM8htLSB  | PWM8<br>HT7  | PWM8<br>HT6  | PWM8<br>HT5  | PWM8<br>HT4  | PWM8<br>HT3  | PWM8<br>HT2  | PWM8<br>HT1  | PWM8<br>HT0  | 0x00    |
| 0x46 | PWM8htMSB  | 0            | 0            | 0            | 0            | PWM8<br>HT11 | PWM8<br>HT10 | PWM8<br>HT9  | PWM8<br>HT8  | 0x00    |
| 0x47 | PWM9htLSB  | PWM9<br>HT7  | PWM9<br>HT6  | PWM9<br>HT5  | PWM9<br>HT4  | PWM9<br>HT3  | PWM9<br>HT2  | PWM9<br>HT1  | PWM9<br>HT0  | 0x00    |
| 0x48 | PWM9htMSB  | 0            | 0            | 0            | 0            | PWM9<br>HT11 | PWM9<br>HT10 | PWM9<br>HT9  | PWM9<br>HT8  | 0x00    |
| 0x49 | PWM10htLSB | PWM10<br>HT7 | PWM10<br>HT6 | PWM10<br>HT5 | PWM10<br>HT4 | PWM10<br>HT3 | PWM10<br>HT2 | PWM10<br>HT1 | PWM10<br>HT0 | 0x00    |



| Addr | Name       | D7           | D6           | D5           | D4           | D3            | D2            | D1           | D0           | Default |
|------|------------|--------------|--------------|--------------|--------------|---------------|---------------|--------------|--------------|---------|
| 0x4A | PWM10htMSB | 0            | 0            | 0            | 0            | PWM10<br>HT11 | PWM10<br>HT10 | PWM10<br>HT9 | PWM10<br>HT8 | 0x00    |
| 0x4B | PWM11htLSB | PWM11<br>HT7 | PWM11<br>HT6 | PWM11<br>HT5 | PWM11<br>HT4 | PWM11<br>HT3  | PWM11<br>HT2  | PWM11<br>HT1 | PWM11<br>HT0 | 0x00    |
| 0x4C | PWM11htMSB | 0            | 0            | 0            | 0            | PWM11<br>HT11 | PWM11<br>HT10 | PWM11<br>HT9 | PWM11<br>HT8 | 0x00    |
| 0x4D | PWM12htLSB | PWM12<br>HT7 | PWM12<br>HT6 | PWM12<br>HT5 | PWM12<br>HT4 | PWM12<br>HT3  | PWM12<br>HT2  | PWM12<br>HT1 | PWM12<br>HT0 | 0x00    |
| 0x4E | PWM12htMSB | 0            | 0            | 0            | 0            | PWM12<br>HT11 | PWM12<br>HT10 | PWM12<br>HT9 | PWM12<br>HT8 | 0x00    |
| 0x4F | PWM13htLSB | PWM13<br>HT7 | PWM13<br>HT6 | PWM13<br>HT5 | PWM13<br>HT4 | PWM13<br>HT3  | PWM13<br>HT2  | PWM13<br>HT1 | PWM13<br>HT0 | 0x00    |
| 0x50 | PWM13htMSB | 0            | 0            | 0            | 0            | PWM13<br>HT11 | PWM13<br>HT10 | PWM13<br>HT9 | PWM13<br>HT8 | 0x00    |
| 0x51 | PWM14htLSB | PWM14<br>HT7 | PWM14<br>HT6 | PWM14<br>HT5 | PWM14<br>HT4 | PWM14<br>HT3  | PWM14<br>HT2  | PWM14<br>HT1 | PWM14<br>HT0 | 0x00    |
| 0x52 | PWM14htMSB | 0            | 0            | 0            | 0            | PWM14<br>HT11 | PWM14<br>HT10 | PWM14<br>HT9 | PWM14<br>HT8 | 0x00    |
| 0x53 | PWM15htLSB | PWM15<br>HT7 | PWM15<br>HT6 | PWM15<br>HT5 | PWM15<br>HT4 | PWM15<br>HT3  | PWM15<br>HT2  | PWM15<br>HT1 | PWM15<br>HT0 | 0x00    |
| 0x54 | PWM15htMSB | 0            | 0            | 0            | 0            | PWM5<br>HT11  | PWM15<br>HT10 | PWM15<br>HT9 | PWM15<br>HT8 | 0x00    |
| 0x55 | PWM16htLSB | PWM16<br>HT7 | PWM16<br>HT6 | PWM16<br>HT5 | PWM16<br>HT4 | PWM16<br>HT3  | PWM16<br>HT2  | PWM16<br>HT1 | PWM16<br>HT0 | 0x00    |



| Addr | Name               | D7               | D6               | D5               | D4                | D3                | D2                | D1               | D0               | Default |
|------|--------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|------------------|------------------|---------|
| 0x56 | PWM16htMSB         | 0                | 0                | 0                | 0                 | PWM16<br>HT11     | PWM16<br>HT10     | PWM16<br>HT9     | PWM16<br>HT8     | 0x00    |
| 0x57 | ASICIDLSB          |                  | Asic_ID0         |                  |                   |                   | Rev Nr.           |                  |                  |         |
| 0x58 | ASICIDMSB          |                  | ASIC             | _ID2             |                   |                   | ASIC              | _ID1             |                  | 0x20    |
| 0x59 | Not used           |                  |                  |                  |                   |                   |                   |                  |                  | 0x00    |
| 0x60 | STATUS             | STAT<br>Nosync   | STAT OT          | STAT<br>Open     | Short<br>Bist     | Vcnt<br>underflow | Short2            | Short1           | Power<br>good    | 0x00    |
| 0x61 | PLLmultiMSB        | PLL<br>Multi15   | PLL<br>Multi14   | PLL<br>Multi13   | PLL<br>Multi12    | PLL<br>Multi11    | PLL<br>Multi10    | PLL<br>Multi9    | PLL<br>Multi8    | 0x00    |
| 0x62 | PLLmultiLSB        | PLL<br>Multi7    | PLL<br>Multi6    | PLL<br>Multi5    | PLL<br>Multi4     | PLL<br>Multi3     | PLL<br>Multi2     | PLL<br>Multi1    | PLL<br>Multi0    | 0x00    |
| 0x63 | SHORT_BIST_CTRL1   | 0                | 0                | 0                | BIST<br>_retrial  | BIST<br>_steptime | Autotoff<br>_BIST | BIST_            | _wait            | 0x02    |
| 0x64 | SHORT_BIST_MAXSTEP | BIST<br>maxstep7 | BIST<br>Maxstep6 | BIST<br>Maxstep5 | BIST<br>Maxstep4  | BIST<br>Maxstep3  | BIST<br>Maxstep2  | BIST<br>Maxstep1 | BIST<br>Maxstep0 | 0xFF    |
| 0x65 | SHORT_BIST_CTRL2   | 0                | 0                | COMP<br>_retrial | Autotoff<br>_COMP |                   | CO<br>lev         |                  |                  | 0x0A    |
| 0x6C | CompReg_1          | Comp<br>Reg8     | Comp<br>Reg7     | Comp<br>Reg6     | Comp<br>Reg5      | Comp<br>Reg4      | Comp<br>Reg3      | Comp<br>Reg2     | Comp<br>Reg1     | 0x00    |
| 0x6D | CompReg_2          | Comp<br>Reg16    | Comp<br>Reg15    | Comp<br>Reg14    | Comp<br>Reg13     | Comp<br>Reg12     | Comp<br>Reg11     | Comp<br>Reg10    | Comp<br>Reg9     | 0x00    |

### Note(s):

1. Addresses from 0x66 to 0x6b and above 0x6d are for factory test only. DO NOT WRITE!

Page 68

Document Feedback

[v2-00] 2015-Dec-23



# **Package Drawings & Markings**

Figure 116: 48-pin QFN Package



| Ref | Min  | Nom      | Max  |
|-----|------|----------|------|
| Α   | 0.80 | 0.90     | 1.00 |
| A1  | 0    | 0.02     | 0.05 |
| A2  | -    | 0.65     | 1.00 |
| A3  | -    | 0.20 REF | -    |
| L   | 0.35 | 0.40     | 0.45 |
| Θ   | 0°   | -        | 14°  |
| b   | 0.18 | 0.25     | 0.30 |
| D   |      | 7.00 BSC |      |
| E   |      | 7.00 BSC |      |
| е   |      | 0.50 BSC |      |
| D2  | 4.00 | 4.10     | 4.20 |

| Ref | Min  | Nom      | Max  |
|-----|------|----------|------|
| E2  | 4.00 | 4.10     | 4.20 |
| D1  | -    | 6.75 BSC | -    |
| E1  | -    | 6.75 BSC | -    |
| aaa | -    | 0.15     | -    |
| bbb | -    | 0.10     | -    |
| ccc | -    | 0.10     | -    |
| ddd | -    | 0.05     | -    |
| eee | -    | 0.08     | -    |
| fff | -    | 0.10     | -    |
| N   |      | 48       |      |

#### Note(s):

- 1. Dimensions and tolerancing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.
- 3. Coplanarity applies to the exposed heat slug as well as the terminal.
- 4. Radius on terminal is optional.
- 5. N is the total number of terminals.

ams Datasheet Page 69
[v2-00] 2015-Dec-23 Document Feedback



Figure 117: LQFP 44 Package



| Ref | Min      | Nom       | Max  |  |  |  |  |
|-----|----------|-----------|------|--|--|--|--|
| Α   | -        | -         | 1.60 |  |  |  |  |
| A1  | 0.05     | -         | 0.15 |  |  |  |  |
| A2  | 1.35     | 1.40      | 1.45 |  |  |  |  |
| b   | 0.30     | 0.37      | 0.45 |  |  |  |  |
| С   | 0.09     | -         | 0.20 |  |  |  |  |
| D   |          | 12.00 BS0 | -    |  |  |  |  |
| D1  |          | 10.00 BS0 | -    |  |  |  |  |
| E   |          | 12.00 BSC | _    |  |  |  |  |
| E1  |          | 10.00 BS0 | -    |  |  |  |  |
| е   | 0.80 BSC |           |      |  |  |  |  |
| L   | 0.45     | 0.75      |      |  |  |  |  |
| L1  | 1.00 REF |           |      |  |  |  |  |

| Ref | Min  | Nom  | Max  |
|-----|------|------|------|
| R1  | 0.08 | -    | -    |
| R2  | 0.08 | -    | 0.20 |
| S   | 0.20 | -    | -    |
| Θ   | 0°   | 3.5° | 7°   |
| Θ1  | 0°   | -    | -    |
| Θ2  | 11°  | 12°  | 13°  |
| Θ3  | 11°  | 12°  | 13°  |
| aaa | -    | 0.20 | -    |
| bbb | -    | 0.20 | -    |
| ccc | -    | 0.10 | -    |
| ddd | -    | 0.20 | -    |
| N   |      | 44   |      |

### Note(s):

- 1. Dimensions and tolerancing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.
- 3. Datums A-B and D to be determined at datum H.

Page 70ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 118: 48-Pin QFN Marking



#### Note(s):

1. AS3820x: 'x' represents variant A or E

Figure 119: 44-Pin LQFP Marking



Figure 120: Packaging Code YYWWXZZ or YYWWGZZ

| YY                                        | ww                 | X or G           | ZZ                                |
|-------------------------------------------|--------------------|------------------|-----------------------------------|
| Last two digits of the manufacturing year | Manufacturing week | Plant identifier | Free choice/<br>traceability code |

ams Datasheet Page 71
[v2-00] 2015-Dec-23 Document Feedback



## **Thermal Characteristics QFN48**

The thermal characteristics of the devices were measured at 25°C ambient temperature. The device was mounted on a double sided FR4 PCB with the bottom layer used as cooling area.

Figure 121: PCB FR4, 1cm Distance from Ground



Figure 122:
Tcase vs Power QFN48 with Different Copper Area, Tamb = 25°C



Page 72ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



Figure 123: Rth\_CA [K/W] vs Copper Area



ams Datasheet Page 73
[v2-00] 2015-Dec-23 Document Feedback



# **Ordering & Contact Information**

Figure 124: Ordering Information

| Ordering Code | Marking | Description                                                                       | Delivery Form | Package     |
|---------------|---------|-----------------------------------------------------------------------------------|---------------|-------------|
| AS3820A-ZQFT  | AS3820A | 16 Channel White LED Controller for LCD Backlight                                 | Tape & Reel   | 48-pin QFN  |
| AS3820E-ZQFT  | AS3820E | 16 Channel White LED Controller for<br>LCD Backlight Direct PWM Mode<br>Activated | Tape & Reel   | 48-pin QFN  |
| AS3820-ZLQT   | AS3820  | 16 Channel White LED Controller for LCD Backlight                                 | Tape & Reel   | 44-pin LQFP |

Buy our products or get free samples online at:

www.ams.com/ICdirect

Technical Support is available at: www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit: www.ams.com/contact

### Headquarters

ams AG Tobelbaderstrasse 30 8141 Unterpremstaetten Austria, Europe

Tel: +43 (0) 3136 500 0 Website: www.ams.com

Page 74

Document Feedback [v2-00] 2015-Dec-23



# RoHS Compliant & ams Green Statement

**RoHS:** The term RoHS compliant means that ams AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

**ams Green (RoHS compliant and no Sb/Br):** ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

Important Information: The information provided in this statement represents ams AG knowledge and belief as of the date that it is provided. ams AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams AG and ams AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

ams Datasheet Page 75
[v2-00] 2015-Dec-23 Document Feedback



## **Copyrights & Disclaimer**

Copyright ams AG, Tobelbader Strasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams AG for each application. This product is provided by ams AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams AG rendering of technical or other services.

Page 76

Document Feedback

[v2-00] 2015-Dec-23



# **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                         |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                           |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice            |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

ams Datasheet Page 77
[v2-00] 2015-Dec-23 Document Feedback



# **Revision Information**

| Changes from 1.9 to current revision 2-00 (2015-Dec-23)                            |    |
|------------------------------------------------------------------------------------|----|
| Content of austriamicrosystems datasheet was converted to latest <b>ams</b> design |    |
| Updated Figure 1                                                                   | 1  |
| Updated Figure 13                                                                  | 11 |
| Updated Figure 14                                                                  | 12 |

### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- 2. Correction of typographical errors is not explicitly mentioned.

Page 78ams DatasheetDocument Feedback[v2-00] 2015-Dec-23



## **Content Guide**

### 1 General Description

- 1 Key Benefits & Features
- 1 Applications
- 2 Block Diagram

### 3 Pin Assignments

- 3 48-Pin QFN
- 3 44-Pin LQFP
- 4 Pin Descriptions

### 7 Absolute Maximum Ratings

### 8 Electrical Characteristics

- 8 Operating Conditions
- 11 Timing Characteristics
- 12 Timing Diagrams
- 13 Pins Equivalent Circuit

# 18 Detailed Description

- 19 Current Outputs
- 19 Precision Current Sink
- 20 Power Supply Feedback
- 20 Manual Control of External Power Supply
- 20 Open LED Detection
- 21 Short LED Detection
- 22 DAC
- 23 Registers in Current Output Stage
- 34 PWM Generators
- 34 Clock and Reset
- 35 Digital PLL
- 36 PWM Counter
- 37 SPI Data Update, UPDATEmode Bit
- 38 Direct PWM Mode
- 38 VSYNC Detect
- 38 VSYNC Duration
- 39 Registers in PWM Generators

### 51 Power Supply

- 51 Voltage Regulator V3\_2
- 51 Interface Power Supply V3\_2
- 51 Safety Features
- 51 Temperature Shutdown
- 51 Register Lock/Unlock
- 51 Dynamic Feedback Control
- 54 GPIO

### 55 Application Information

- 55 SPI Interface
- 55 SPI Daisy Chain Structure
- 56 SPI Parallel Structure
- 56 SPI Device Address Enumeration
- 57 SPI Protocol
- 57 Data Types
- 59 Timings
- 60 SPI Protocol Examples

ams Datasheet Page 79
[v2-00] 2015-Dec-23 Document Feedback



- 60 Write Single Data
- 61 Write N Data
- Write Different Data in Same Register of All Devices (single byte)
- Write Different Data in Same Register of All Devices (multiple bytes)
- 62 Write Same Data in Same Register of All Devices (single byte)
- 63 Write Same Data in Same Register of All Devices (multiple bytes)
- 63 Read Single Data
- 64 Read N Data
- 65 Register Map
- 73 Package Drawings & Markings
- 76 Thermal Characteristics
- 76 OFN 48
- 78 Ordering & Contact Information
- 79 RoHS Compliant & ams Green Statement
- 80 Copyrights & Disclaimer
- 81 Document Status
- 82 Revision Information

Page 80

Document Feedback

[v2-00] 2015-Dec-23