'147, 'LS147

- Encode 10-Line Decimal to 4-Line BCD
- Applications Include:
  - Keyboard Encoding
  - Range Selection

SN54147, SN54LS147 . . . J OR W PACKAGE SN74147, SN74LS147 . . . D OR N PACKAGE (TOP VIEW)



SN54LS147 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

'148, 'LS148

- Encode 8 Data Lines to 3-Line Binary (Octal)
- Applications Include:
  - n-Bit Encoding
  - Code Converters and Generators

SN54148, SN54LS148...J OR W PACKAGE SN74148, SN74LS148...D, N, OR NS PACKAGE (TOP VIEW)



SN54LS148 . . . FK PACKAGE (TOP VIEW)



| TYPE   | TYPICAL<br>DATA<br>DELAY | TYPICAL<br>POWER<br>DISSIPATION |
|--------|--------------------------|---------------------------------|
| '147   | 10 ns                    | 225 mW                          |
| '148   | 10 ns                    | 190 mW                          |
| 'LS147 | 15 ns                    | 60 mW                           |
| 'LS148 | 15 ns                    | 60 mW                           |

NOTE: The SN54147, SN54LS147, SN54148, SN74147, SN74LS147, and SN74148 are obsolete and are no longer supplied.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





### description/ordering information

These TTL encoders feature priority decoding of the inputs to ensure that only the highest-order data line is encoded. The '147 and 'LS147 devices encode nine data lines to four-line (8-4-2-1) BCD. The implied decimal zero condition requires no input condition, as zero is encoded when all nine data lines are at a high logic level. The '148 and 'LS148 devices encode eight data lines to three-line (4-2-1) binary (octal). Cascading circuitry (enable input El and enable output EO) has been provided to allow octal expansion without the need for external circuitry. For all types, data inputs and outputs are active at the low logic level. All inputs are buffered to represent one normalized Series 54/74 or 54/74LS load, respectively.

#### ORDERING INFORMATION

| TA             | PACKAC         | GE†           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------------|---------------|--------------------------|---------------------|
|                | PDIP – N       | Tube          | SN74LS148N               | SN74LS148N          |
| 200 1 7000     | 0010 D         | Tube          | SN74LS148D               | 1.0440              |
| 0°C to 70°C    | SOIC - D       | Tape and reel | SN74LS148DR              | LS148               |
|                | SOP - NS       | Tape and reel | SN74LS148NSR             | 74LS148             |
|                | CDIP - J       | Tube          | SNJ54LS148J              | SNJ54LS148J         |
| −55°C to 125°C | CFP – W        | Tube          | SNJ54LS148W              | SNJ54LS148W         |
|                | LCCC - FK Tube |               | SNJ54LS148FK             | SNJ54LS148FK        |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### FUNCTION TABLE - '147, 'LS147

|   |   |   |   | INPUTS |   |   |   |   |   | OUTI | PUTS |   |
|---|---|---|---|--------|---|---|---|---|---|------|------|---|
| 1 | 2 | 3 | 4 | 5      | 6 | 7 | 8 | 9 | D | С    | В    | Α |
| Н | Н | Н | Н | Н      | Н | Н | Н | Н | Н | Н    | Н    | Н |
| Х | Χ | Χ | Χ | Χ      | Χ | Χ | Χ | L | L | Н    | Н    | L |
| Х | Χ | Χ | Χ | Χ      | Χ | Χ | L | Н | L | Н    | Н    | Н |
| Х | X | X | Χ | Χ      | Χ | L | Н | Н | Н | L    | L    | L |
| Х | Χ | Χ | Χ | Χ      | L | Н | Н | Н | Н | L    | L    | Н |
| Х | Χ | Χ | Χ | L      | Н | Н | Н | Н | Н | L    | Н    | L |
| Х | Χ | Χ | L | Н      | Н | Н | Н | Н | Н | L    | Н    | Н |
| Х | Χ | L | Н | Н      | Н | Н | Н | Н | Н | Н    | L    | L |
| Х | L | Н | Н | Н      | Н | Н | Н | Н | Н | Н    | L    | Н |
| L | Н | Н | Н | Н      | Н | Н | Н | Н | Н | Н    | Н    | L |

H = high logic level, L = low logic level, X = irrelevant

# SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS SDLS053B - OCTOBER 1976 - REVISED MAY 2004

#### FUNCTION TABLE - '148, 'LS148

|    |   |   |   | INPUTS | } |   |   |   |    | C          | OUTPUT | S  |    |
|----|---|---|---|--------|---|---|---|---|----|------------|--------|----|----|
| EI | 0 | 1 | 2 | 3      | 4 | 5 | 6 | 7 | A2 | <b>A</b> 1 | A0     | GS | EO |
| Н  | Х | Х | Х | Χ      | Χ | Х | Χ | X | Н  | Н          | Н      | Н  | Н  |
| L  | Н | Н | Н | Н      | Н | Н | Н | Н | Н  | Н          | Н      | Н  | L  |
| L  | Х | X | X | Χ      | Χ | X | Χ | L | L  | L          | L      | L  | Н  |
| L  | Х | Χ | Χ | Χ      | Χ | Χ | L | Н | L  | L          | Н      | L  | Н  |
| L  | Х | Χ | Χ | Χ      | Χ | L | Н | Н | L  | Н          | L      | L  | Н  |
| L  | Х | Χ | Χ | Χ      | L | Н | Н | Н | L  | Н          | Н      | L  | Н  |
| L  | Х | Χ | Χ | L      | Н | Н | Н | Н | Н  | L          | L      | L  | Н  |
| L  | Х | Χ | L | Н      | Н | Н | Н | Н | Н  | L          | Н      | L  | Н  |
| L  | Х | L | Н | Н      | Н | Н | Н | Н | Н  | Н          | L      | L  | Н  |
| L  | L | Н | Н | Н      | Н | Н | Н | Н | Н  | Н          | Н      | L  | Н  |

H = high logic level, L = low logic level, X = irrelevant

## '147, 'LS147 logic diagram (positive logic)



Pin numbers shown are for D, J, N, and W packages.



# '148, 'LS148 logic diagram (positive logic)



Pin numbers shown are for D, J, N, NS, and W packages.

### schematics of inputs and outputs

'147, '148



'LS147, 'LS148



# SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS

SDLS053B - OCTOBER 1976 - REVISED MAY 2004

# absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)   |                    |               |
|------------------------------------------------|--------------------|---------------|
| Input voltage, V <sub>I</sub> : '147, '148     |                    | 5.5 V         |
| 'LS147, 'LS148                                 |                    |               |
| Inter-emitter voltage: '148 only (see No       | te 2)              | 5.5 V         |
| Package thermal impedance θ <sub>JA</sub> (see | Note 3): D package | 73°C/W        |
|                                                | N package          | 67°C/W        |
|                                                | NS package         | 64°C/W        |
| Storage temperature range, T <sub>sto</sub>    |                    | 65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. Voltage values, except inter-emitter voltage, are with respect to the network ground terminal.
  - 2. This is the voltage between two emitters of a multiple-emitter transistor. For '148 circuits, this rating applies between any two of the eight data lines, 0 through 7.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 4)

|     |                                |     | SN54' |      |      | SN74' |      | SN54LS' |     |      | SN74LS' |     |      | LINIT |
|-----|--------------------------------|-----|-------|------|------|-------|------|---------|-----|------|---------|-----|------|-------|
|     |                                | MIN | NOM   | MAX  | MIN  | NOM   | MAX  | MIN     | NOM | MAX  | MIN     | NOM | MAX  | UNIT  |
| Vcc | Supply voltage                 | 4.5 | 5     | 5.5  | 4.75 | 5     | 5.25 | 4.5     | 5   | 5.5  | 4.75    | 5   | 5.25 | V     |
| IOH | High-level output current      |     | -     | -800 |      | ,     | -800 |         | ,   | -400 |         | ,   | -400 | μΑ    |
| loL | Low-level output current       |     |       | 16   |      |       | 16   |         |     | 4    |         |     | 8    | mA    |
| TA  | Operating free-air temperature | -55 |       | 125  | 0    |       | 70   | -55     |     | 125  | 0       |     | 70   | °C    |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



# SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS

SDLS053B - OCTOBER 1976 - REVISED MAY 2004

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | DADAME                        | TED                | TEOT 001                                           | unizionet                                           |     | '147 |      |     | '148 |      |      |
|-----------------|-------------------------------|--------------------|----------------------------------------------------|-----------------------------------------------------|-----|------|------|-----|------|------|------|
|                 | PARAME                        | IER                | TEST COI                                           | NDITIONS†                                           | MIN | TYP‡ | MAX  | MIN | TYP‡ | MAX  | UNIT |
| ٧ <sub>IH</sub> | High-level input vo           | oltage             |                                                    |                                                     | 2   |      |      | 2   |      |      | V    |
| VIL             | Low-level input voltage       |                    |                                                    |                                                     |     |      | 8.0  |     |      | 0.8  | V    |
| VIK             | Input clamp voltage           |                    | V <sub>CC</sub> = MIN,                             | I <sub>I</sub> = -12 mA                             |     |      | -1.5 |     |      | -1.5 | V    |
| Vон             | High-level output voltage     |                    | $V_{CC} = MIN,$<br>$V_{IL} = 0.8 V,$               | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -800 μA | 2.4 | 3.3  |      | 2.4 | 3.3  |      | ٧    |
| VOL             | Low-level output voltage      |                    | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA   |     | 0.2  | 0.4  |     | 0.2  | 0.4  | ٧    |
| II              | Input current at m voltage    | aximum input       | V <sub>CC</sub> = MIN,                             | V <sub>I</sub> = 5.5 V                              |     |      | 1    |     |      | 1    | mA   |
|                 | High-level input              | 0 input            |                                                    | V 0.4V                                              |     |      |      |     |      | 40   |      |
| ΙΉ              | current                       | Any input except 0 | $V_{CC} = MAX,$                                    | V <sub>I</sub> = 2.4 V                              |     |      | 40   |     |      | 80   | μΑ   |
|                 | Low-level input               | 0 input            | V MAY                                              | V 0.4V                                              |     |      |      |     |      | -1.6 |      |
| اا∟             | current                       | Any input except 0 | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 0.4 V                              |     |      | -1.6 |     |      | -3.2 | mA   |
| los             | Short-circuit output current§ |                    | V <sub>CC</sub> = MAX                              | _                                                   | -35 |      | -85  | -35 |      | -85  | mA   |
| laa             | Supply ourrent                | _                  | V <sub>CC</sub> = MAX                              | Condition 1                                         |     | 50   | 70   |     | 40   | 60   | mA   |
| lcc             | Supply current                | (See Note 5)       | Condition 2                                        |                                                     | 42  | 62   |      | 35  | 55   | IIIA |      |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 5: For '147, I<sub>CC</sub> (Condition 1) is measured with input 7 grounded, other inputs and outputs open; I<sub>CC</sub> (Condition 2) is measured with all inputs and outputs open. For '148, I<sub>CC</sub> (Condition 1) is measured with inputs 7 and EI grounded, other inputs and outputs open; I<sub>CC</sub> (Condition 2) is measured with all inputs and outputs open.

## SN54147, SN74147 switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM            | TEST<br>CONDITIONS                     | MIN | TYP | MAX | UNIT |
|------------------|-----------------|----------------|---------------------|----------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | A               | A              | la alaca autout     |                                        |     | 9   | 14  |      |
| t <sub>PHL</sub> | Any             | Any            | In-phase output     | $C_L = 15  pF,$<br>$R_L = 400  \Omega$ |     | 7   | 11  | ns   |
| tpLH             | Any             | Any            | Out of phase output |                                        |     | 13  | 19  | no   |
| t <sub>PHL</sub> | Any             | Any            | Out-of-phase output |                                        |     | 12  | 19  | ns   |



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time.

## SN54148, SN74148 switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1)

| PARAMETER†       | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM             | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|-----------------|----------------|----------------------|--------------------|-----|-----|-----|------|
| tpLH             | 4 7             | 40.4440        | la abasa sata t      |                    |     | 10  | 15  |      |
| <sup>t</sup> PHL | 1–7             | A0, A1, or A2  | In-phase output      |                    |     | 9   | 14  | ns   |
| tPLH             | 4 7             | AO A1 a A2     | Out of phase subject |                    |     | 13  | 19  |      |
| <sup>t</sup> PHL | 1–7             | A0, A1, or A2  | Out-of-phase output  |                    |     | 12  | 19  | ns   |
| <sup>t</sup> PLH | 0.7             | F0             | 0.4 -6 -144          |                    |     | 6   | 10  |      |
| t <sub>PHL</sub> | 0–7             | EO             | Out-of-phase output  |                    |     | 14  | 25  | ns   |
| t <sub>PLH</sub> | 0.7             | -00            | lb                   | $C_L = 15  pF,$    |     | 18  | 30  |      |
| t <sub>PHL</sub> | 0–7             | GS             | In-phase output      | $R_L = 400 \Omega$ |     | 14  | 25  | ns   |
| <sup>t</sup> PLH | F1              | 40 44 40       | la abasa sutaut      |                    |     | 10  | 15  |      |
| t <sub>PHL</sub> | EI              | A0, A1, or A2  | In-phase output      |                    |     | 10  | 15  | ns   |
| <sup>t</sup> PLH |                 | 00             | la alasa a da d      |                    |     | 8   | 12  |      |
| <sup>t</sup> PHL | EI              |                | In-phase output      |                    |     | 10  | 15  | ns   |
| t <sub>PLH</sub> | EI              |                | In about suffering   |                    |     | 10  | 15  | 20   |
| tPHL             |                 | E0             | In-phase output      |                    |     | 17  | 30  | ns   |

<sup>†</sup> tpLH = propagation delay time, low-to-high-level output. tpHL = propagation delay time, high-to-low-level output.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 |                               |                         |                                                                 |                                                     | 5   | N54LS | ,    | 5   | N74LS | ,    |      |
|-----------------|-------------------------------|-------------------------|-----------------------------------------------------------------|-----------------------------------------------------|-----|-------|------|-----|-------|------|------|
|                 | PARAME                        | TER                     | TEST CON                                                        | DITIONS                                             | MIN | TYP‡  | MAX  | MIN | TYP‡  | MAX  | UNIT |
| ٧ <sub>IH</sub> | High-level input vo           | oltage                  |                                                                 |                                                     | 2   |       |      | 2   |       |      | ٧    |
| VIL             | Low-level input vo            | Low-level input voltage |                                                                 |                                                     |     |       | 0.7  |     |       | 0.8  | ٧    |
| ٧ <sub>IK</sub> | Input clamp voltage           |                         | V <sub>CC</sub> = MIN,                                          | I <sub>I</sub> = -18 mA                             |     |       | -1.5 |     |       | -1.5 | ٧    |
| Vон             | High-level output voltage     |                         | $V_{CC} = MIN,$<br>$V_{IL} = 0.8 V,$                            | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.5 | 3.4   |      | 2.7 | 3.4   |      | V    |
|                 |                               |                         | V <sub>CC</sub> = MIN,                                          | I <sub>OL</sub> = 4 mA                              |     | 0.25  | 0.4  |     | 0.25  | 0.4  | ٧    |
| VOL             | DL Low-level output voltage   |                         | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> MAX | I <sub>OL</sub> = 8 mA                              |     |       |      |     | 0.35  | 0.5  | V    |
|                 | Input current at              | 'LS148 inputs 1–7       | V MAN                                                           |                                                     |     |       | 0.2  |     |       | 0.2  |      |
| "               | maximum input voltage         | All other inputs        | V <sub>CC</sub> = MAX,                                          | V <sub>I</sub> = 7 V                                |     |       | 0.1  |     |       | 0.1  | mA   |
|                 | High-level input              | 'LS148 inputs 1–7       | .,,                                                             |                                                     |     |       | 40   |     |       | 40   |      |
| ΉΗ              | current                       | All other inputs        | V <sub>CC</sub> = MAX,                                          | V <sub>I</sub> = 2.7 V                              |     |       | 20   |     |       | 20   | μΑ   |
|                 | Low-level input               | 'LS148 inputs 1–7       | .,                                                              |                                                     |     |       | -0.8 |     |       | -0.8 |      |
| IIL             | current                       | All other inputs        | V <sub>CC</sub> = MAX,                                          | V <sub>I</sub> = 0.4 V                              |     |       | -0.4 |     |       | -0.4 | mA   |
| los             | Short-circuit output current§ |                         | V <sub>CC</sub> = MAX                                           |                                                     | -20 |       | -100 | -20 |       | -100 | mA   |
| loo             | Supply current                |                         | V <sub>CC</sub> = MAX                                           | Condition 1                                         |     | 12    | 20   |     | 12    | 20   | mA   |
| Icc             | Supply current                |                         | (See Note 6) Condition 2                                        |                                                     |     | 10    | 17   |     | 10    | 17   | IIIA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 6: For 'LS147, I<sub>CC</sub> (Condition 1) is measured with input 7 grounded, other inputs and outputs open; I<sub>CC</sub> (Condition 2) is measured with inputs 7 and EI grounded, other inputs and outputs open; I<sub>CC</sub> (Condition 2) is measured with all inputs and outputs open.



<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Not more than one output should be shorted at a time.

# SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS SDLS053B - OCTOBER 1976 - REVISED MAY 2004

# SN54LS147, SN74LS147 switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM            | TEST<br>CONDITIONS      | MIN | TYP | MAX | UNIT |
|------------------|-----------------|----------------|---------------------|-------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | A               | A              | la abasa satura     |                         |     | 12  | 18  |      |
| <sup>t</sup> PHL | Any             | Any            | In-phase output     | C <sub>L</sub> = 15 pF, |     | 12  | 18  | ns   |
| <sup>t</sup> PLH | Any             | Δ m) (         | Out of phase output | $R_L = 2 k\Omega$       |     | 21  | 33  | no   |
| t <sub>PHL</sub> | L Any           | Any            | Out-of-phase output |                         |     | 15  | 23  | ns   |

# SN54LS148, SN74LS148 switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 2)

| PARAMETER†       | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM            | TEST<br>CONDITIONS      | MIN | TYP | MAX | UNIT |  |  |  |                    |  |  |    |    |  |
|------------------|-----------------|----------------|---------------------|-------------------------|-----|-----|-----|------|--|--|--|--------------------|--|--|----|----|--|
| t <sub>PLH</sub> | 1–7             | AO A4 ~ AO     | la alaca autout     |                         |     | 14  | 18  |      |  |  |  |                    |  |  |    |    |  |
| <sup>t</sup> PHL | 1-7             | A0, A1, or A2  | In-phase output     |                         |     | 15  | 25  | ns   |  |  |  |                    |  |  |    |    |  |
| <sup>t</sup> PLH | 4.7             | AO A4 AO       | 0.4 -5 -1 44        |                         |     | 20  | 36  |      |  |  |  |                    |  |  |    |    |  |
| t <sub>PHL</sub> | 1–7             | A0, A1, or A2  | Out-of-phase output |                         |     | 16  | 29  | ns   |  |  |  |                    |  |  |    |    |  |
| t <sub>PLH</sub> | 0.7             | F0             | 0.4 -6 -1           |                         |     | 7   | 18  |      |  |  |  |                    |  |  |    |    |  |
| t <sub>PHL</sub> | 0–7             | EO             | Out-of-phase output |                         |     | 25  | 40  | ns   |  |  |  |                    |  |  |    |    |  |
| t <sub>PLH</sub> | 0.7             | 00             | l                   | C <sub>L</sub> = 15 pF, |     | 35  | 55  |      |  |  |  |                    |  |  |    |    |  |
| t <sub>PHL</sub> | 0–7             | GS             | In-phase output     | $R_L = 2 k\Omega$       |     | 9   | 21  | ns   |  |  |  |                    |  |  |    |    |  |
| t <sub>PLH</sub> | F.              | AO A4 AO       | la abasa sudaud     |                         |     | 16  | 25  |      |  |  |  |                    |  |  |    |    |  |
| t <sub>PHL</sub> | EI              | A0, A1, or A2  | In-phase output     |                         |     | 12  | 25  | ns   |  |  |  |                    |  |  |    |    |  |
| <sup>t</sup> PLH | FI              | GS             | 00                  |                         | 0.0 |     |     |      |  |  |  | la alaca a suta ut |  |  | 12 | 17 |  |
| <sup>t</sup> PHL | El              |                | In-phase output     |                         |     | 14  | 36  | ns   |  |  |  |                    |  |  |    |    |  |
| <sup>t</sup> PLH | EI              | EO             | In-phase output     | ] [                     |     | 12  | 21  | ns   |  |  |  |                    |  |  |    |    |  |
| t <sub>PHL</sub> |                 |                | in-priase output    |                         | ·   | 23  | 35  | 115  |  |  |  |                    |  |  |    |    |  |

<sup>†</sup> tpLH = propagation delay time, low-to-high-level output tpHL = propagation delay time, high-to-low-level output



### PARAMETER MEASUREMENT INFORMATION **SERIES 54/74 DEVICES**



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. All diodes are 1N3064 or equivalent.
  - C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - D. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open, and S2 is closed for tpZH; S1 is closed, and S2 is open for tpZL.
  - E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_{\Omega} \approx 50 \Omega$ ;  $t_r$  and  $t_f \leq$  7 ns for Series 54/74 devices and  $t_r$  and  $t_f \le 2.5$  ns for Series 54S/74S devices.
  - F. The outputs are measured one at a time, with one input transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### PARAMETER MEASUREMENT INFORMATION **SERIES 54LS/74LS DEVICES**



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. All diodes are 1N3064 or equivalent.
  - C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - D. S1 and S2 are closed for tpl H, tpHL, tpHZ, and tpl Z; S1 is open, and S2 is closed for tpZH; S1 is closed, and S2 is open for tpZI.
  - E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
  - F. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O \approx 50~\Omega$ ,  $t_f \leq$  1.5 ns,  $t_f \leq$  2.6 ns.
  - G. The outputs are measured one at a time, with one input transition per measurement.

Figure 2. Load Circuits and Voltage Waveforms



#### **APPLICATION INFORMATION**



Figure 3. Priority Encoder for 16 Bits

**Encoded Data (active high)** 

Because the '147/'LS147 and '148/'LS148 devices are combinational logic circuits, wrong addresses can appear during input transients. Moreover, for the '148/'LS148 devices, a change from high to low at El can cause a transient low on GS when all inputs are high. This must be considered when strobing the outputs.

