











#### SN5407, SN5417, SN7407, SN7417

SDLS032H-DECEMBER 1983-REVISED SEPTEMBER 2016

# SNx407 and SNx417 Hex Buffers and Drivers With Open-Collector High-Voltage Outputs

#### 1 Features

- · Convert TTL Voltage Levels to MOS Levels
- High Sink-Current Capability Design
- Open-Collector Driver for Indicator Lamps
- · Inputs Fully Compatible With Most TTL Circuits
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

# 2 Applications

- Audio Docks: Portable
- Blu-ray Disc<sup>®</sup> Players and Home Theaters
- · MP3 Players or Recorders
- Personal Digital Assistants (PDAs)
- Power: Telecom and Server AC or DC Supply: Single Controllers: Analog and Digital
- Solid-State Drive (SSD): Client and Enterprise
- TV: LCD, Digital, and High-Definition (HDTV)
- Tablets: Enterprise
- · Video Analytics: Servers
- Wireless Headsets, Keyboards, and Mice

# **B** Description

These TTL hex buffers and drivers feature high-voltage open-collector outputs for interfacing with high-level circuits (such as MOS) or for driving high-current loads (such as lamps or relays), and also are characterized for use as buffers for driving TTL inputs. The SN5407 and SN7407 devices have minimum breakdown voltages of 30 V, and the SN5417 and SN7417 devices have minimum breakdown voltages of 15 V. The maximum sink current is 30 mA for the SN5407 and SN5417 devices and 40 mA for the SN7407 and SN7417 devices.

These devices perform the Boolean function Y = A in positive logic.

These circuits are completely compatible with most TTL families. Inputs are diode clamped to minimize transmission-line effects, which simplifies design. Typical power dissipation is 145 mW, and average propagation delay time is 14 ns.

### Device Information<sup>(1)</sup>

| PART NUMBER         | PACKAGE   | BODY SIZE (NOM)    |
|---------------------|-----------|--------------------|
| SNx407J,<br>SNx417J | CDIP (14) | 19.56 mm × 6.92 mm |
| SN74x7D             | SOIC (14) | 8.65 mm × 3.91 mm  |
| SN74x7N             | PDIP (14) | 19.30 mm × 6.35 mm |
| SNJ5407FK           | LCCC (20) | 8.89 mm × 8.89 mm  |
| SNJ5407W            | CFP (14)  | 9.21 mm × 5.97 mm  |

For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram, Each Buffer and Driver (Positive Logic)







# **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                         | 8        |
|---|--------------------------------------|----|-----------------------------------------------------|----------|
| 2 | Applications 1                       | 9  | Application and Implementation                      | 9        |
| 3 | Description 1                        |    | 9.1 Application Information                         | 9        |
| 4 | Revision History2                    |    | 9.2 Typical Application                             | <u>S</u> |
| 5 | Pin Configuration and Functions 3    | 10 | Power Supply Recommendations                        | . 10     |
| 6 | Specifications4                      | 11 | Layout                                              | . 10     |
| • | 6.1 Absolute Maximum Ratings 4       |    | 11.1 Layout Guidelines                              | 10       |
|   | 6.2 ESD Ratings                      |    | 11.2 Layout Example                                 | 10       |
|   | 6.3 Recommended Operating Conditions | 12 | Device and Documentation Support                    | . 11     |
|   | 6.4 Thermal Information5             |    | 12.1 Documentation Support                          | 11       |
|   | 6.5 Electrical Characteristics5      |    | 12.2 Related Links                                  | 11       |
|   | 6.6 Switching Characteristics 5      |    | 12.3 Receiving Notification of Documentation Update | s 11     |
|   | 6.7 Typical Characteristics 6        |    | 12.4 Community Resources                            |          |
| 7 | Parameter Measurement Information    |    | 12.5 Trademarks                                     | 11       |
| 8 | Detailed Description 8               |    | 12.6 Electrostatic Discharge Caution                | 11       |
| _ | 8.1 Overview 8                       |    | 12.7 Glossary                                       | 11       |
|   | 8.2 Functional Block Diagram 8       |    | Mechanical, Packaging, and Orderable                |          |
|   | 8.3 Feature Description8             |    | Information                                         | . 12     |
|   |                                      |    |                                                     |          |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision G (May 2004) to Revision H

**Page** 

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1 |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Deleted Ordering Information table; see POA at the end of the data sheet                                                                                                                                                                                                             | 1 |
| • | Added Military Disclaimer to Features                                                                                                                                                                                                                                                | 1 |
| • | Changed $R_{\theta JA}$ values for SN7404: D (SOIC) from 86 to 86.8, N (PDIP) from 80 to 52.1, and NS (SO) from 76 to 85.9                                                                                                                                                           | 5 |



# 5 Pin Configuration and Functions





NC - No internal connection

## **Pin Functions**

|                 | PIN                      |                        |     |             |
|-----------------|--------------------------|------------------------|-----|-------------|
| NAME            | SOIC, PDIP,<br>CDIP, CFP | LCCC                   | I/O | DESCRIPTION |
| 1A              | 1                        | 2                      | 1   | Input 1     |
| 1Y              | 2                        | 3                      | 0   | Output 1    |
| 2A              | 3                        | 4                      | 1   | Input 2     |
| 2Y              | 4                        | 6                      | 0   | Output 2    |
| 3A              | 5                        | 8                      | 1   | Input 3     |
| 3Y              | 6                        | 9                      | 0   | Output 3    |
| 4A              | 9                        | 13                     | 1   | Input 4     |
| 4Y              | 8                        | 12                     | 0   | Output 4    |
| 5A              | 11                       | 16                     | 1   | Input 5     |
| 5Y              | 10                       | 14                     | 0   | Output 5    |
| 6A              | 13                       | 19                     | 1   | Input 6     |
| 6Y              | 12                       | 18                     | 0   | Output 6    |
| GND             | 7                        | 10                     | _   | Ground Pin  |
| NC              | _                        | 1, 5, 7, 11, 15,<br>17 | _   | No Connect  |
| V <sub>CC</sub> | 14                       | 20                     | _   | Power Pin   |

Copyright © 1983–2016, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                  |                | MIN         | MAX | UNIT |
|------------------|----------------------------------|----------------|-------------|-----|------|
| $V_{CC}$         | Supply voltage                   |                |             | 7   | V    |
| VI               | Input voltage (2)                |                |             | 5.5 | V    |
| .,               | Output voltage <sup>(2)(3)</sup> | SN5407, SN7407 |             | 30  | V    |
| Vo               |                                  | SN5417, SN7417 |             | 15  |      |
| TJ               | Junction temperature             |                |             | 150 | °C   |
| T <sub>stg</sub> | Storage temperature              |                | <b>–</b> 65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                            |                                                                                | VALUE | UNIT |  |  |
|--------------------|----------------------------|--------------------------------------------------------------------------------|-------|------|--|--|
| SN7407             | AND SN7417                 |                                                                                |       |      |  |  |
| .,                 | V Electrontette diselector | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              |       | 1/   |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge    | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |  |  |
| SN5407 AND SN5417  |                            |                                                                                |       |      |  |  |
| $V_{(ESD)}$        | Electrostatic discharge    | Human-body model (HBM)                                                         | ±2000 | V    |  |  |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                          |                                 |                | MIN         | NOM | MAX  | UNIT |
|------------------------------------------|---------------------------------|----------------|-------------|-----|------|------|
|                                          | Cupply voltage                  | SN5407, SN5417 | 4.5         | 5   | 5.5  | V    |
| V <sub>CC</sub>                          | Supply voltage                  | SN7407, SN7417 | 4.75        | 5   | 5.25 | V    |
| $V_{IH}$                                 | High-level input voltage        |                | 2           |     |      | V    |
| $V_{IL}$                                 | Low-level input voltage         |                |             |     | 0.8  | V    |
|                                          | l light level evitant veltage   | SN5407, SN7407 |             |     | 30   | V    |
| V <sub>OH</sub>                          | High-level output voltage       | SN5417, SN7417 |             |     | 15   |      |
|                                          | Low lovel output ourrent        | SN5407, SN5417 |             |     | 30   | A    |
| I <sub>OL</sub> Low-level output current | Low-level output current        | SN7407, SN7417 |             |     | 40   | mA   |
| _                                        | Operating free pir town orating | SN5407, SN5417 | <b>–</b> 55 |     | 125  | °C   |
| $T_A$                                    | Operating free-air temperature  | SN7407, SN7417 | 0           |     | 70   |      |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*,.

<sup>(2)</sup> All voltage values are with respect to GND.

<sup>(3)</sup> This is the maximum voltage that can safely be applied to any output when it is in the OFF state.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                              | SN7407   |          |         | SN7      |          |      |
|----------------------|----------------------------------------------|----------|----------|---------|----------|----------|------|
|                      | THERMAL METRIC (1)                           | D (SOIC) | N (PDIP) | NS (SO) | D (SOIC) | N (PDIP) | UNIT |
|                      |                                              | 14 PINS  | 14 PINS  | 14 PINS | 14 PINS  | 14 PINS  |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (2)   | 86.8     | 52.1     | 85.9    | 88.8     | 52.1     | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 47.1     | 39.4     | 43.9    | 50.4     | 39.4     | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 41       | 32       | 44.7    | 43       | 32       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 15.6     | 24.2     | 14.6    | 16.5     | 24.2     | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 40.8     | 31.8     | 44.4    | 42.8     | 31.8     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)(1)(2)

|                                   | PARAMETER                 |                                         | TEST CONDITIONS                         | MIN | TYP | MAX  | UNIT |
|-----------------------------------|---------------------------|-----------------------------------------|-----------------------------------------|-----|-----|------|------|
| $V_{IK}$                          | Input clamp voltage       | V <sub>CC</sub> = MIN, I <sub>I</sub> = | - –12 mA                                |     |     | -1.5 | ٧    |
|                                   |                           |                                         | I <sub>OL</sub> = 16 mA                 |     |     | 0.4  |      |
| $V_{OL}$                          | Low-level output voltage  | $V_{CC} = MIN,$<br>$V_{II} = 0.8 V$     | I <sub>OL</sub> = 30 mA, SN5407, SN5417 |     |     | 0.7  | V    |
|                                   |                           | VIL = 0.0 V                             | I <sub>OL</sub> = 40 mA, SN7407, SN7417 |     |     | 0.7  |      |
| •                                 | LPab land autout annual   | V <sub>CC</sub> = MIN,                  | V <sub>OH</sub> = 30 V, SN5407, SN7407  |     |     | 0.25 | mA   |
| I <sub>OH</sub> High-level output | High-level output current | V <sub>IH</sub> = 2 V                   | V <sub>OH</sub> = 15 V, SN5417, SN7417  |     |     | 0.25 |      |
| I <sub>I</sub>                    | Input current             | V <sub>CC</sub> = MAX, V <sub>I</sub>   | = 5.5 V                                 |     |     | 1    | mA   |
| I <sub>IH</sub>                   | High-level input current  | V <sub>CC</sub> = MAX, V <sub>I</sub>   | <sub>IH</sub> = 2.4 V                   |     |     | 40   | μA   |
| I <sub>IL</sub>                   | Low-level input current   | V <sub>CC</sub> = MAX, V <sub>I</sub>   | $V_{CC} = MAX, V_{IL} = 0.4 V$          |     |     | -1.6 | mA   |
| I <sub>CCH</sub>                  | High-level supply current | V <sub>CC</sub> = MAX                   | V <sub>CC</sub> = MAX                   |     | 29  | 41   | mA   |
| I <sub>CCL</sub>                  | Low-level supply current  | V <sub>CC</sub> = MAX                   | V <sub>CC</sub> = MAX                   |     | 21  | 30   | mA   |

# 6.6 Switching Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C} \text{ (see Figure 2)}$ 

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS                       | MIN                 | TYP | MAX | UNIT |    |
|------------------|--------------|-------------|---------------------------------------|---------------------|-----|-----|------|----|
| t <sub>PLH</sub> | Α            | A V D = 110 |                                       | D = 110 O C = 15 pc |     | 6   | 10   | ns |
| t <sub>PHL</sub> |              | Y           | $R_L = 110 \ \Omega, \ C_L = 15 \ pF$ |                     | 20  | 30  |      |    |
| t <sub>PLH</sub> | ۸            | V           | D = 150 0 C = 50 pF                   |                     |     | 15  | no   |    |
| t <sub>PHL</sub> | A            | f           | $R_L = 150 \Omega, C_L = 50 pF$       |                     |     | 26  | ns   |    |

Copyright © 1983-2016, Texas Instruments Incorporated

The package thermal impedance is calculated in accordance with JESD 51-7.

 <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
(2) For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



# 6.7 Typical Characteristics



Figure 1. Time Low to High vs  $V_{\text{OUT}}$ 



## 7 Parameter Measurement Information





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r \leq$  7 ns,  $t_f \leq$  7 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The SN74x7 is a high sink current capable open-collector buffer. This device is high-voltage tolerant on the output of up to 30 V on the SNx407 model and 15 V on the SNx417 model. The SN74x7 is also useful for converting TTL voltage levels to MOS levels.

## 8.2 Functional Block Diagram



Resister values shown are nominal.

Figure 3. Schematic

#### 8.3 Feature Description

The SNx407 and SNx417 devices are ideal for high voltage outputs. The SNx407 device has a maximum output voltage 30 V and the SNx417 device has a maximum output voltage 15 V.

The high sink current is up to 40 mA for the SN74x7.

## 8.4 Device Functional Modes

Table 1 lists the functions of the devices.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | High-Z      |
| L          | L           |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74x7 device is a high-drive, open-collector device that is used for multiple buffer-type functions. The device produces 30 mA of drive current. Therefore, this device is ideal for driving multiple inputs and for high-speed applications up to 100 MHz. The outputs are high voltage tolerant up to 30 V for the SNx407.

# 9.2 Typical Application



Copyright © 2016 Texas Instruments Incorporated

Figure 4. Typical Application Diagram

#### 9.2.1 Design Requirements

Avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads; therefore, routing and load conditions must be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs: See t<sub>PHL</sub> and t<sub>PLH</sub> in Switching Characteristics.
  - Specified high and low levels: See V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions.
- 2. Recommend Output Conditions
  - Load currents must not exceed 30 mA.
  - Outputs must not be pulled above 30 V for the SNx407 device.

Copyright © 1983–2016, Texas Instruments Incorporated



# **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 5.  $V_{OL}$  vs  $I_{OL}$ 

# 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating (see *Recommended Operating Conditions*).

Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. TI recommends 0.1  $\mu F$  for devices with a single supply. If there are multiple  $V_{CC}$  pins, then TI recommends 0.01  $\mu F$  or 0.022  $\mu F$  for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1  $\mu F$  and a 1  $\mu F$  are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

# 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices inputs must never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 6 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver.

#### 11.2 Layout Example



Figure 6. Layout Diagram



# 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs, (SCBA004)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------|----------------|--------------|---------------------|---------------------|---------------------|
| SN5407 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN5417 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN7407 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN7417 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me*to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

Blu-ray Disc is a registered trademark of Blue-ray Disc Association.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.