SDLS067A - OCTOBER 1976 - REVISED JUNE 1999

- 3-State Outputs Interface Directly With **System Bus**
- Gated Output-Control Lines for Enabling or **Disabling the Outputs**
- **Fully Independent Clock Virtually** Eliminates Restrictions for Operating in One of Two Modes:
  - Parallel Load
  - Do Nothing (Hold)
- For Application as Bus Buffer Registers
- **Package Options Include Plastic** Small-Outline (D) Packages, Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) **DIPs**

| TYPE    | TYPICAL<br>PROPAGATION<br>DELAY TIME | MAXIMUM<br>CLOCK<br>FREQUENCY |
|---------|--------------------------------------|-------------------------------|
| '173    | 23 ns                                | 35 MHz                        |
| 'LS173A | 18 ns                                | 50 MHz                        |

#### description

The '173 and 'LS173A 4-bit registers include D-type flip-flops featuring totem-pole 3-state outputs capable of driving highly capacitive relatively low-impedance loads. high-impedance third state and increased high-logic-level drive provide these flip-flops with the capability of being connected directly to and

**SN54173, SN54LS173A...JOR W PACKAGE** SN74173...N PACKAGE SN74LS173A . . . D or N PACKAGE (TOP VIEW)



SN54LS173A . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

driving the bus lines in a bus-organized system without need for interface or pull-up components. Up to 128 of the SN74173 or SN74LS173A outputs can be connected to a common bus and still drive two Series 54/74 or 54LS/74LS TTL normalized loads, respectively. Similarly, up to 49 of the SN54173 or SN54LS173A outputs can be connected to a common bus and drive one additional Series 54/74 or 54LS/74LS TTL normalized load, respectively. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the output control circuitry is designed so that the average output disable times are shorter than the average output enable times.

Gated enable inputs are provided on these devices for controlling the entry of data into the flip-flops. When both data-enable  $(\overline{G}1, \overline{G}2)$  inputs are low, data at the D inputs are loaded into their respective flip-flops on the next positive transition of the buffered clock input. Gate output-control (M, N) inputs also are provided. When both are low, the normal logic states (high or low levels) of the four outputs are available for driving the loads or bus lines. The outputs are disabled independently from the level of the clock by a high logic level at either output-control input. The outputs then present a high impedance and neither load nor drive the bus line. Detailed operation is given in the function table.

The SN54173 and SN54LS173A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74173 and SN74LS173A are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **FUNCTION TABLE**

|     |            | INPUTS |       | OUTDUT. |                |  |
|-----|------------|--------|-------|---------|----------------|--|
| CLR | CLK        | DATA E | NABLE | DATA    | OUTPUT<br>ဂ    |  |
| CLK | CLK        | G1     | G2    | D       | 3              |  |
| Н   | Χ          | X      | Χ     | Χ       | L              |  |
| L   | L          | X      | X     | Χ       | $Q_0$          |  |
| L   | $\uparrow$ | Н      | Χ     | X       | $Q_0$          |  |
| L   | $\uparrow$ | X      | Н     | Χ       | Q <sub>0</sub> |  |
| L   | $\uparrow$ | L      | L     | L       | L              |  |
| L   | $\uparrow$ | L      | L     | Н       | Н              |  |

When either M or N (or both) is (are) high, the output is disabled to the high-impedance state; however, sequential operation of the flip-flops is not affected.

### logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages.



### logic diagram (positive logic)



Pin numbers shown are for D, J, N, and W packages.



### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                       | –0.5 V to 7 V    |
|--------------------------------------------------------------------|------------------|
| Input voltage: '173                                                | –0.5 V to 5.5 V  |
| 'LS173A                                                            | –0.5 V to 7 V    |
| Off-state output voltage                                           | –0.5 V to 5.5 V  |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 113°C/W          |
| N package                                                          | 78°C/W           |
| Storage temperature range, T <sub>sto</sub>                        | . –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



NOTES: 1. Voltage values are with respect to network ground terminal.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

SDLS067A - OCTOBER 1976 - REVISED JUNE 1999

### recommended operating conditions (see Note 3)

|                 |                                | SN54173 SN74173 |     |            |      | UNIT |      |      |
|-----------------|--------------------------------|-----------------|-----|------------|------|------|------|------|
|                 |                                | MIN             | NOM | MAX        | MIN  | NOM  | MAX  | ONII |
| Vcc             | Supply voltage                 | 4.5             | 5   | 5.5        | 4.75 | 5    | 5.25 | V    |
| Іон             | High-level output current      |                 |     | <b>–</b> 2 |      |      | -5.2 | mA   |
| I <sub>OL</sub> | Low-level output current       |                 |     | 16         |      |      | 16   | mA   |
| TA              | Operating free-air temperature | <b>–</b> 55     |     | 125        | 0    |      | 70   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                              | TEOT 00                                            | NDITIONS <sup>†</sup>                             |                 | SN54173 |             | 8               | SN74173 |                 | UNIT |
|---------------------|----------------------------------------|----------------------------------------------------|---------------------------------------------------|-----------------|---------|-------------|-----------------|---------|-----------------|------|
|                     | PARAMETER                              | TEST CO                                            | NDITIONS†                                         | MIN             | TYP‡    | MAX         | MIN             | TYP‡    | MAX             | UNII |
| VIH                 | High-level input voltage               |                                                    |                                                   | 2               |         |             | 2               |         |                 | V    |
| VIL                 | Low-level input voltage                |                                                    |                                                   |                 |         | 8.0         |                 |         | 0.8             | V    |
| ٧IK                 | Input clamp voltage                    | V <sub>CC</sub> = MIN,                             | I <sub>I</sub> = -12 mA                           |                 |         | -1.5        |                 |         | -1.5            | V    |
| Voн                 | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = MAX   | 2.4             |         |             | 2.4             |         |                 | ٧    |
| V <sub>OL</sub>     | Low-level output voltage               | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA |                 |         | 0.4         |                 |         | 0.4             | ٧    |
| la can              | Off-state (high-impedance state)       | V <sub>CC</sub> = MAX,                             | V <sub>O</sub> = 2.4 V                            |                 |         | 150         |                 |         | 40              |      |
| I <sub>O(off)</sub> | output current                         | V <sub>IH</sub> = 2 V                              | V <sub>O</sub> = 0.4 V                            |                 |         | -150        |                 |         | <del>-4</del> 0 | μΑ   |
| II                  | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 5.5 V                            |                 |         | 1           |                 |         | 1               | mA   |
| l <sub>IH</sub>     | High-level input current               | $V_{CC} = MAX$ ,                                   | V <sub>I</sub> = 2.4 V                            |                 |         | 40          |                 |         | 40              | μΑ   |
| I <sub>IL</sub>     | Low-level input current                | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 0.4 ∨                            |                 |         | -1.6        |                 |         | -1.6            | mA   |
| Ios                 | Short-circuit output current§          | V <sub>CC</sub> = MAX                              |                                                   | <del>-</del> 30 |         | <b>–</b> 70 | <del>-</del> 30 |         | <del>-</del> 70 | mA   |
| Icc                 | Supply current                         | $V_{CC} = MAX$ ,                                   | See Note 4                                        |                 | 50      | 72          |                 | 50      | 72              | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

### timing requirements over recommended operating conditions (unless otherwise noted)

|                 |                |                      | SN54 | 173 | SN74 | UNIT |      |
|-----------------|----------------|----------------------|------|-----|------|------|------|
|                 |                |                      | MIN  | MAX | MIN  | MAX  | UNII |
| fclock          |                |                      |      |     |      | 25   | MHz  |
| t <sub>W</sub>  | Pulse duration | CLK or CLR           | 20   |     | 20   |      | ns   |
|                 |                | Data enable (G1, G2) | 17   |     | 17   |      |      |
| t <sub>su</sub> | Setup time     | Data                 | 10   |     | 10   |      | ns   |
|                 |                | CLR (inactive state) | 10   |     | 10   |      |      |
| <b>.</b>        | Hold time      | Data enable (G1, G2) | 2    |     | 2    |      |      |
| <sup>t</sup> h  | noid time      | Data                 | 10   |     | 10   |      | ns   |



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time.

NOTE 4: ICC is measured with all outputs open; CLR grounded, following momentary connection to 4.5 V, N, G1, G2, and all data inputs grounded; and CLK and M at 4.5 V.

# SN54173, SN54LS173A, SN74173, SN74LS173A 4-BIT D-TYPE REGISTERS WITH 3-STATE OUTPUTS SDLS067A - OCTOBER 1976 - REVISED JUNE 1999

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 400 $\Omega$ (see Figure 1)

|                  | PARAMETER                                                            | TEST CONDITIONS        | SN54173 |     |     | SN74173 |     |     | UNIT |
|------------------|----------------------------------------------------------------------|------------------------|---------|-----|-----|---------|-----|-----|------|
|                  | PARAMETER                                                            | TEST CONDITIONS        | MIN     | TYP | MAX | MIN     | TYP | MAX | UNIT |
| fmax             | Maximum clock frequency                                              |                        | 25      | 35  |     | 25      | 35  |     | MHz  |
| t <sub>PHL</sub> | Propagation delay time,<br>high-to-low-level output from clear input | C <sub>L</sub> = 50 pF |         | 18  | 27  |         | 18  | 27  | ns   |
| tPLH             | Propagation delay time,<br>low-to-high-level output from clock input |                        |         | 28  | 43  |         | 28  | 43  |      |
| t <sub>PHL</sub> | Propagation delay time,<br>high-to-low-level output from clock input |                        |         | 19  | 31  |         | 19  | 31  | ns   |
| t <sub>PZH</sub> | Output enable time to high level                                     |                        | 7       | 16  | 30  | 7       | 16  | 30  | no   |
| tpzL             | Output enable time to low level                                      |                        | 7       | 21  | 30  | 7       | 21  | 30  | ns   |
| tPHZ             | Output disable time from high level                                  | C <sub>L</sub> = 5 pF  | 3       | 5   | 14  | 3       | 5   | 14  | no   |
| t <sub>PLZ</sub> | Output disable time from low level                                   |                        | 3       | 11  | 20  | 3       | 11  | 20  | ns   |



SDLS067A - OCTOBER 1976 - REVISED JUNE 1999

### recommended operating conditions

|                 |                                | SN          | 54LS173 | S173A SN74LS173A |      |     | BA   | UNIT |
|-----------------|--------------------------------|-------------|---------|------------------|------|-----|------|------|
|                 |                                | MIN         | NOM     | MAX              | MIN  | NOM | MAX  | UNII |
| Vcc             | Supply voltage                 | 4.5         | 5       | 5.5              | 4.75 | 5   | 5.25 | V    |
| I <sub>OH</sub> | High-level output current      |             |         | <b>–</b> 1       |      |     | -2.6 | mA   |
| I <sub>OL</sub> | Low-level output current       |             |         | 12               |      |     | 24   | mA   |
| TA              | Operating free-air temperature | <b>–</b> 55 |         | 125              | 0    |     | 70   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                     |                                        |                                                                  |                                                 | SN  | 54LS173 | ВА              | SN  | 74LS173 | BA              | UNIT |
|---------------------|----------------------------------------|------------------------------------------------------------------|-------------------------------------------------|-----|---------|-----------------|-----|---------|-----------------|------|
|                     | PARAMETER                              | I EST COM                                                        | TEST CONDITIONS†                                |     | TYP‡    | MAX             | MIN | TYP‡    | MAX             | UNIT |
| VIH                 | High-level input voltage               |                                                                  |                                                 | 2   |         |                 | 2   |         |                 | V    |
| VIL                 | Low-level input voltage                |                                                                  |                                                 |     |         | 0.7             |     |         | 8.0             | V    |
| VIK                 | Input clamp voltage                    | V <sub>CC</sub> = MIN,                                           | I <sub>I</sub> = -18 mA                         |     |         | -1.5            |     |         | -1.5            | V    |
| VOH                 | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = MAX | 2.4 | 3.4     |                 | 2.4 | 3.1     |                 | ٧    |
| \/a:                | Low lovel output voltage               | V <sub>CC</sub> = MIN,                                           | I <sub>OL</sub> = 12 mA                         |     | 0.25    | 0.4             |     | 0.25    | 5 0.4           | V    |
| VOL                 | Low-level output voltage               | V <sub>IL</sub> = 0.8 V,                                         | I <sub>OL</sub> = 24 mA                         |     |         |                 |     | 0.35    | 0.5             | V    |
| lo ( m              | Off-state (high-impedance state)       | V <sub>CC</sub> = MAX,                                           | V <sub>O</sub> = 2.7 V                          |     |         | 20              |     |         | 20              | V    |
| I <sub>O(off)</sub> | output current                         | V <sub>IH</sub> = 2 V                                            | V <sub>O</sub> = 0.4 V                          |     |         | <del>-</del> 20 |     |         | <del>-</del> 20 | ٧    |
| II                  | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                                           | ∨ <sub>I</sub> = 7 ∨                            |     |         | 0.1             |     |         | 0.1             | mA   |
| lн                  | High-level input current               | V <sub>CC</sub> = MAX,                                           | V <sub>I</sub> = 2.7 ∨                          |     |         | 20              |     |         | 20              | μΑ   |
| I <sub>IL</sub>     | Low-level input current                | V <sub>CC</sub> = MAX,                                           | V₁ = 0.4 V                                      |     |         | -0.4            |     |         | -0.4            | mA   |
| Ios                 | Short-circuit output current§          | V <sub>CC</sub> = MAX                                            |                                                 | -30 |         | -130            | -30 |         | <b>–</b> 130    | mA   |
| Icc                 | Supply current                         | V <sub>CC</sub> = MAX,                                           | See Note 4                                      |     | 19      | 30              |     | 19      | 24              | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 4: I<sub>CC</sub> is measured with all outputs open; CLR grounded, following momentary connection to 4.5 V, N,  $\overline{G}$ 1,  $\overline{G}$ 2, and all data inputs grounded; and CLK and M at 4.5 V.

### timing requirements over recommended operating conditions (unless otherwise noted)

|                 |                            |                      | SN54L | S173A | SN74L | UNIT |      |
|-----------------|----------------------------|----------------------|-------|-------|-------|------|------|
|                 |                            |                      | MIN   | MAX   | MIN   | MAX  | UNII |
| fclock          | lock Input clock frequency |                      |       |       |       | 25   | MHz  |
| t <sub>W</sub>  | Pulse duration             | CLK or CLR           | 25    |       | 25    |      | ns   |
|                 |                            | Data enable (G1, G2) | 35    |       | 35    |      |      |
| t <sub>su</sub> | Setup time                 | Data                 | 17    |       | 17    |      | ns   |
|                 |                            | CLR (inactive state) | 10    |       | 10    |      |      |
| 4.              | Hold time                  | Data enable (G1, G2) | 0     |       | 0     |      | ns   |
| th              | Data Data                  |                      | 3     |       | 3     |      | 118  |



<sup>‡</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

<sup>§</sup> Not more than one output should be shorted at a time.

# SN54173, SN54LS173A, SN74173, SN74LS173A 4-BIT D-TYPE REGISTERS WITH 3-STATE OUTPUTS SDLS067A - OCTOBER 1976 - REVISED JUNE 1999

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 667 $\Omega$ (see Figure 2)

|                  | PARAMETER                                                            | TEST CONDITIONS        | SN  | 54LS17 | 3 <b>A</b> | SN  | UNIT |     |      |  |
|------------------|----------------------------------------------------------------------|------------------------|-----|--------|------------|-----|------|-----|------|--|
|                  | PARAMETER                                                            | TEST CONDITIONS        | MIN | TYP    | MAX        | MIN | TYP  | MAX | UNII |  |
| fmax             | Maximum clock frequency                                              |                        | 30  | 50     |            | 30  | 50   |     | MHz  |  |
| t <sub>PHL</sub> | Propagation delay time,<br>high-to-low-level output from clear input | C <sub>L</sub> = 45 pF |     | 26     | 35         |     | 26   | 35  | ns   |  |
| tpLH             | Propagation delay time,<br>low-to-high-level output from clock input |                        |     | 17     | 25         |     | 17   | 25  |      |  |
| tPHL             | Propagation delay time,<br>high-to-low-level output from clock input |                        |     | 22     | 30         |     | 22   | 30  | ns   |  |
| t <sub>PZH</sub> | Output enable time to high level                                     |                        |     | 15     | 23         |     | 15   | 23  |      |  |
| t <sub>PZL</sub> | Output enable time to low level                                      |                        |     | 18     | 27         |     | 18   | 27  | ns   |  |
| tPHZ             | Output disable time from high level                                  | C. = 5 pE              |     | 11     | 20         |     | 11   | 20  | no   |  |
| t <sub>PLZ</sub> | Output disable time from low level                                   | C <sub>L</sub> = 5 pF  |     | 11     | 17         |     | 11   | 17  | ns   |  |



### PARAMETER MEASUREMENT INFORMATION SERIES 54/74 AND 54S/74S DEVICES



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. All diodes are 1N3064 or equivalent.

**PROPAGATION DELAY TIMES** 

- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL.

**ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

- E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O \approx 50 \Omega$ ,  $t_r$  and  $t_f \leq$  7 ns for Series 54/74 devices and  $t_r$  and  $t_f \le 2.5$  ns for Series 54S/74S devices.
- F. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



### PARAMETER MEASUREMENT INFORMATION **SERIES 54LS/74LS DEVICES**



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. All diodes are 1N3064 or equivalent.
  - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - D. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL.
  - E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
  - F. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O \approx 50~\Omega$ ,  $t_f \leq$  15 ns,  $t_f \leq$  6 ns.
  - G. The outputs are measured one at a time with one input transition per measurement.

Figure 2. Load Circuits and Voltage Waveforms

