**Optional** -> BLUE

Steps -> YELLOW

Sub-Categories -> GREEN

#### #To create user define log file and invoke gui

icc2 -out <name.log> -gui

#### #Set CPU cores usage

set\_host\_options -max\_cores 8

# #Save block in a different name and continue working on that newly saved block name

set\_app\_options -name design.morph\_on\_save\_as -value true

#### #Initialize Design

create lib -technology -ref libs

initialize\_floorplan -boundary {} -shape

#### **#Sanity Checks**

get\_design\_checks #List all design checks

check\_design -checks {dp\_pre\_floorplan pre\_placement\_stage
timing physical constraints}

check\_design -checks dp\_pre\_floorplan #issues related to design planning before floorplanning

check\_design -checks pre\_placement\_stage #atomic checks -> design mismatch, scan chain, mv design, timing, rp constraints

DMM – Mismatch

DFT -scan chain not defined

TCK- test clock

# (TCK-001) Unconstrained endpoints -> can be due to false path, unclocked, case constant, etc.

# (TCK-002) Clock pins have no fan-in -> can be due to missing clock definition, pin is blocked by case analysis, disable timing false path.

#(TCK-012) Input port with no input delay specified

#Floating pins, Multi-driven inputs/ports, undriven i/o, pin direction mismatches,

Library Integrity Check – perform consistency check b/w logical and physical library

- Cells with missing PG pins
- Cells dimensions not an integer multiple of its site
- Cells with missing LEF (MX2X1)
- Cells PG pins geometry
- Cells with missing direction

#### **Timing**

- this command will check whether the pins/ports has it's corresponding I/O delays and also checks for the clock definition exists for all flop pins.
- Checks whether the cells used in the design have been defined in the timing library
- Endpoint is unconstrainted. Reason: no arrival path, unclocked, false path, launch and capture are from different domains (TCK-001), combinational FB loop is detected (TCK-011)
- Report\_disable\_timing (I-loop breaking, c-case\_analysis, f-false net arc) # check for which cell arc's what flag are given
- Input port has no clock\_relative delay

Design (LINT checks) – validate the entire design hierarchy

- Unconstrainted endpoints (can be clock not reaching a cell or missing output delays
- Undriven Inputs
- Undriven Ouputs
- Unloaded Nets
- Nets connected to multiple pins on same cell
- Output pins connected to PG nets
- Instances with multiple input pins tied together
- Floating Instance terminals
- Uplaced I/O pins
- Floating I/O pins

#### Netlist uniqueness

#### Track definitions are defined

**report\_timing**: Reports the timing informations of the current design (WLM), by default the worst setup path in each clock group.

#### report\_qor:

Splits the design based on Scenario/Timing path group

- Levels of logic
- Critical Path's Length, Slack and it's Clk Period
- TNS
- NVP
- Worst/Total/No of Hold violations
- Cell Count Combinational and Sequential cell count, buff/inv count, Cell count
- Cell Area Combinational and Sequential cell count ,buff/inv area, Cell area
- Design Rules total no of nets/violations, Max tran, Max cap violations

#### Report\_qor –summary

- WNS, TNS, NVE for each scenarios
- Cell area
- Nets with DRC violations

It reports the statistics/QoR of the current design viz, it's timing info, cell count, details like combinational and non- combinational elements, total area of the current design. This will also reports any DRV's present.

#### report\_constraint:

- Setup/Hold violations based on the clock groups and predefined timing paths (reg2reg, in2reg, in2out, reg2out, clock\_gating, async)
- Max Tran & Max Cap violations

It reports constraints informations/violations in the current design such as WNS, total negative slacks, DRC violations etc. The report includes whether or not the constraints are violated: by how much it is violated and the worst violating object.

#### check\_design -checks dp\_pre\_floorplan

#### # Tech file is correct

```
# Layer directions are set or not
check_design -checks dp_pre_create_placement_abstract
# Checks is constraint (SDC, UPF) files is specified
check design -checks dp pre block shaping
# Checks if core area and block boundaries are valid
check design –checks dp pre power insertion
#Preferred metal layers are defined
#No preferred routing direction defined for layers
check timing #undefined clocks, undefined constraints, gated clock,
generated clocks, unconstrainted endpoints (can be clock not
reaching a cell or missing output delays) false path,
check library #
report constraint (setup, hold, max trans, max cap)
#Mega checks are dp_pre_floorplan pre_placement_stage,
pre_clock_tree_stage & pre_route_stage
#ZIC
set app options –name time.delay calculation style –value
zero interconnect
report timing –slack lesser than 0
report gor –summary (WNS, TNS, NVE)
report timing -report by scenarios "S1 S2 S3"
```

**#Check Timing Constraints** 

check timing

```
foreach_in_collection mode [all_modes] {
  current_mode $mode
  report_exceptions
  report_case_analysis
  report_disable_timing
}
```

#### #Set metal layers and direction for design

set\_ignored\_layers -max\_routing\_layer M8 -min\_routing\_layer M2
set\_attribute [get\_layers M1 M3 ...] routing\_direction horizontal
set\_attribute [get\_layers M2 M4 ...] routing\_direction vertical
# In layer M1 and layers above M8 RC and congestions estimation is ignored and it also prevents routing above M8 and below M2

## #Hierarchy Color and Hierarchy Exploration

set\_colors -cycle\_color

## **#View->Assistants->Hierarchy Exploration (OR)**

explore\_logic\_hierarchy -create\_module\_boundary

#### #Manually create voltage area for MV design

create\_voltage\_area -power\_domain -region
set\_voltage\_area <PD\_RISC\_CORE> -is\_fixed

#### #Automatic voltage area creation

shape\_blocks

#define hard keep out margin (even for LS and ISOcells)

```
set shaping options -guard band size 10
```

#### **#UPF**

ICC2 is MV aware. It will create a default UPF -> a SN, SP & CSN

## #Floorplan

#### #Set macro placement options

plan.place\*

plan.macro.\*

plan.macro.auto\_macro\_array (default is true)

plan.macro.spacing\_rule\_heights

plan.macro.spacing\_rule\_widths

(OR)

plan.macro.min\_macro\_keepout #Set minimum macro spacing

create\_placement -floorplan

(OR) Do manual macro placement

# #Create automatic soft/hard blockages by controlling the widths of blockages:

plan.place.auto\_generate\_blockages plan.place.atuo\_generate\_blockages\_soft\_blockages\_channel\_width plan.place.auto\_generate\_blockages\_hard\_blockages\_channel\_widt h

```
#Fix/Unfix the Macros
```

```
set_fixed_objects [get_flat_cells -filter is_hard_macro==true] (or)

set_fixed_objects [get_cells -physical_context -filter
design_type==macro] (or)

set_app_options -list {place.coarse.fix_hard_macros true}

set_fixed_objects [get_flat_cells -filter is_hard_macro==true] unfix

#Automatic FP with macros and std. cells

create_placement -floorplan [-congestion]
```

#### #Pin Placement (use if loose pin constraints are given or none)

```
set_block_pin_constrains -self -allowed_layers "M3 M4" -sides "1 2 3" |-exclude_side "4 5 6" -corner_keep_out_distance set_individual_pin_constraints -ports place_pins -self
```

#### #Placement Blockage/Keepout margin/Bounds

```
create_keepout_margin -type hard -outer {5 0 5 0} RAM5 #For one macro

create_keepout_margin -type hard -outer {5 5 5 5) [get_cells my_macro]

get_keep_out_margins

report_keep_out_margin

remove_keep_out_margins

create_placement_blockage -boundary {{ } {}} -name LL_CORNER - type hard | soft

create_bounds_name_type_boundary #Timing fixes
```

check\_design -checks physical\_constraints

#Floorplan object checks – layers, bounds, placement blockages, keepout margin, site row checks (height multiple of site height, IO pad cell overlap, macro fixed or not, macro overlapping, cell orientation

#### **#PG routing/Pattering**

set\_pg\_statergy
create\_pg\_mesh\_pattern
compile pg #create mesh

#### #Remove PG nets

remove\_routes -stripe -net\_types {power ground} #PG straps
remove\_routes -lib\_cell\_pin\_connect -net\_types {power ground}
#PG rails

(OR) right-click net -> selected related objects-> nets remove\_physical\_objects [get\_selection]

#### #Checks after PG routing

check\_pg\_drc
check\_pg\_missing\_vias
check\_pg\_connectivity

## #Create FP def (1st Pass Synthesis)

```
write_floorplan -format icc -output <name.fp> -net_types {power
ground} -include_physical_status {fixed locked}
```

## **#To apply FP later**

source <name.fp>/<floorplan.tcl>

#### **#Setting up and Updating MMMC constraints**

create mode M1

create corner C1

create scenario –mode M1 –corner C1 –name M1 C1

write script

current scenario

all\_scenarios

report\_scenarios, report\_corners, report\_pvt

remove\_duplicate\_timing\_contexts

# #All scenarios are active by default, so all scenarios have to be deactivated and then activate required scenarios

set\_scenarios\_status \* -active -false

set\_scenario\_status <scenario\_name> -active true

set\_scenario\_status \*corner\_FAST -setup false

set\_scenario\_status \*mode\_TEST\* -leakage\_power false - dynamic\_power false

set\_scenario\_status <name> -setup true —hold false —max\_transition true —max\_capacitance true —active true

#### #Find currently active scenarios

report\_scenarios

```
(OR)
get_attribute [get_scenarios] active
(OR)
get_scenarios -filter active&&setup
get_scenarios -filter active&&hold
```

```
#Apply freeze for clock ports to avoid performing HFNS on clock nets set_freeze_ports -clock | -data (OR)

report_ideal_network

remove_ideal_network -all

#Fix Ports of design

get_attribute -objects [get_ports *] -name physical_status

set_fixed_objects [get_ports *]
```

#### **#PLACEMENT**

#### **#Pre Placement checks**

check\_design -checks pre\_placement\_stage #atomic checks -> design mismatch, scan chain, mv design, timing, rp constraints

# (TCK-001) Unconstrained endpoints -> can be due to false path, no ceck, unclocked, case constant, etc.

# (TCK-002) Clock pins have no fan-in -> can be due to missing clock definition, pin is blocked by case analysis, disable timing false path.

#(TCK-012) Input port with no input delay specified check design –checks physical constraints

#Floorplan object checks – layers, bounds, placement blockages, keepout margin, site row checks (height multiple of site height, IO pad cell overlap, macro fixed or not, macro overlapping, cell orientation

#### #Placement Setting

set\_app\_options -name opt.optimize\_scan\_chain
set\_app\_options -name place.coarse.continue\_on\_missing\_scandef
set\_app\_options -name place.coarse.max\_density -value 0 ;#default
is 0, so that the tool will decide automatically

set\_app\_options -name place.coarse.congestion\_layer\_aware set\_app\_options -name place.coarse.auto\_density\_control

set\_app\_options -name place.coarse.fix\_hard\_macros

set\_app\_options -name place.coarse.tns\_driven\_placement #Timing driven placement

set\_app\_options -name place.coarse.auto.timing\_control #This enables the above command also

create\_placement -buffering\_aware\_timing\_driven

set\_app\_optionos place\_opt.flow.clock\_aware\_placement # This also enabled when icg\_optimization is turned on

#### #Placement Stages (place\_opt)

- initial\_place # Wire length driven placement & scan chain opt.
- 2. initial\_drc # Remove buffer trees & HFNS and logic DRC
- 3. initial\_opto # Quick timing opt.
- 4. final\_place # Incremental & final timing driven placement
- 5. final\_opto # Full-scale opt.

#### **#Set app options for placement**

```
report_app_options {place.* place_opt*}

set_app_options -list {

place_opt.initial_drc.global_route_based 1

place_opt.congestion.effort high

place.coarse.congestion_layer_aware

place.coarse.pin_density_aware

opt.timing.effort

opt.common.max_fanout

place.coarse.congestion_driven_max_util 0.93

place_opt -from <stage_name> -to <stage_name>
```

#### #If scan chains are present in design

```
read_def <name.scandef>
check_scan_chain
report scan chains
```

### #Set keep out margin for Std. cells

```
set_placement_spacing_label -name{X} -side both -lib_cells
[get_lib_cells /*AOI*]
set_placement_spacing_rule -labels {X X} {0 2} #Spacing from 0 to 2
sites in prohibited
(OR)
Use set_keep_out_margin
```

#### #Find & Enable/Disable Spare Cell placement

```
get cells -hier -filter is spare cells
place.coarse.enable_spare_cell_placement (default: true)
#Adding end cap cells
create boundary cells -left boundary cell
{saed32 rvt|saed32 rvt std/SHFILL3 RVT}-right boundary cell
{saed32_rvt|saed32_rvt_std/SHFILL3_RVT}
set fixed objects [get cells -hierarchical *boundary*]
#Adding tap cells
create tap cells -lib cell {saed32 rvt|saed32 rvt std/SHFILL3 RVT}
-distance 60 -pattern stagger
set fixed objects [get cells -hierarchical *tap*]
#Adding spare cells if they are not given in netlist They will
automatically placed if they are given in netlist during placement
stage
add spare cells -cell get cells -hierarchical -filter is spare cell] -
     boundary {} -num instances 20 v
legalize placement
set placement status legalize only [get flat cells -filter
spare cell]
#Adding IO Buffers
proc insert io buffer {buf} {
 foreach in collection each port [get ports *] {
  set port name [get object name $each port]
  insert buffer —lib cell $buf [get ports $port name]
```

```
}
magnet_placement [get_ports *] -mark_fixed [get_cells $buff]
}
insert io buffer NBUFFX4 HVT
legalize placement
magnet placement -mark legalize only -cells [get flat cells
*I CONTEXT MEM*] I CONTEXT MEM/I COTEXT RAM 3 1
#Creating Path Groups
# Placing IO paths in separate path groups allows final placement
work on reg-to-reg paths, independent of large violating I/O paths
foreach scenario [all active scenarios] {
current scenaio $scenario
group path -name REG2REG -from [all registers] -to [all registers]
-weight
... }
get_path_groups
#Preroute layer optimization
set app options -name place opt.flow.optimize layers -value true
#Find purpose of lib cells in design
report lib cells -colums {name valid purpose{ -objects [get lib cells
"*/*BUFF"]
```

#### #To restrict use of certain cells in design

set\_lib\_cells\_purpose –include node [get\_lib\_cells "\*/\*BUF\_X64 or ULVT"]

#ICG timing driven clock aware placement for designs with critical ICG enable timing (occurs during initial\_opto of place\_opt) (splits ICGs are places them closer to cluster registers to reduce setup) -> Use if ICG cells are present in design

place\_opt.flow.clock\_aware\_placement
set app options place opt.flow.optimize icgs true

#### **#POWER BASED DESIGN**

#### #Set power opt. options

set\_app\_options -list {opt.power.mode
none|leakage|dynamic|total} #For setting in dynamic mode; you
need to read SAIF (read\_saif)file

#### #Set power opt. options for certain scenarios

set\_scenario\_status {func.ss\_125c} -leakage\_power true dynamic\_power -true

#### #List of all diff. types threshold cells & areas (LVT, HVT, RVT, ULVT)

report\_threshold\_voltage\_group

#### **#Set cells for Vt swapping**

set\_threshold\_voltage\_group\_type -type low\_vt "LvT ULvt"
(OR)

set\_attribute -quiet [get\_lib\_cells \*/\*LVT] threshold\_voltage\_group
LVT

# #Limit the use of LVT cells to limit leakage power, if it is a power based design

set\_app\_options -list {opt.power.mode leakage}
set\_app\_options -list {opt.power.leakage\_type percentage\_lvt}
set\_max\_lvth\_percentage 10

# #Enable AOCV Analysis (based on logic depth and distance) Less pessimistic than OCV Analysis

set\_app\_options –name time.aocvm\_enable\_analysis –value true set\_app\_options –name time.aocvm\_enable\_distance\_analysis – value true

read\_ocvm -corners slow slow\_derate\_table
read ocvm -corners fast fast derate table

# #POCV -> Cumulative delay by adding delay distribution of each stage (std. deviation) -> less pessimistic than AOCV due to removal of data path pessimism in GBA

#1 POCV single coefficient file -> coefficient is characterized at particular input trans. And output load eg: 0.05 x 60ps

#2 Liberty Variation Format (LVF) -> func. Of input trans. and output load per timing arc eg: ocv\_sigma\_rise\_transition (lvf\_table) { index1

```
index2
LUT...
}
set_app_options -name time.pocvm_enable_analysis -value true
set app options -name time.pocvm enable distance analysis -
value true
read ocvm -corners slow slow derate table
read ocvm -corners fast fast derate table
#Placement
place opt
#The trail clock tree is maintained after place opt
(OR) Perform Coarse Placement First
create placement -timing driven -congestion -congestion effort
#then do place_opt -stages
#Post Placement checks
#
check legality
#Analyze global route congestion
route_global –floorplan true –congestion_map_only true
#Congestion Analysis
```

#### Overflow/Supply

#### #Report Utilization

create\_utilization\_configuration —config —include -exclude report\_utilization #Default — std. cells area/site array area route\_global —congestion\_map\_only true —effort\_level report\_qor —summary (WNS, TNS, NVE) report\_timing report\_constraints —all\_violators analyze design violations

#### #Incremental improving timing & area

refine\_opt -endpoints -path\_groups

#### #Report qor for each stage

Create\_qor\_snapshot -name <name> -display <name>

#### **#Unplace std.cell**

reset\_placement

### CTS

#ALL opts are done for all active scenarios

**#For CTS make all scenarios active** (IMPORTANT)

#### #PreCTS checks

check\_design -checks pre\_clock\_tree\_stage
report\_net\_fanout -high\_fanout|threshold 50

```
report_net_fanout -threshold 60 [get_flat_cells -filter \
net_type==signal]
check scan chain
```

# #Different stages of clock\_opt command (optimization occurs on all active scenarios)

- build\_clock -> Builds timing driven GR clock trees and performs inter clock balancing to improve setup/hold
- route\_clock -> Rotues clock nets and updated latency
- 3. final\_opto -> Optimizes the data path and clock logic simultaneously to further improve setup/hold

# #Update clock latency before CTS (Not Required since clock\_opt does it automatically)

```
set_scenario_status [all_scenarios] -active true
compute clock latency
```

#### #Control what cells are to used for fixing hold violations

```
set_lib_cell_purpose -include hold [get_lib_cells "*/NBUFF*HVT
*/NBUFF*RVT"]
```

#### **#Hold Fixing**

```
set_app_options -list {clock_opt.hold.effort high}
set_app_options -list {opt.dft.clock_aware_scan true}
```

#### #Remove CRPR as it is too pessimistic

```
set_app_options -name
time.remove_clock_reconvergence_pessimism -value true
```

#### report\_crpr -from -to

#### **#Classical CTS**

set\_app\_options cts.compile.enable\_global\_route true

#### #Enable local skew ->During CCD these options are ON by default

set\_app\_options cts.compile.enable\_local\_skew true
set\_app\_options cts.optimize.enable\_local\_skew true #CTO

**#CCD-CTS** (Useful skew + Data path optimization)

#Target skew is irrelevant in CCD

#All clock ports must have a set\_driving\_cell or set\_input\_transition #Uncertainity must also be updated before CT

#### #Enable CCD

set\_app\_options -name clock\_opt.flow.enable\_ccd -value true

### **#Set DRV values**

set\_max\_transition <value> -clock\_path [all\_clocks] -scenario
default: 500ps

set\_max\_capacitance <value> -clock\_path [all\_clocks] -scenario
default: 600pF

report\_clock\_settings

## #Set CTS cell selection

set\_lib\_cell\_purpose -exclude cts [get\_lib\_cells ]
set lib cell purpose -include cts [get lib cells \*/clk buff\*]

#### #Resizing FF is also available in CCD

#Inter-Clock tree balancing is good for CCD; w/o it tool will insert more buffers and run time is also longer

```
create_clock_balance_points-name group1 \
-objects [get_clocks "SDCLK SYSCLK"] (OR)
derive_clock_balacne_constraints -slack_less_than -0.3
report_clock_balance_groups
```

#To turn off skew adjustment for boundary registers (eg: input to reg paths) & ignore scan, reset ports for boundary identification, use the the follo. commads -> classical CTS will be performed on these registers

ccd.optimize\_boundary\_timing false
ccd.ignore\_oprts\_for\_boundary\_identifications

#### #Setting target skew, & latency

set\_clock\_tree\_options -all -target\_skew -target\_latency -corners
[all\_corners]

report\_clock\_tree\_options

#Allow movement of clock tree cells during clock\_opt (eg: ICGs)

cts.compile.enable\_cell\_relocation (default: all cells)

#### #Applying NDR clock Rules

create\_routing\_rule <rule\_name> -widths {M5 0.11 M6 0.14} \
-spacing {M5 0.48 M6 0.48} \
-cuts { {VIA3 {Vrect 1}} } #Use via names defined in .tf file

```
set_clock_routing_rules -rule <rule_name> -min_routing_layer M4
-max_routing_layer M5 -net_type sink|root|internal
report_routing_rule
```

# #Clock cell spacing to avoid EM (formation of hot spots results in high current density)

```
set_clock_cell_spacing -lib_cells "*/clk_buff*" -x_spacing 2 -
y_spacing 2
report_clock_cell_spacing
remove_clock_cell_spacing
```

#### **#Post CTS Optimization**

#### #Enable GRO (off by default)

set\_app\_options -name clock\_opt.flow.enable\_global\_route\_opt value true

#### **#Latency Check**

Report\_clock\_timing -type latency

#### #Defining explicit ignore/exclude pin

```
set_clock_balance_points \
-consider_for _balancing false \
-balance_points [get_pins AND2X/A]
report_clock_balance_points
#Defining explicit sink pin
```

```
set clock balance points \
-consider_for _balancing true \
-balance points [get pins CLK/RAM IP]
report clock balance points
#Mode specific clock balance points
Foreach mode {m1 m2} {
current mode $mode
set clock balance points \
-consider for balancing false \
-balance points [get pins AND2X/A]
report clock balance points
}
report clock balance points
#Setting insertion delay manually to clock pins of macros
set clock balance points \
-consider for balancing true \
-delay 0.12 -early \
-balance points [get pins CLK/RAM IP]
report clock balance points
#Reporting internal delay of clock pin
report clock qor -type latency -show paths -to RAM IP/clk
#To address degradation due to Crs Tlk and Coup Cap
synthesize clock trees -postroute
#Enable area recovery
```

set\_app\_options -name
clock\_opt.flow.enable\_clock\_power\_recovery -value
area|power|auto|none

#### **#Post CTS checks**

report\_clock\_qor (max global skew, insertion delay, DRC vio, histogram...)

report\_clock\_timing -type -modes -corners report\_clock\_timing -type skew

#### #Min pulse width check

report min pulse width -all violators

## **#SIGNAL ROUTING**

## #Pre Routing Checks

check\_routability (Blocked ports, out of boundary pins, min grid violations)

check\_design -checks pre\_route\_stage

#### #Routing Stages

- 1. Global Route -> Assigns net to specific metal layers and does GR using Gcells. Uses zero width lines
- 2. Track Assignment -> Assigns each net to a specific track and creates actual metal shapes. Reduces no. of detours and vias
- 3. Detail Routing

#### #Routing

```
route_auto

route_detail –increamental true

route_opt # If required

(OR)

route_global

route_track

route detail
```

#### #Report app options

report\_app\_options route.detail\*
report app options route.common\*

#Redundant via insertion (Replace single-cut with multi-cut vias or bar vias) -> Make sure no routing DRCs are there before using RVI

route.common.post\_detail\_route\_redundant\_via\_insertion medium route.detail.optimize\_wire\_via\_effort\_level high #OR use optimize routes after route auto

#Concurrent Antenna Fixing (jogging is enabled but default but diode insertion is not) 1# Jogging 2# Diode insertion

route\_detail.antenna (default: ON)
route.detail.diode\_libcell\_names "DIODE1x"
route.detail.insert\_diodes\_during\_routing true

#### **#Timing Driven Routing**

route.global.timing\_driven true route.global.timing\_driven\_effort\_level route.track.timing\_driven true

#### #Enable Crs tlk prevention

route.track.crosstalk\_driven true route.detail.timing driven true

#### **#To fix shorts over macros**

set\_app\_options -name
route.detail\_repair\_shorts\_over\_macros\_effort\_level -value
route detail -increamental true #Fix DRC violations

#### **#Post Route checks**

check\_routes #DRC, shorts, opens, antenna & voltage area violations check\_lvs –checks all –open\_reporting detailed #Open, shorts and floating nets

#### **#Post route optimization**

set\_app\_options route\_opt.\*

set\_app\_options route\_opt.flow.enable\_power #Leakage power opt.
set\_app\_options route\_opt.flow.enable\_ccd #CCD opt.

set\_app\_options route\_opt.flow.enable\_clock\_power\_recovery value area|power|none #CCD power recovery

## #Post route redundant via insertion

set\_app\_options
route.common.post\_detail\_route\_redundant\_via\_insertion medium
add\_redundant\_vias #Can be executed afer route\_auto and also
after route\_opt

#### #Re-routing specific nets after routing is done (eco route)

Remove\_routes -nets <net\_name> -detail\_route
route\_eco -nets <net\_name>
set\_attribute -objects[get\_nets <net\_name/s] -name
physical\_status -value locked

#### **#Via Prioritization (VL>VB>VS)**

#Add via mapping options for redundant via insertion

MxN -> Horizontal(M)xVertical(N) directions.

add\_via\_mapping -transform all -from VL 1x1 -to VL 1x2 -weight 5 add\_via\_mapping -transform all -from VB 1x1 -to VL 1x2 -weight 5 add\_via\_mapping -transform all -from VS 1x1 -to VL 1x2 -weight 5 (OR) Use -from\_icc\_file <script.name> #define\_zrt\_redundant\_vias

#### #SignOff (IC Validator)

#The current design is near timing closure and only small no. of DRCs are left

#Checks

signoff\_check\_drc #Specify the routing layers on which checks must be made

sign\_check\_design -short\_with\_metal\_fill true #Launches IC Validator tool with a runset and creates an error data

signoff.fix\_drc.init\_drc\_error\_db <db\_directory> # To specify the path of the db file generated by IC Validator

signoff\_fix\_drc #involkes ICC2 to fix violatons based on results from IC Validator and reruns IC Validator signoff DRC checks.

#### #Filler Cell Insertion

create\_stdcell\_fillers -lib\_cells <filler\_list>
connect\_pg\_net

#Metal Fill (Track based (automatic) or Pattern based fill)

#Unconstrained (Pre-Tape out) and Freeze Silicon (Post-Tape out)
ECO ->VLSI PRO website

#### **#Unconstrained ECO FLow**

eco\_netlist #Update Netlist with ECO changes & identifies changes b/w the two netlist versions

connect\_pg\_net

place\_eco\_cells- allow\_move\_other\_cells #Place newly inserted ECO
cells -displacement\_threshold <distance>

# displacement\_threshold switch tries to place cells within the specified distance & if it cannot then it will not legalize those cells and reports the total no. of rejected cells in a collection.

route\_eco #Route new nets route\_opt #Fix timing

#### #Freeze Silicon ECO flow

Insert and place spare cells

eco netlist

#Manually update clock tree, scan chain, UPF

check\_freeze\_silicon #Check feasibility

map\_freeze\_silicon (M) / place\_freeze\_silicon (A) #Mapping newly created cells to spare cells

connect\_pg\_nets

connect\_freeze\_silicon\_tie\_cells #connect PG, connect tie-off pins to tie cells, if needed

route\_eco #Update routing with the ECO changes

#Physically aware ECO with PT:

Input->.v, SDC, UPF, DEF, SPEF, Spacing rules. Steps for PT-ECO

- 1. Power Recovery #downsizing cells
- 2. DRC and timing fixing
- 3. Final leakage recovery

fix\_eco\_drc -open\_site | -occupied\_site | freeze\_silicon place\_eco\_cells -remove\_filler\_references <cell\_names> route.global.timing\_driven false route.detail.timing\_driven false